













TPS25741, TPS25741A

JAJSCHOD -AUGUST 2016-REVISED JANUARY 2018

# TPS25741、TPS25741A USB Type-C™およびUSB PDホスト・ポート・ コントローラ

### 1 特長

- USB Power Delivery 2.0認定プロバイダ、 USB Type-C™リビジョン1.2準拠のソース
- 電圧アドバタイズをピンで選択可能
  - 5V, 12V, 20V (TPS25741)
  - 5V, 9V, 15V (TPS25741A)
- ピーク電力設定をピンで選択可能
  - 15W~100Wの12オプション(TPS25741)
  - 15W~81Wの11オプション(TPS25741A)
- 高電圧と安全性の両立
  - 過電圧、過電流、過熱保護、およびV<sub>BUS</sub>放電
  - CC1およびCC2上でのIEC 61000-4-2保護
  - 入力ピンによるフォルト時の高速シャットダウン
  - 外部のNチャネルMOSFETおよびPチャネル MOSFETの制御による単一電力パスまたは電力 マルチプレクサ・アーキテクチャ
  - 2ピンの外部電源制御
  - 広いVIN電源範囲(4.65V~25V)
- 非接続時の静止電流: 5.4µA
- ポート電力管理、プラグ極性、プラグ状態、オー ディオおよびデバッグ・アクセサリ・インジケー タ
- 1.8Vで35mAの電源出力を内蔵

# 2 アプリケーション

- デスクトップおよびオールインワンのコンピュータ
- ハブのダウンストリーム・ポート
- USB PDアダプタ(USBデータ対応)

# 3 概要

TPS25741、TPS25741Aには、USB Power Delivery 2.0およびUSB Type-Cリビジョン1.2準拠のソースが実装されています。以下の図に示すように、電力マルチプレクサまたはDC-DC実装に使用できます。

このデバイスは、CCピンを監視してUSB Type-Cシンクの接続を検出し、GDNGおよびG5Vゲート・ドライバをイネーブルにして、V<sub>BUS</sub>に5Vを印加します(図を参照)。その後で、USB Power Deliveryを使用して最大3つの電圧を供給します。2つ目の電圧を供給する場合、G5Vゲート・ドライバがディスエーブル、GDPGゲート・ドライバがイネーブルになります。電力マルチプレクサ実装では、すべてのゲート・ドライバが使用され、CTLピンは必要ありません。DC-DC実装ではGDNGゲート・ドライバのみが必要で、CTLピンは電源を必要な電圧にプログラムするために使用されます。デバイスは、USB Power Deliveryの要件に従い、V<sub>BUS</sub>を自動的に放電します。PSEL、HIPWR、PCTRL、EN9V/EN12Vピンは、アドバタイズされる電圧と電流の設定に使用されます。

デバイスは、他のデバイスが接続されていないとき、標準値で5.4μA (VDD = 0Vのときは8μA)を消費します。ポート接続インジケータ(UFPまたはDVDD)出力を使用して、シンクが接続されるまで電源をディスエーブルにすることで、さらにシステムの電力を削減できます。

保護機能として、過電圧、過電流、過熱、CCピンのIEC、およびゲート・ドライバのシステム・オーバーライド(GD)があります。

# 製品情報(1)

| 型番        | パッケージ     | 本体サイズ(公称)     |
|-----------|-----------|---------------|
| TPS25741  | VQFN (32) | 4.00mm×4.00mm |
| TPS25741A | VQFN (32) | 4.00mm×4.00mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

#### DFPホスト・ポートへの実装の簡略図







|   | `/m |
|---|-----|
| н | iκ  |
|   |     |

| 1 | 特長 1                                 | 9     | Application and Implementation        | 39              |
|---|--------------------------------------|-------|---------------------------------------|-----------------|
| 2 | アプリケーション1                            |       | 9.1 Application Information           | 39              |
| 3 | 概要1                                  |       | 9.2 Typical Applications              |                 |
| 4 | 改訂履歴                                 |       | 9.3 System Examples                   | <mark>55</mark> |
| 5 | Device Comparison Table 4            | 10    | Power Supply Recommendations          | 57              |
| 6 | Pin Configuration and Functions 4    |       | 10.1 VDD                              | 57              |
|   | _                                    |       | 10.2 VCONN                            | 57              |
| 7 | Specifications6                      |       | 10.3 VPWR                             | 57              |
|   | 7.1 Absolute Maximum Ratings 6       | 11    | Layout                                | 58              |
|   | 7.2 ESD Ratings6                     | • • • | -                                     |                 |
|   | 7.3 Recommended Operating Conditions |       | 11.1 Layout Guidelines                |                 |
|   | 7.4 Thermal Information8             |       | 11.2 Layout Example                   | <u>5</u> 9      |
|   | 7.5 Electrical Characteristics       | 12    | デバイスおよびドキュメントのサポート                    | 60              |
|   | 7.6 Timing Requirements12            |       | 12.1 ドキュメントのサポート                      | 60              |
|   | 7.7 Switching Characteristics        |       | 12.2 関連リンク                            | 60              |
|   | 7.8 Typical Characteristics          |       | 12.3 ドキュメントの更新通知を受け取る方法               | 60              |
| 8 | Detailed Description                 |       | 12.4 コミュニティ・リソース                      | 60              |
| Ū | 8.1 Overview                         |       | 12.5 商標                               | 60              |
|   |                                      |       | 12.6 静電気放電に関する注意事項                    |                 |
|   | 8.2 Functional Block Diagram         |       | 12.7 Glossary                         |                 |
|   | 8.3 Feature Description21            |       | · · · · · · · · · · · · · · · · · · · |                 |
|   | 8.4 Device Functional Modes38        | 13    | メカニカル、パッケージ、および注文情報                   | 60              |
|   |                                      |       |                                       |                 |
|   |                                      |       |                                       |                 |

# 4 改訂履歴

| Re | evision C (June 2017) から Revision D に変更                                                                                                                                       | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | 「アプリケーション」から「車載用インフォテイメント」を削除                                                                                                                                                 | 1    |
| Re | evision B (January 2017) から Revision C に変更                                                                                                                                    | Page |
| •  | Changed Shunt capacitance, VCONN value From: MAX = 10 μF To: MIN = 10 μF MAX = 220 μF in the<br>Recommended Operating Conditions table                                        | 7    |
| •  | Deleted the row for TPS25741A Input resistance, and changed the MAX value From: 5 M $\Omega$ To: 6 M $\Omega$ in the Electrical Characteristics table                         | 10   |
| •  | Changed the Unloaded output voltage on CC pin MIN value From: 2.8 V to 2.7 V and the MAX value From: 5.5 V to 4.35 V in the <i>Electrical Characteristics</i> table           | 11   |
| •  | Deleted t <sub>WD</sub> Watchdog Timer from the <i>Timing Requirements</i> table                                                                                              | 12   |
| •  | Deleted t <sub>ST</sub> row for TPS25741A in the Switching Characteristics table                                                                                              | 13   |
| •  | Deleted the last sentence from the <i>Sleep Mode</i> section: "The TPS25741 will wake up every t <sub>WD</sub> and check for a connection before returning to sleep mode"     |      |
| •  | Added test: "The TPS25740/TPS25740A Design Calculator Tool" to the Application Information section                                                                            | 39   |
| •  | Added sentence "All slew rate control methods" to the Voltage Transition Requirements section                                                                                 | 44   |
| •  | Deleted the Enabling Power Muxing Architecture section                                                                                                                        | 47   |
| •  | Added text: "The following example is based on TPS25741" to the A/C Multiplexing Power Source section                                                                         |      |
| •  | Deleted Q4 and Note from Figure 50                                                                                                                                            | 47   |
| •  | Changed From: A 400 pF, 50 V, ±5% COG/NPO ceramic To: A 470 pF, 50 V, ±5% COG/NPO ceramic in the<br>Configurable Components section                                           | 48   |
| •  | Changed From: R <sub>F</sub> /C <sub>F</sub> : Not used To: R <sub>F</sub> /C <sub>F</sub> : Provide filtering of both ripple in the <i>Configurable Components</i> section . | 48   |
| •  | Changed From: A 400 pF, 50 V, ±5% COG/NPO ceramic To: A 470 pF, 50 V, ±5% COG/NPO ceramic in the<br>Configurable Components section                                           | 53   |
| •  | 「ドキュメントのサポート」セクションにドキュメントのリンクを追加                                                                                                                                              | 60   |



| Re | evision A (September 2016) から Revision B に変更                                                                                                                                                                                                                                                                 | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added row to Input resistance for TPS25741A in the Electrical Characteristics table                                                                                                                                                                                                                          | 10   |
| •  | Changed the Test Conditions t <sub>WD</sub> Watchdog Timer From: CC pins floating To: CC pins floating (TPS25741) in the<br>Timing Requirements table                                                                                                                                                        | 12   |
| •  | Added TPS25741 to the test conditions for t <sub>ST</sub> in the <i>Switching Characteristics</i> table. Added row to t <sub>ST</sub> for TPS25741A in the test conditions and TYP value of 30 ms in the <i>Switching Characteristics</i> table                                                              | 13   |
| •  | Changed the last sentence of the <i>Sleep Mode</i> section: From: "The TPS25741/TPS25741A will also wake up every t <sub>WD</sub> and check for a connection before returning to sleep mode." To: "The TPS25741 will wake up every t <sub>WD</sub> and check for a connection before returning to sleep mode | 38   |
| •  | Changed section title From: VOUT Ripple Filtering using RF and CF To: Tuning OCP Using RF and CF. Updated section text                                                                                                                                                                                       | 46   |
| •  | Added Note to Q4 of Figure 50                                                                                                                                                                                                                                                                                | 47   |
| •  | Changed section title From: Dual-Port A/C Power Source (Wall Adaptor) To: Dual-Port Power Managed A/C Power Source (Wall Adaptor)                                                                                                                                                                            |      |
|    |                                                                                                                                                                                                                                                                                                              |      |
| 20 | <b>016</b> 年8月発行のものから更新                                                                                                                                                                                                                                                                                      | Page |
| •  | TPS25741について製品プレビューから量産データへ 変更                                                                                                                                                                                                                                                                               | 1    |



# 5 Device Comparison Table

| DEVICE NUMBER            | VOLTAGE OPTION             |
|--------------------------|----------------------------|
| TPS25741                 | Offers 5 V, 12 V, and 20 V |
| TPS25741A <sup>(1)</sup> | Offers 5 V, 9 V, and 15 V  |

(1) Product Preview. Contact TI factory for more information.

# 6 Pin Configuration and Functions



**Pin Functions** 

| PIN   |        | TVDE | PERCENTION                                                                                                                                                                                   |  |
|-------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                  |  |
| AGND  | 23     | _    | Analog ground is associated with monitoring and power conditioning circuits. Connect to GND and PAD.                                                                                         |  |
| AUDIO | 28     | 0    | Low when an audio accessory is present, high-z otherwise.                                                                                                                                    |  |
| CC1   | 2      | I/O  | Multifunction configuration channel interface pin to USB Type-C. Functions include connector polarity, end-device connection detect, current capabilities, and Power Delivery communication. |  |
| CC2   | 4      | I/O  | Multifunction configuration channel interface pin to USB Type-C. Functions include connector polarity, end-device connection detect, current capabilities, and Power Delivery communication. |  |
| CTL1  | 7      | 0    | Digital output pin used to control an external voltage regulator.                                                                                                                            |  |
| CTL2  | 8      | 0    | Digital output pin used to control an external voltage regulator.                                                                                                                            |  |
| DEBUG | 15     | 0    | Low when a debug accessory is present, high-z otherwise.                                                                                                                                     |  |
| DSCG  | 31     | 0    | Discharge is an open-drain output that discharges the system V <sub>BUS</sub> line through an external resistor.                                                                             |  |
| DVDD  | 18     | 0    | Internally regulated 1.85 V rail for external use up to 35 mA. Connect this pin to GND via the recommended bypass capacitor.                                                                 |  |



# Pin Functions (continued)

| P              | IN     |      |                                                                                                                                                                                                                                                                        |  |
|----------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME           | NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                            |  |
| EN9V/EN12V     | 10     | ı    | For TPS25741: If it is pulled high, then the 12 V PDO may be transmitted. If it is pulled low, the 12-V PDO will not be advertised. For TPS25741A: If it is pulled high, then the 9 V PDO may be transmitted. If it is pulled low, the 9-V PDO will not be advertised. |  |
| GDPG           | 27     | 0    | High-voltage open drain gate driver which may be used to drive PMOS power switches.                                                                                                                                                                                    |  |
| G5V            | 32     | 0    | Analog gate drive output for an external NMOS power switch.                                                                                                                                                                                                            |  |
| GD             | 20     | I    | Master enable for the GDNG/GDNS gate driver. The system can drive this low to force the power path switch off.                                                                                                                                                         |  |
| GDNG           | 29     | 0    | High-voltage open drain gate driver which may be used to drive NMOS power switches. Connect to the gate terminal.                                                                                                                                                      |  |
| GDNS           | 30     | 0    | High-voltage open drain gate driver which may be used to drive NMOS power switches. Connect to the source terminal.                                                                                                                                                    |  |
| GND            | 5      | _    | Power ground is associated with power management and gate driver circuits. Connect to AGND and PAD.                                                                                                                                                                    |  |
| HIPWR          | 6      | I    | Four-state input pin used to configure the voltages and currents that will be advertised. It may be connected directly to GND or DVDD, or it may be connected to GND or DVDD via a resistance R <sub>SEL</sub> .                                                       |  |
| ISNS           | 24     | 1    | The ISNS input is used to monitor a VBUS-referenced sense resistor for over-current events.                                                                                                                                                                            |  |
| PCTRL          | 19     | 1    | Input pin used to control the power that will be advertised. It may be pulled high or low dynamically.                                                                                                                                                                 |  |
| POL            | 9      | 0    | ow when a UFP is connected on CC2, high-z otherwise.                                                                                                                                                                                                                   |  |
| PSEL           | 16     | I    | A four-state input used for selecting the maximum power that can be provided. It may be connected directly to GND or DVDD, or it may be connected to GND or DVDD via a resistance $R_{\text{SEL}}$                                                                     |  |
| UFP            | 14     | 0    | Digital output pin used to indicate that either CC1 or CC2 (but not both) is pulled down by a USB Type-C Sink.                                                                                                                                                         |  |
| VAUX           | 21     | 0    | Internally regulated rail for use by the power management circuits. Connect this pin to GND via the recommended bypass capacitor.                                                                                                                                      |  |
| VBUS           | 26     | I    | The voltage monitor for the V <sub>BUS</sub> line. The USB connector V <sub>BUS</sub> line is the high-side power conductor.                                                                                                                                           |  |
| VCONN          | 3      | I    | The voltage applied to this pin will be internally current limited and routed through the TPS25741 to the CCx pin that is not connected to the CC wire in the USB cable once the UFP pin is pulled low. Connect this pin to GND via the recommended bypass capacitor.  |  |
| VDD            | 22     | 1    | Optional input supply.                                                                                                                                                                                                                                                 |  |
| VIO            | 17     | 1    | Connect VIO to the DVDD pin.                                                                                                                                                                                                                                           |  |
| VPWR           | 25     | I    | Connect to an external voltage as a source of bias power. If VDD is supplied, this supply is optional while is UFP high.                                                                                                                                               |  |
| VTX            | 1      | 0    | Bypass pin for transmit driver supply. Use a 0.1-μF ceramic capacitor.                                                                                                                                                                                                 |  |
| N/C            | 11     |      | Connect to GND.                                                                                                                                                                                                                                                        |  |
| N/C            | 12     |      | Connect to GND.                                                                                                                                                                                                                                                        |  |
| N/C            | 13     |      | Connect to GND.                                                                                                                                                                                                                                                        |  |
| THERMAL<br>PAD |        |      | Connect PAD to GND / AGND plane.                                                                                                                                                                                                                                       |  |



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                           |                                                                             | MIN      | MAX       | UNIT |
|-----------------------------------------------------------|-----------------------------------------------------------------------------|----------|-----------|------|
|                                                           | AUDIO, VDD , EN12V, EN9V, CTL1, CTL2, UFP, PCTRL, CC1, CC2, DEBUG, POL, VIO | -0.3     | 6         | V    |
|                                                           | VTX <sup>(2)</sup>                                                          | -0.3     | 2.1       | V    |
|                                                           | VAUX <sup>(2)</sup>                                                         | -0.3     | 4.5       | V    |
|                                                           | <del>GD</del> (3)                                                           | -0.3     | 7         | V    |
| Pin voltage (sustained)                                   | HIPWR, PSEL, DVDD <sup>(2)</sup>                                            | -0.3     | 2.1       | V    |
| ,                                                         | GDPG                                                                        | -0.3     | 30        | V    |
|                                                           | G5V                                                                         | -0.3     | 20        | V    |
|                                                           | GDNG <sup>(2)</sup>                                                         | -0.5     | 40        | V    |
|                                                           | VCONN                                                                       | -0.3     | 7         | V    |
|                                                           | VBUS, VPWR, ISNS, DSCG, GDNS                                                | -0.5     | 30        | V    |
| Pin voltage (transient for 1 ms)                          | VBUS,VPWR, ISNS, DSCG, GDNS                                                 | -1.5     | 30        | V    |
|                                                           | $V_{(GDNG)} - V_{(GDNS)}$                                                   | -0.3     | 20        | V    |
| Pin-to-pin voltage                                        | AGND to GND                                                                 | -0.3     | 0.3       | V    |
|                                                           | ISNS to VBUS                                                                | -0.3     | 0.3       | V    |
|                                                           | AUDIO, GDPG                                                                 |          | 3.5       | mA   |
| Cialia a sumant (susanas)                                 | CTL1, CTL2, UFP, DEBUG, POL                                                 |          | 8         | mA   |
| Sinking current (average)                                 | GD                                                                          |          | 100       | μΑ   |
|                                                           | DSCG                                                                        |          | 10        | mA   |
| Sinking current (transient, 50 ms pulse 0.25% duty cycle) | DSCG                                                                        |          | 375       | mA   |
| O amount a consider                                       | VTX, VCONN, CC1, CC2                                                        | Internal | y limited | mA   |
| Current sourcing                                          | VAUX                                                                        | 0        | 25        | μΑ   |
| Operating junction temperature range, T <sub>J</sub>      |                                                                             | -40      | 125       | °C   |
| Storage temperature, T <sub>stq</sub>                     |                                                                             | -65      | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Do not apply voltage to these pins.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE  | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|--------|------|
|                    | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000  |      |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500   | V    |
|                    |                         | IEC (3) 61000-4-2 contact discharge, CC1, CC2                                  | ±8000  |      |
|                    |                         | IEC <sup>(4)</sup> 61000-4-2 air-gap discharge, CC1, CC2                       | ±15000 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>3)</sup> Voltage allowed to rise above Absolute Maximum provided current is limited.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

<sup>(4)</sup> These results were passing limits that were obtained on an application-level test board. Individual results may vary based on implementation. Surges per IEC61000-4-2, 1999 applied between CC1/CC2 and output ground of TPS25741EVM-802 and TPS25741AEVM-802



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                |                                                              | MIN   | NOM  | MAX   | UNIT |
|-------------------|--------------------------------|--------------------------------------------------------------|-------|------|-------|------|
|                   |                                | VCONN                                                        | 4.65  |      | 5.5   | V    |
| $V_{\text{IN}}$   | Supply Voltage                 | VDD                                                          | 0     |      | 5.5   | V    |
|                   |                                | VPWR                                                         | 4.65  |      | 25    | V    |
|                   |                                | AUDIO, EN9V, EN12V, PCTRL, CC1, CC2, CTL1, CTL2, DEBUG, POL  | 0     |      | 5.5   | V    |
|                   |                                | GD                                                           | 0     |      | 6.5   | V    |
|                   |                                | DSCG, GDNS, VBUS                                             | 0     |      | 25    | V    |
| VI                | Applied Voltage                | GDPG                                                         | 0     |      | 25    | V    |
|                   |                                | G5V                                                          | 0     |      | 16    | V    |
|                   |                                | HIPWR, PSEL                                                  | 0     |      | 1.96  | V    |
|                   |                                | EN9V, EN12V                                                  | 1.36  |      |       | V    |
| .,                | I Pale I avail I and Waltern   | PCTRL                                                        | 1.65  |      |       | V    |
| $V_{IH}$          | High-Level Input Voltage       | GD                                                           | 1.64  |      |       | V    |
|                   |                                | EN9V, EN12V                                                  |       |      | 0.53  | V    |
| $V_{IL}$          | Low-Level Input Voltage        | PCTRL                                                        |       |      | 1.85  | V    |
|                   |                                | GD                                                           |       |      | 1.81  | V    |
|                   |                                | AUDIO, GDPG                                                  |       |      | 1     | mA   |
|                   | Sinking Current                | CTL1, CTL2, UFP, DEBUG, POL                                  |       |      | 5     | mA   |
| I.                |                                | GD                                                           |       |      | 80    | μA   |
| I <sub>S</sub>    |                                | DSCG, transient sinking current 50ms pulse, 0.25% duty cycle |       |      | 350   | mA   |
|                   |                                | DSCG, average                                                |       |      | 5     | mA   |
|                   | Sourcing Current               | VCONN                                                        |       | 200  | 600   | mA   |
|                   |                                | CC1, CC2 (C <sub>RX</sub> )                                  | 200   | 560  | 600   | pF   |
|                   |                                | VBUS (C <sub>PDIN</sub> )                                    |       |      | 10    | μF   |
|                   |                                | DVDD                                                         | 0.198 | 0.22 | 0.242 | μF   |
| $C_S$             | Shunt capacitance              | VAUX                                                         | 0.09  | 0.1  | 0.11  | μF   |
|                   |                                | VTX                                                          | 0.09  | 0.1  | 0.11  | μF   |
|                   |                                | VCONN                                                        | 10    |      | 220   | μF   |
|                   |                                | VDD                                                          | 0.09  |      |       | μF   |
| R <sub>PUD</sub>  | Pull up/down resistance        | HIPWR, PSEL (direct to GND or direct to DVDD)                | 0     |      | 1     | kΩ   |
| . 00              | . a ap/dominioololanoo         | HIPWR, PSEL (R <sub>SEL</sub> )                              | 80    | 100  | 120   | kΩ   |
|                   |                                | Maximum V <sub>BUS</sub> voltage of 25 V                     | 80    |      |       | Ω    |
| R <sub>DSCG</sub> | Series resistance              | Maximum V <sub>BUS</sub> voltage of 15 V                     | 43    |      |       | Ω    |
|                   |                                | Maximum V <sub>BUS</sub> voltage of 6 V                      | 20    |      |       | Ω    |
| TJ                | Operating junction temperature |                                                              | -40   |      | 125   | °C   |



#### 7.4 Thermal Information

| (1)                  |                                              | TPS25741<br>TPS25741A |      |
|----------------------|----------------------------------------------|-----------------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RSM (VQFN)            | UNIT |
|                      |                                              | 32 PINS               |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 37.7                  | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 32.1                  | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 8.5                   | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.4                   | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 8.3                   | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.7                   | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ ;  $3 \le \text{VDD} \le 5.5 \text{ V}$ ,  $4.65 \text{ V} \le \text{VPWR} \le 25 \text{ V}$ ; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}} = \text{VAUX}$ , PCTRL = VAUX, AGND = GND;EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted)

|                      | PARAMETER                                     | TEST CONDITIONS                                                                   | MIN  | TYP   | MAX  | UNIT |
|----------------------|-----------------------------------------------|-----------------------------------------------------------------------------------|------|-------|------|------|
| Voltage Co           | omparator (VBUS)                              |                                                                                   |      |       |      |      |
| V <sub>BUS_RTH</sub> | VBUS Threshold (Rising voltage)               |                                                                                   | 4.25 | 4.45  | 4.65 | V    |
| V <sub>BUS_FTH</sub> | VBUS Threshold (Falling voltage)              |                                                                                   | 3.5  | 3.7   | 3.9  | V    |
|                      | VBUS Threshold (Hysteresis)                   |                                                                                   |      | 0.75  |      | V    |
| Power Sup            | pply (VDD, VPWR)                              |                                                                                   |      |       |      |      |
|                      |                                               | Rising voltage                                                                    | 2.8  | 2.91  | 2.97 |      |
| $V_{DD\ TH}$         | VDD UVLO threshold                            | Falling voltage                                                                   | 2.8  | 2.86  | 2.91 | V    |
| - DD_IH              |                                               | Hysteresis, comes into effect once the rising threshold is crossed.               |      | 0.05  |      | -    |
|                      |                                               | Rising voltage                                                                    | 4.2  | 4.45  | 4.65 |      |
| $V_{PWR\_TH}$        | VPWR UVLO threshold                           | Falling voltage                                                                   | 3.5  | 3.7   | 3.9  | V    |
| *PWK_IH              | VPWR OVLO infeshold                           | Hysteresis, comes into effect once the rising threshold is crossed.               |      | 0.75  |      | ·    |
|                      |                                               | VPWR = 0 V, VDD = 5 V, CC1 and CC2 pins are open. $T_J = 25^{\circ}C$             |      | 8.5   |      | μA   |
|                      | Supply current drawn from VDD in sleep mode   | VPWR = 0 V, VDD = 3.3 V, CC1 and CC2 pins are open. $T_J = 25^{\circ}$ C          |      | 5.4   |      | μA   |
|                      |                                               | VPWR = 0 V, VDD = 5 V,CC1 pin open,<br>CC2 pin tied to GND. T <sub>J</sub> = 25°C |      | 93    |      | μA   |
|                      | Supply current drawn from VPWR in sleep mode  | VPWR = 5 V, VDD = 0 V, CC1 and CC2 pins are open. $T_J = 25^{\circ}$ C            |      | 8     |      | μA   |
|                      |                                               | VPWR = 5 V, VDD = 0 V, CC1 pin open, CC2 pin tied to GND. $T_J = 25$ °C           |      | 89    |      | μA   |
| I <sub>SUPP</sub>    | Typical operating current (from VPWR and VDD) | Power Delivery Sourcing active, VBUS = 5 V, VPWR = 5 V, VDD = 3.3 V               | 1    | 1.8   | 3    | mA   |
| Over/Unde            | r Voltage Protection (VBUS)                   |                                                                                   |      |       | ·    |      |
|                      |                                               | 5 V Power Delivery contract                                                       | 5.8  | 6.05  | 6.3  | V    |
|                      |                                               | 12 V Power Delivery contract (TPS25741)                                           | 13.2 | 13.75 | 14.3 | V    |
|                      | 5 . O/D //                                    | 20 V Power Delivery contract (TPS25741)                                           | 22.1 | 23.05 | 24.0 | V    |
| V <sub>FOVP</sub>    | Fast OVP threshold, always enabled            | 9 V Power Delivery contract<br>(TPS25741A)                                        | 10.1 | 10.55 | 11.0 | V    |
|                      |                                               | 15 V Power Delivery contract<br>(TPS25741A)                                       | 16.2 | 16.95 | 17.7 | V    |



Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \leq T_{\text{J}} \leq 125^{\circ}\text{C}$ ;  $3 \leq \text{VDD} \leq 5.5 \text{ V}$ ,  $4.65 \text{ V} \leq \text{VPWR} \leq 25 \text{ V}$ ; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}} = \text{VAUX}$ , PCTRL = VAUX, AGND = GND;EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted)

|                      | PARAMETER                                  | TEST CONDITIONS                                                                                                                   | MIN   | TYP   | MAX   | UNIT |
|----------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                      |                                            | 5 V Power Delivery contract                                                                                                       | 5.5   | 5.65  | 5.8   | V    |
|                      |                                            | 12 V Power Delivery contract (TPS25741)                                                                                           | 13.1  | 13.4  | 13.7  | V    |
|                      | Slow OVP threshold, disabled during        | 20 V Power Delivery contract (TPS25741)                                                                                           | 21.5  | 22.0  | 22.5  | V    |
| $V_{SOVP}$           | voltage transitions. (see Figure 1)        | 9 V Power Delivery contract<br>(TPS25741A)                                                                                        | 10    | 10.2  | 10.4  | V    |
|                      |                                            | 15 V Power Delivery contract<br>(TPS25741A)                                                                                       | 16.3  | 16.5  | 17    | V    |
|                      |                                            | 5 V Power Delivery contract                                                                                                       | 3.5   | 3.65  | 3.8   | V    |
|                      |                                            | 12 V Power Delivery contract (TPS25741)                                                                                           | 9.2   | 9.45  | 9.7   | V    |
|                      | UVP threshold, disabled during voltage     | 20 V Power Delivery contract (TPS25741)                                                                                           | 15.7  | 16.1  | 16.5  | V    |
| V <sub>SUVP</sub>    | transitions (see Figure 1)                 | 9 V Power Delivery contract<br>(TPS25741A)                                                                                        | 6.8   | 6.95  | 7.1   | V    |
|                      |                                            | 15 V Power Delivery contract<br>(TPS25741A)                                                                                       | 11.7  | 11.95 | 12.2  | V    |
| VAUX                 |                                            |                                                                                                                                   |       |       |       |      |
| V <sub>VAUX</sub>    | Output voltage                             | 0 ≤ I <sub>VAUX</sub> ≤ I <sub>VAUXEXT</sub>                                                                                      | 2.875 | 3.2   | 4.1   | V    |
|                      | VAUX Current limit                         |                                                                                                                                   | 1     |       | 5     | mA   |
| I <sub>VAUXEXT</sub> | External load that may be applied to VAUX. |                                                                                                                                   |       |       | 25    | μΑ   |
| DVDD                 |                                            |                                                                                                                                   |       |       |       |      |
| $V_{DVDD}$           | Output voltage                             | 0 mA $\leq$ I <sub>DVDD</sub> $\leq$ 35 mA, CC1 or CC2 pulled to ground via 5.1 kΩ, or both CC1 and CC2 pulled to ground via 1 kΩ | 1.75  | 1.85  | 1.95  | V    |
|                      | Load Regulation                            | Overshoot from V <sub>DVDD</sub> , 10-mA minimum, 0.198-µF bypass capacitor                                                       | 1.7   |       | 2     | V    |
|                      |                                            | Undershoot from V <sub>DVDD</sub> , 10-mA minimum, 0.198-µF bypass capacitor                                                      | 1.7   |       | 2     | V    |
|                      | Current limit                              | DVDD tied to GND                                                                                                                  | 40    |       | 150   | mA   |
| VTX                  |                                            |                                                                                                                                   |       |       |       |      |
|                      | Output voltage                             | Not transmitting or receiving, 0 to 2 mA external load                                                                            | 1.050 | 1.125 | 1.200 | V    |
|                      | Current Limit                              | VTX tied to GND                                                                                                                   | 2.5   |       | 10    | mA   |
| Gate Drive           | er Disable (GD)                            |                                                                                                                                   |       |       |       |      |
| \/                   | lanut anabla threahald valtage             | Rising voltage                                                                                                                    | 1.64  | 1.725 | 1.81  | V    |
| $V_{GD\_TH}$         | Input enable threshold voltage             | Hysteresis                                                                                                                        |       | 0.15  |       | V    |
| $V_{GDC}$            | Internal clamp voltage                     | I <sub>GD</sub> = 80 μA                                                                                                           | 6.5   | 7.5   | 8.5   | V    |
| R <sub>GD</sub>      | Internal pulldown resistance               | From 0 V to 6 V                                                                                                                   | 3     | 6     | 9.5   | ΜΩ   |
| Discharge            | (DSCG) (1)(2)                              |                                                                                                                                   |       |       |       |      |
| V <sub>DSCGT</sub>   | ON state (linear)                          | I <sub>DSCG</sub> = 100 mA                                                                                                        | 0.15  | 0.42  | 1     | V    |
| I <sub>DSCGT</sub>   | ON state (saturation)                      | V <sub>DSCG</sub> = 4 V, pulsed testing                                                                                           | 220   | 553   | 1300  | mA   |
| R <sub>DSCGB</sub>   | Discharge bleeder                          | While CC1 is pulled down by 5.1 kΩ and CC2 is open, V <sub>DSCG</sub> = 25 V, compute V <sub>DSCG</sub> /I <sub>DSCG</sub>        | 6.6   | 8.2   | 10    | kΩ   |
|                      | Leakage current                            | 0 V ≤ V <sub>DSCG</sub> ≤ 25 V                                                                                                    |       |       | 2     | μA   |
| P-ch MOS             | FET Gate Driver (GDPG)                     |                                                                                                                                   |       |       |       | *    |
| $I_{GDPG}$           | Sinking current (ON)                       | 2 V ≤ V <sub>GDPG</sub> ≤ 25 V                                                                                                    | 34    | 41    | 48    | μA   |
| I <sub>LGDPG</sub>   | Leakage current                            | 0 V ≤ V <sub>GDPG</sub> ≤ 25 V                                                                                                    | -     |       | 2     | μA   |
|                      | FET Gate Driver (G5V)                      |                                                                                                                                   |       |       | -     | F''  |
| I <sub>G5VON</sub>   | Sourcing current                           | 0 V ≤ V <sub>G5V</sub> ≤ 9 V                                                                                                      | 6.6   | 10    |       | μA   |
|                      | Sourcing current Sourcing voltage (ON)     | $I_{G5V} \le 2 \mu A$                                                                                                             | 10    | 10    | 16    | V    |
| $V_{G5VON}$          | Sourcing voltage (OIV)                     | 1G5V - 2 P/ V                                                                                                                     | 10    |       | 10    | ٧    |

<sup>(1)</sup> If  $T_{J1}$  is perceived to have been exceeded an OTSD occurs and the discharge FET is disabled.

<sup>(2)</sup> The discharge pull-down is not active in the sleep mode.



Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ;  $3 \le \text{VDD} \le 5.5 \text{ V}$ , 4.65V ≤ VPWR ≤ 25 V; HIPWR = GND, PSEL = GND, GD = VAUX, PCTRL = VAUX, AGND = GND; EN9V = GND; EN12V = GND: VALIX VTX, hypassed with 0.1 µF, DVDD hypassed with 0.22 µF; all other pins open (unless otherwise noted)

|                       | PARAMETER                                                               | TEST CONDITIONS                                                                                                                                                                | MIN       | TYP   | MAX   | UNIT      |
|-----------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|-----------|
| R <sub>G5VOFF</sub>   | Sinking strength (OFF)                                                  | V <sub>G5V</sub> = 1 V                                                                                                                                                         |           |       | 200   | Ω         |
|                       |                                                                         | V <sub>DD</sub> = 1.3 V, V <sub>PWR</sub> = 0 V, V <sub>G5V</sub> = 1 V                                                                                                        |           | 288   |       | μA        |
|                       | Sinking strength UVLO (safety)                                          | V <sub>PWR</sub> = 1.3 V, V <sub>DD</sub> = 0 V, V <sub>G5V</sub> = 1 V                                                                                                        |           | 343   |       | μA        |
|                       | Off-state leakage                                                       | V <sub>G5V</sub> = 15V                                                                                                                                                         |           |       | 2     | μΑ        |
| N-ch MOSF             | ET Gate Driver (GDNG,GDNS)                                              |                                                                                                                                                                                |           |       |       |           |
| I <sub>GDNGON</sub>   | Sourcing current                                                        | $\begin{array}{l} 0 \text{ V} \leq \text{V}_{\text{GDNS}} \leq 25 \text{ V}, \\ 0 \text{ V} \leq \text{V}_{\text{GDNG}} - \text{V}_{\text{GDNS}} \leq 6 \text{ V} \end{array}$ | 13.2      | 20    | 30    | μΑ        |
| .,                    | Sourcing voltage while enabled (V <sub>GDNG</sub> –                     | $0 \text{ V} \le \text{V}_{\text{GDNS}} \le 25 \text{ V}, \text{I}_{\text{GDNGON}} \le 4 \mu\text{A}, \\ \text{VPWR} = 0 \text{ V}$                                            | 7         |       | 12    | V         |
| $V_{GDNGON}$          | V <sub>GDNS</sub> )                                                     | $0 \text{ V} \le \text{V}_{\text{GDNS}} \le 25 \text{ V}, \text{I}_{\text{GDNGON}} \le 4  \mu\text{A}, \text{VDD}$<br>= 0 V                                                    | 8.5       |       | 12    | V         |
| R <sub>GDNGOFF</sub>  | Sinking strength while disabled                                         | $V_{GDNG} - V_{GDNS} = 0.5 \text{ V},$<br>$0 \le V_{GDNS} \le 25 \text{ V}$                                                                                                    |           | 150   | 300   | Ω         |
|                       | Sinking strangth LIV/LO (safaty)                                        | VDD = 1.4 V, V <sub>GDNG</sub> = 1 V,<br>V <sub>GDNS</sub> = 0 V, VPWR = 0 V                                                                                                   |           | 145   |       | μΑ        |
|                       | Sinking strength UVLO (safety)                                          | VDD = 1.4 V, V <sub>GDNG</sub> = 1 V,<br>V <sub>GDNS</sub> = 0 V, VDD = 0 V                                                                                                    |           | 145   |       | μΑ        |
|                       | Off-state leakage                                                       | V <sub>GDNS</sub> = 25 V, V <sub>GDNG</sub> open                                                                                                                               |           |       | 7     | μΑ        |
| Power Cont            | rol Input (PCTRL)                                                       |                                                                                                                                                                                |           |       |       |           |
| V                     | Active threshold voltage <sup>(3)</sup>                                 | Voltage rising                                                                                                                                                                 | 1.65      | 1.75  | 1.85  | V         |
| V <sub>PCTRL_TH</sub> |                                                                         | Hysteresis                                                                                                                                                                     |           | 100   |       | mV        |
|                       | Input resistance                                                        | 0 V ≤ V <sub>PCTRL</sub> ≤ V <sub>VAUX</sub>                                                                                                                                   | 1.5       | 2.9   | 6     | $M\Omega$ |
| Voltage Sel           | ect (HIPWR), Power Select (PSEL)(4)                                     |                                                                                                                                                                                |           |       |       |           |
|                       | Leakage current                                                         | $ 0 \ V \le V_{HIPWR} \le V_{DVDD}, $ $ 0 \ V \le V_{PSEL} \le V_{DVDD} $                                                                                                      | <b>–1</b> |       | 1     | μΑ        |
| Port Status           | and Voltage Control (CTL1, CTL2, UFP, P                                 | OL, DEBUG) <sup>(5)</sup>                                                                                                                                                      |           |       |       |           |
| V <sub>OL</sub>       | Output low voltage                                                      | I <sub>OL</sub> = 4 mA sinking                                                                                                                                                 |           |       | 0.4   | V         |
|                       | Leakage Current (6)                                                     | In Hi-Z state, $0 \le V_{CTLx} \le 5.5 \text{ V}$ or $0 \le V_{\overline{UFP}} \le 5.5 \text{ V}$                                                                              | -0.5      |       | 0.5   | μΑ        |
| Presence of           | f Audio Accessory (AUDIO) <sup>(7)</sup>                                |                                                                                                                                                                                |           |       |       |           |
| I <sub>AUD</sub>      | Current pull down                                                       | V <sub>AUDIO</sub> = 1 V                                                                                                                                                       | 34        | 40    | 46    | kΩ        |
|                       | Leakage current                                                         | $0 \text{ V} \le \text{V}_{\text{AUDIO}} \le 5.5 \text{ V}$                                                                                                                    |           |       | 2     | μΑ        |
| Enable 9 V,           | 12 V Capability (EN9V, EN12V) <sup>(8)</sup>                            |                                                                                                                                                                                |           |       |       |           |
| $V_{ILGIO}$           | Input low threshold voltage                                             |                                                                                                                                                                                |           |       | 0.585 | V         |
| $V_{IHGIO}$           | Input high threshold voltage                                            |                                                                                                                                                                                | 1.225     |       |       | V         |
|                       | Input hysteresis                                                        |                                                                                                                                                                                |           | 0.25  |       | V         |
| Transmitter           | Specifications (CC1, CC2)                                               |                                                                                                                                                                                |           |       |       |           |
| $R_{TX}$              | Output resistance (zDriver, refer to USB Power Delivery in ドキュメントのサポート) | During transmission                                                                                                                                                            | 33        | 48    | 75    | Ω         |
| V <sub>TXHI</sub>     | Transmit high voltage                                                   | External Loading per Figure 28                                                                                                                                                 | 1.05      | 1.125 | 1.2   | V         |
| V <sub>TXLO</sub>     | Transmit low voltage                                                    | External Loading per Figure 28                                                                                                                                                 | -75       |       | 75    | mV        |
|                       | pecifications (CC1, CC2)                                                |                                                                                                                                                                                |           |       |       |           |
| V <sub>RXHI</sub>     | Receive threshold (rising)                                              |                                                                                                                                                                                | 800       | 840   | 885   | mV        |
| V <sub>RXLO</sub>     | Receive threshold (falling)                                             |                                                                                                                                                                                | 485       | 525   | 570   | mV        |
|                       | Receive threshold (hysteresis)                                          |                                                                                                                                                                                |           | 315   |       | mV        |

- (3) When voltage on the PCTRL pin is less than V<sub>(PCTRL\_TH)</sub>, the amount of power advertised is reduced by half.
   (4) Leaving HIPWR or PSEL open is an undetermined state and leads to unpredictable behavior.
- These pins are high-z during a UVLO, reset, or in Sleep condition.
- (6) The pins were designed for less leakage, but testing only verifies that the leakage does not exceed 1 µA.
- AUDIO is high-z during a UVLO, reset, or Device Sleep condition.
- Protection is provided against a voltage greater than V<sub>DVDD</sub> being applied externally. (8)



Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ;  $3 \le \text{VDD} \le 5.5 \text{ V}$ ,  $4.65 \text{ V} \le \text{VPWR} \le 25 \text{ V}$ ; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}} = \text{VAUX}$ , PCTRL = VAUX, AGND = GND; EN12V = GND; VAUX, VTX, bypassed with  $0.1 \mu\text{F}$ , DVDD bypassed with  $0.22 \mu\text{F}$ ; all other pins open (unless otherwise noted)

|                    | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                                                                      | MIN                 | TYP   | MAX                  | UNIT     |
|--------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|----------------------|----------|
|                    | Amplitude of interference that can be tolerated.          | Interference is 600 kHz square wave, rising 0 to 100 mV.                                                                                                                                             |                     |       | 100                  | mV       |
|                    | tolerated.                                                | Interference is 1 MHz sine wave                                                                                                                                                                      |                     |       | 1                    | $V_{PP}$ |
| DFP Speci          | ifications (CC1, CC2)                                     |                                                                                                                                                                                                      |                     |       |                      |          |
| \/                 | Detach threshold when cable is detached                   | In standard DFP mode (9), voltage rising                                                                                                                                                             | 1.52                | 1.585 | 1.65                 | V        |
| V <sub>DSTD</sub>  | while in standard DFP mode.                               | Hysteresis                                                                                                                                                                                           |                     | 0.02  |                      | V        |
| \/                 | Detach threshold when cable is detached.                  | In 1.5 A DFP mode <sup>(10)</sup> , voltage rising                                                                                                                                                   | 1.52                | 1.585 | 1.65                 | V        |
| $V_{D1p5}$         | Detach threshold when cable is detached.                  | Hysteresis                                                                                                                                                                                           |                     | 0.02  |                      | V        |
| \/                 | Detach threshold when cable is detached                   | In 3 A DFP mode <sup>(11)</sup> , voltage rising                                                                                                                                                     | 2.50                | 2.625 | 2.75                 | V        |
| $V_{D3p0}$         | Detach threshold when cable is detached                   | Hysteresis                                                                                                                                                                                           |                     | 0.05  |                      | V        |
| V <sub>OCN</sub>   | Unloaded output voltage on CC pin                         | normal mode                                                                                                                                                                                          | 2.7                 |       | 4.35                 | V        |
| V <sub>OCDS</sub>  |                                                           | V <sub>PWR</sub> = 0 V (in UVLO) or in sleep mode                                                                                                                                                    | 1.8                 |       | 5.5                  | V        |
| I <sub>RPSTD</sub> | Loaded output current while connected through CCx         | In standard DFP mode <sup>(9)</sup> , CCy open, $0 \text{ V} \leq V_{CCx} \leq 1.5 \text{ V} \text{ (vRd)}$                                                                                          | 64                  | 80    | 96                   | μΑ       |
| I <sub>RP1.5</sub> | Loaded output current while connected through CCx         | In 1.5 A DFP mode <sup>(10)</sup> , CCy open,<br>0 V $\leq$ V <sub>CCx</sub> $\leq$ 1.5 V (vRd)                                                                                                      | 166                 | 180   | 194                  | μΑ       |
| I <sub>RP3.0</sub> | Loaded output current while connected through CCx         | In 3 A DFP mode <sup>(11)</sup> , CCy open,<br>0 V $\leq$ V <sub>CCx</sub> $\leq$ 1.5 V (vRd)                                                                                                        | 304                 | 330   | 356                  | μΑ       |
| V <sub>RDSTD</sub> | Ra, Rd detection threshold (falling)                      | In standard DFP mode <sup>(9)</sup> ,<br>0 V $\leq$ V <sub>CCx</sub> $\leq$ 1.5 V (vRd)                                                                                                              | 0.15                | 0.19  | 0.23                 | V        |
|                    |                                                           | Hysteresis                                                                                                                                                                                           |                     | 0.02  |                      | V        |
| V <sub>RD1.5</sub> | Ra, Rd detection threshold (falling)                      | In 1.5 A DFP mode <sup>(10)</sup> , CCy open $0 \text{ V} \leq V_{CCx} \leq 1.5 \text{ V} \text{ (vRd)}$                                                                                             | 0.35                | 0.39  | 0.43                 | V        |
|                    |                                                           | Hysteresis                                                                                                                                                                                           |                     | 0.02  |                      | V        |
| $V_{RD3.0}$        | Ra, Rd detection threshold (falling)                      | In 3 A DFP mode <sup>(11)</sup> , CCy open $0 \text{ V} \leq V_{CCx} \leq 1.5 \text{ V (vRd)}$                                                                                                       | 0.75                | 0.79  | 0.83                 | V        |
|                    |                                                           | Hysteresis                                                                                                                                                                                           |                     | 0.02  |                      | V        |
| $V_{WAKE}$         | Wake threshold (rising and falling), exit from sleep mode | VPWR = 4.65 V , 0 V ≤ VDD ≤ 3 V                                                                                                                                                                      | 1.6                 |       | 3.0                  | V        |
| I <sub>DSDFP</sub> | Output current on CCx in sleep mode to detect Ra removal. | CCx = 0V, CCy floating                                                                                                                                                                               | 40                  | 73    | 105                  | μA       |
| Connector          | Power Specifications (CC1, CC2, VCONN)                    | 12)                                                                                                                                                                                                  |                     |       |                      |          |
|                    | UVLO for VCONN (13)                                       | Turn-on, VCONN rising                                                                                                                                                                                | 2.2                 | 2.4   | 2.6                  | V        |
|                    | OVEO IOI VEOININ (197                                     | Hysteresis                                                                                                                                                                                           |                     | 0.1   |                      | V        |
| R <sub>DSON</sub>  | Resistance from VCONN to CC1 or CC2 <sup>(14)(15)</sup>   | $ 4.75 \text{ V} \leq \text{V}_{\text{CONN}} \leq 5.5 \text{ V} $ (Fixed Supply mode), $  _{\text{CCX}} = 250 \text{ mA} $ $ -40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C} $ |                     | 300   | 500                  | mΩ       |
|                    |                                                           | $4.75 \text{ V} \le \text{V}_{\text{CONN}} \le 5.5 \text{ V}$ (Fixed Supply mode), $I_{\text{CCX}} = 250 \text{ mA}$ $I_{\text{J}} = 25^{\circ}\text{C}$                                             |                     | 300   | 350                  | mΩ       |
| I <sub>os</sub>    | Current limit measured on CC1 or CC2 <sup>(16)</sup>      | 4.75 V ≤ V <sub>CONN</sub> ≤ 5.5 V<br>(Fixed Supply mode)                                                                                                                                            | 415                 | 490   | 562                  | mA       |
|                    | Fault threshold                                           |                                                                                                                                                                                                      | 1.1×I <sub>OS</sub> |       | 1.25×I <sub>OS</sub> | mA       |

<sup>(9)</sup> Standard DFP mode is active after a USB Type-C sink, debug accessory, or audio accessory is attached until the first USB Power Delivery message is transmitted (after GDNG has been enabled).

<sup>(10) 1.5</sup> A DFP mode is active after a USB Power Delivery contract has been negotiated.

<sup>(11) 3</sup> A DFP mode is active after GDNG has been enabled until a USB Power Delivery message is received.

<sup>(12)</sup> VCONN is always applied when a UFP is attached, regardless of whether Ra is detected.

<sup>(13)</sup> The VCONN pin has reverse blocking.

<sup>(14)</sup> Based on 120 mV drop at 250 mA (to deliver more than 1 W at VCONN = 4.75 V).

<sup>(15)</sup> There are requirements for the VCONN voltage supplied to CC1 or CC2 in [1]; customers need to take the R<sub>DSON</sub> into account when designing to meet those requirements.

<sup>(16)</sup> While providing VCONN power, the CCx output is monitored for faults (overloads). Thermal shutdown is provided with thermal cycling (auto-restart).



Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ ;  $3 \le \text{VDD} \le 5.5 \text{ V}$ ,  $4.65 \text{ V} \le \text{VPWR} \le 25 \text{ V}$ ; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}} = \text{VAUX}$ , PCTRL = VAUX, AGND = GND;EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted)

|                                      | PARAMETER                                | TEST CONDITIONS                                                                                           | MIN  | TYP | MAX  | UNIT |  |
|--------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----|------|------|--|
| Over-Current Protection (ISNS, VBUS) |                                          |                                                                                                           |      |     |      |      |  |
| V <sub>ITRIP</sub>                   | Current trip shunt voltage               | Specified as $V_{ISNS} - V_{BUS}$ . The OCP trip point setting assumes the sense resistor is 5 m $\Omega$ |      |     |      |      |  |
| VITRIP                               | Current trip shuft voltage               | HIPWR: 5 A not enabled                                                                                    | 19.2 |     | 22.6 | mV   |  |
|                                      |                                          | HIPWR: 5 A enabled                                                                                        | 29   |     | 34   | mV   |  |
| OTSD                                 |                                          |                                                                                                           |      |     |      |      |  |
| <b>-</b>                             | Die Temperature (Anales)(17)             | T₁↑                                                                                                       | 125  | 135 | 145  | °C   |  |
| $T_{J1}$                             | Die Temperature (Analog) <sup>(17)</sup> | Hysteresis                                                                                                |      | 10  |      |      |  |
| T <sub>J2</sub>                      | Die Temperature (Analog) <sup>(18)</sup> | T₁↑                                                                                                       | 140  | 150 | 163  | °C   |  |
|                                      |                                          | Hysteresis                                                                                                |      | 10  |      | 30   |  |

(17) When T<sub>J1</sub> trips a hard reset is transmitted and discharge is disabled, but the bleeder discharge is not disabled.

### 7.6 Timing Requirements

Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ; 3.0 V  $\le$  VDD  $\le$  5.5 V, 4.65 V  $\le$  VPWR  $\le$  25 V; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}}$  = VAUX, PCTRL = VAUX, AGND = GND, EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted).

|                     | , , , , , , , , , , , , , , , , , , , ,                                                              |                                                       |      |     |      | ,    |  |
|---------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|-----|------|------|--|
|                     |                                                                                                      |                                                       | MIN  | NOM | MAX  | UNIT |  |
| t <sub>FOVPDG</sub> | Deglitch for fast over-voltage protection                                                            |                                                       |      | 9   |      | μs   |  |
| t <sub>OCP</sub>    | Deglitch Filter for over-current protection                                                          |                                                       |      |     | 15   | μs   |  |
|                     | Time power is applied until CC1 and CC2 pull-ups are applied.                                        | $V_{VPWR} > V_{PWR\_TH} OR$<br>$V_{VDD} > V_{DD\_TH}$ |      | 2.5 | 4    | ms   |  |
| t <sub>CC</sub>     | Falling/Rising voltage deglitch time for detection on CC1 and CC2                                    |                                                       |      | 120 |      | μs   |  |
| Transmitt           | er Specifications (CC1, CC2)                                                                         |                                                       |      |     |      |      |  |
| t <sub>UI</sub>     | Bit unit interval                                                                                    |                                                       | 3.05 | 3.3 | 3.70 | μs   |  |
|                     | Rise/fall time, t <sub>Fall</sub> and t <sub>Rise</sub> (refer to USB Power Delivery in ドキュメントのサポート) | External Loading per Figure 28                        | 300  |     | 600  | ns   |  |

### 7.7 Switching Characteristics

Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ; 3.0 V  $\le$  VDD  $\le$  5.5 V, 4.65 V  $\le$  VPWR  $\le$  25 V; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}}$  = VAUX, PCTRL = VAUX, AGND = GND, EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted)

|                  | PARAMETER                                                                                                                                                                                               | TEST CONDITIONS  | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| t <sub>VP</sub>  | Delay from enabling external NFET until<br>under-voltage and OCP protection are<br>enabled                                                                                                              | VBUS = GND       |     | 190 |     | ms   |
| t <sub>STL</sub> | Source settling time, time from CTL1 and CTL2 being changed until a PS_RDY USB Power Delivery message is transmitted to inform the sink is may draw full current per USB Power Delivery in ドキュメントのサポート. |                  |     | 260 |     | ms   |
| t <sub>SR</sub>  | Time that VBUS is held low after a hard reset. This is $t_{SrcRecover}$ in USB Power Delivery in ドキュメントのサポート.                                                                                           | $T_{J} > T_{J1}$ |     | 765 |     | ms   |
| t <sub>HR</sub>  | Time after hard reset is transmitted until GDNG is disabled. This is t <sub>PSHardReset</sub> in USB Power Delivery in ドキュメントのサポート.                                                                     |                  |     | 30  |     | ms   |

<sup>(18)</sup> T<sub>J2</sub> trips only when some external heat source drives the temperature up. When it trips the DVDD, and VAUX power outputs are turned off.



# **Switching Characteristics (continued)**

Unless otherwise stated in a specific test condition the following conditions apply:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ; 3.0 V  $\le$  VDD  $\le$  5.5 V, 4.65 V  $\le$  VPWR  $\le$  25 V; HIPWR = GND, PSEL = GND,  $\overline{\text{GD}}$  = VAUX, PCTRL = VAUX, AGND = GND, EN9V = GND; EN12V = GND; VAUX, VTX, bypassed with 0.1  $\mu$ F, DVDD bypassed with 0.22  $\mu$ F; all other pins open (unless otherwise noted)

|                    | PARAMETER                                                                                                                                                                                                                                                                                                                                       | TEST CONDITIONS                                                                                                                                                                          | MIN | TYP  | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>CCDeb</sub> | Time until UFP or AUDIO or DEBUG is pulled low after an attachment, this is the USB Type-C required debounce time for attachment detection called t <sub>CCDebounce</sub> [1].                                                                                                                                                                  |                                                                                                                                                                                          |     | 185  |     | ms   |
| t <sub>ST</sub>    | Delay after sink request is accepted until<br>CTL1 and/or CTL2 is changed. This is called<br>t <sub>SnkTransition</sub> in USB Power Delivery in ドキュ<br>メントのサポート.                                                                                                                                                                               |                                                                                                                                                                                          |     | 30   |     | ms   |
| t <sub>FLT</sub>   | The time in between hard reset transmissions in the presence of a persistent supply fault.                                                                                                                                                                                                                                                      | GD = GND or VPWR = GND, sink attached                                                                                                                                                    |     | 1395 |     | ms   |
| t <sub>SH</sub>    | The time in between retries (hard reset transmissions) in the presence of a persistent VBUS short.                                                                                                                                                                                                                                              | VBUS = GND, sink attached                                                                                                                                                                |     | 985  |     | ms   |
| t <sub>ON</sub>    | The time from UFP being pulled low until a hard reset is transmitted. Designed to be greater than t <sub>SrcTurnOn</sub> in USB Power Delivery in ドキュメントのサポート.                                                                                                                                                                                  | GD = 0 V or VPWR = 0 V                                                                                                                                                                   |     | 600  |     | ms   |
|                    | Retry interval if USB Power Delivery sink stops communicating without being removed or if sink does not communicate after a fault condition. Time GDNG remains enabled before a hard reset is transmitted. This is the $t_{NoResponse}$ time in USB Power Delivery in $F$ $+2$ $+2$ $+2$ $+2$ $+2$ $+2$ $+4$ $+4$ $+4$ $+4$ $+4$ $+4$ $+4$ $+4$ | Sink attached                                                                                                                                                                            |     | 4.8  |     | S    |
| t <sub>DVDD</sub>  | Delay before DVDD is driven high                                                                                                                                                                                                                                                                                                                | After sink attached                                                                                                                                                                      |     |      | 5   | ms   |
| t <sub>GDoff</sub> | Turnoff delay, time until $V_{\mbox{GDNG}}$ is below 10% of its initial value after the $\mbox{GD}$ pin is low.                                                                                                                                                                                                                                 | $V_{\overline{GD}}$ : 5 V $\rightarrow$ 0 V in < 0.5 $\mu$ s.                                                                                                                            |     |      | 5   | μs   |
| t <sub>FOVP</sub>  | Response time when VBUS exceeds the fast-OVP threshold                                                                                                                                                                                                                                                                                          | VBUS ↑ to GDNG OFF<br>(V <sub>GDNG</sub> below 10% its initial<br>value)                                                                                                                 |     |      | 30  | μs   |
|                    | OCP large signal response time                                                                                                                                                                                                                                                                                                                  | 5 A enabled, $V_{ISNS} - V_{VBUS}$ : 0 V $\rightarrow$ 42 mV measured to GDNG transition start.                                                                                          |     |      | 30  | μs   |
|                    | Time until discharge is stopped after T <sub>J1</sub> is exceeded.                                                                                                                                                                                                                                                                              | 0 V ≤ V <sub>DSCG</sub> ≤ 25 V                                                                                                                                                           |     |      | 10  | μs   |
|                    | Digital output fall time                                                                                                                                                                                                                                                                                                                        | $\begin{array}{c} V_{PULLUP} = 1.8 \ V, \ C_{Load} = 10 \ pF, \\ R_{PULLUP} = 10 \ k\Omega, \ V_{(CTLx)} \ or \\ V_{UFP} : 70\% \ V_{PULLUP} \rightarrow 30\% \\ V_{PULLUP} \end{array}$ | 20  |      | 300 | ns   |
| t <sub>VCON</sub>  | VCONN turn-on time                                                                                                                                                                                                                                                                                                                              | Measured from when UFP is pulled low until VCONN FET is enabled.                                                                                                                         |     |      | 2   | ms   |
|                    | VBUS turn-on time                                                                                                                                                                                                                                                                                                                               | Measured from when UFP is pulled low until GDNG begins sourcing its full current                                                                                                         |     |      | 2   | ms   |





Figure 1. Timing Diagram for  $t_{VP}$ ,  $t_{ST}$ , and  $t_{STL}$ , After Sink Attachment.  $V_{SOVP}$  and  $V_{SUVP}$  are Disabled Around Voltage Transitions



Figure 2. Timing Diagram for  $t_{HR}$  and  $t_{SR}$ , After Sink Attachment with  $T_J > T_{J1}$ 



Figure 3. Timing Diagram for  $t_{\text{CcDeb}}$  and  $t_{\text{CD}},$  Under Persistent Fault Condition





Figure 4. Timing Diagram for  $t_{SH}$  and  $t_{VP}$ , with VBUS Shorted to Ground



Figure 5. Timing Diagram for ton



Figure 6. Timing Diagram for GDPG, G5V, and GDNG with Fast-Shutdown Fault



# 7.8 Typical Characteristics





# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 8 Detailed Description

#### 8.1 Overview

The TPS25741/TPS25741A and supporting circuits perform the functions required to implement a USB Power Delivery 2.0 Power Delivery as a provider-only and a USB Type-C revision 1.2 source. It uses its CC pins to detect the attachment of a sinking device or upward facing port (UFP) and to determine which of CC1 or CC2 is connected to the CC wire of the cable. It will then communicate over the CC wire in the cable bundle using USB Power Delivery to offer a set of voltages and currents. USB Power Delivery is a technology that utilizes the ubiquitous USB communications and hardware infrastructure to extend the amount of power available to devices from the 7.5 W range for USB BC1.2 to as high as 100 W in a dock. It is a compatible overlay to USB 2.0 and USB 3.0, coexisting with the existing 5 V powered universe of devices by use of adapter cables. Some basic characteristics of this technology relevant to the TPS25741/TPS25741A include:

- Increased power achieved by providing higher current and/or higher voltage.
- New 3 A cable and 5 A connector to support greater than the traditional 1.5 A.
  - Cables have controlled voltage drop
- Voltages greater than 5 V are negotiated between Power Delivery partners.
  - Standard 5 V is always the default source voltage.
  - Voltage and current provisions are negotiated between Power Delivery partners.
- Power Delivery partners negotiate over the CC line to avoid conflict with existing signaling (that is, D+, D-)
- Layered communication protocol defined including PHY, Protocol Layer, Policy Engine, and Device Policy Manager all implemented within the TPS25741/TPS25741A.
- The Type-C connector standard implements pre-powerup signaling to determine:
  - Connector orientation
  - Source 5-V capability
  - Detect through connection of a UFP (upward facing port) to a DFP (downward facing port)
  - Detection of when the connected UFP is disconnected. V<sub>BUS</sub> is unpowered until a through-connection is present

Figure 20, Figure 21, and Figure 22 show typical configurations for the TPS25741/TPS25741A.



Copyright © 2016, Texas Instruments Incorporated

Figure 20. Reference Schematic 1



#### **Overview (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 21. Reference Schematic 2



Copyright © 2016, Texas Instruments Incorporated

Figure 22. Reference Schematic 3



# **Overview (continued)**

#### 8.1.1 VBUS Capacitance

The USB Type-C specification requires that the capacitance on the  $V_{BUS}$  pin of an empty receptacle be below 10  $\mu$ F. This is to protect legacy USB sources that are not designed to handle the larger inrush capacitance and which may be connected via an A-to-C cable. For applications with USB Type-C receptacles and large bulk capacitance, this means back-to-back blocking FETs are required as shown in Figure 20. However, for applications with a USB Type-C plug this requirement does not apply since an adaptor cable with a USB Type-C receptacle and a Type-A plug is not defined or allowed by the USB I/F.

#### 8.1.2 USB Data Communications

The USB Power Delivery specification requires that sources such as the TPS25741/TPS25741A advertise in the source capabilities messages they transmit whether or not they are in a product that supports USB data communications. The TPS25741/TPS25741A is designed for systems with data communication, so it has this bit hard-coded to 1.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

This section describes the features associated with each pin for the TPS25741 and TPS25741A.

#### 8.3.1 USB Type-C CC Logic (CC1, CC2)

The TPS25741/TPS25741A uses a current source to implement the pull up resistance USB Type-C requires for Sources. While waiting for a valid connection, the TPS25741/TPS25741A applies a default pullup of  $I_{RPSTD}$ . A sink attachment is detected when the voltage on one (not both) of the CC pins remains between  $V_{RDSTD}$  and  $V_{DSTD}$  for  $I_{CcDeb}$  and the voltage on the VBUS pin is below  $I_{RDSTD}$ . Then after turning on VBUS and disabling the Rp current source and applying VCONN to the CCx pin not connected through the cable, the TPS25741/TPS25741A applies  $I_{RP3.0}$  to advertise 3A to non-Power Delivery sinks. Finally, if it is determined that the attached sink is Power Delivery-capable, the TPS25741/TPS25741A applies  $I_{RP1.5}$ . During this sequence if the voltage on the monitored CC pin exceeds the detach threshold then the TPS25741/TPS25741A removes VBUS and begins watching for a sink attachment again.

The TPS25741 or TPS25741A digital logic selects the current source switch as illustrated in Figure 23.





Figure 23. USB Type-C Rp Current Sources and Detection Comparators

If the voltage on both CC pins remains above  $V_{RDSTD}$  for  $t_{CcDeb}$ , then the TPS25741 or TPS25741A goes to the sleep mode. In the sleep mode a less accurate current source is applied and less accurate comparator watches for attachment (see  $V_{WAKE}$ , and  $I_{DSDFP}$ ).

### 8.3.2 9.3.2 VCONN Supply (VCONN, CC1, CC2)

Once a sink attachment is detected and the power supply is ready, the TPS25741/TPS25741A applies VCONN to either CC1 or CC2. VCONN is passed through to whichever of CC1 or CC2 is not connected to the sink via the CC wire in the cable.



Figure 24. VCONN Current-Limiting Switch



### 8.3.3 USB Power Delivery BMC Transmission (CC1, CC2, VTX)

An example of the BMC signal, specifically the end of the preamble and beginning of start-of-packet (SOP) is shown below. There is always an edge at the end of each bit or unit interval, and ones have an edge half way through the unit interval.



Figure 25. BMC Encoded End of Preamble, Beginning of SOP

While engaging in USB Power Delivery communications, the TPS25741 or TPS25741A is applying  $I_{RP1.5}$  or  $I_{RP3.0}$ , so the CC line has a DC voltage of 0.918 V or 1.68 V, respectively. When the BMC signal is transmitted on the CC line, the transmitter overrides this DC voltage as shown in Figure 26. The transmitter bias rail (VTX) is internally generated and may not be used for any other purpose in the system. The VTX pin is only high while the TPS25741 or TPS25741A is transmitting a USB Power Delivery message.



Figure 26. USB Power Delivery BMC Transmission on the CC Line

The device transmissions meet the eye diagram requirements from USB Power Delivery in  $F = 2 \times 10^{-5}$  Figure 27 shows the transmitter schematic.





Figure 27. USB Power Delivery BMC Transmitter Schematic

The transmit eye diagram shown in Figure 29 was measured using the test load shown in Figure 28 with a  $C_{LOAD}$  within the allowed range. The total capacitance  $C_{LOAD}$  is computed as:

$$C_{LOAD} = C_{RX} + C_{CablePlug} \times 2 + Ca + C_{Receiver}$$
 (1)

#### Where:

- 200 pF < C<sub>RX</sub> < 600 pF
- C<sub>CablePlug</sub> < 25 pF</li>
- Ca < 625 pF</li>
- 200 pF < CReceiver < 600 pF</li>

Therefore,  $400 \text{ pF} < C_{LOAD} < 1850 \text{ pF}.$ 



Copyright © 2016, Texas Instruments Incorporated

Figure 28. Test Load for BMC Transmitter

Figure 29 shows the transmit eye diagram for the TPS25741 and TPS25741A.





Figure 29. Transmit Eye Diagram (BMC)

The transmitter bias rail (VTX) is internally generated and may not be used for any other purpose in the system. Connect a 0.1-µF capacitor to GND from this pin. The VTX pin is only high while the TPS25741/TPS25741A is transmitting a USB Power Delivery message.

# 8.3.4 USB Power Delivery BMC Reception (CC1, CC2)

The TPS25741 or TPS25741A BMC receiver follows the requirements in *Application Information* using the schematic shown in Figure 30.



Figure 30. USB Power Delivery BMC Receiver Schematic

The device low-pass filter design and receiver threshold design allows it to reject interference that may couple onto the CC line from a noisy VBUS power supply or any other source.



# 8.3.5 Discharging (DSCG, VPWR)

The DSCG pin allows for two different pull-downs that are used to apply different discharging strengths. In addition, a load may be applied to the VPWR pin to discharge the power supply.

If too much power is dissipated by the device (that is, the  $T_{J1}$  temperature is exceeded) an OTSD occurs that disables the discharge FET; therefore, an external resistor is recommended in series with the DSCG pin to absorb most of the dissipated power. The external resistor  $R_{DSCG}$  should be chosen such that the current sunk by the DSCG pin does not exceed  $I_{DSCGT}$ .

The VPWR pin should always be connected to the supply side (as opposed to the connector side) of the power-path switch (Figure 31 shows one example). This pin is monitored before enabling the GDNG gate driver to apply the voltage to the  $V_{BUS}$  pin of the connector.

From sink attachment, and while the device has not finalized a USB Power Delivery contract, the device applies R<sub>DSCGB</sub>.

Also from sink attachment, and while the device has not finalized a USB Power Delivery contract, the device draws  $I_{SUPP}$  through the VPWR pin even if VDD is above its UVLO. This helps to discharge the power supply source bulk capacitance.



Figure 31. Discharge Schematic

### 8.3.5.1 Discharging after a Fault (VPWR)

There are two types of faults that cause the TPS25741 or TPS25741A to begin a full discharge of VBUS: Slow-shutdown faults and fast-shutdown faults. When a slow-shutdown fault occurs, the device does not disable GDNG until after VBUS is measured below  $V_{SOVP}$  (for 5 V contract). When a fast-shutdown fault occurs, the device disables GDNG immediately and then discharges the connector side of the power-path. In both cases, the bleed discharge is applied to the DSCG pin and  $I_{SUPP}$  is drawn from the VPWR pin.



Slow-shutdown faults that do not include transmitting a hard reset:

- Receiving a Hard Reset signal (25 ms < t<sub>ShutdownDelay</sub> < 35 ms)</li>
- Cable is unplugged (t<sub>ShutdownDelay</sub> < 20 μs)</li>

Slow-shutdown faults that include transmitting hard reset (25 ms <  $t_{ShutdownDelay}$  < 35 ms)

- T<sub>.1</sub> exceeds T<sub>.11</sub> (an overtemperature event)
- Low voltage alarm occurring outside of a voltage transition
- High voltage alarm occurring outside of a voltage transition (but not high enough to cause OVP)
- · Receiving an unexpected message during a voltage transition
- Failure of power supply to transition voltages within required time of 600 ms (tPSTransition [refer to USB Power Delivery in ドキュメントのサポート]).
- A Soft Reset USB Power Delivery message is not acknowledged or Accepted (as required per USB Power Delivery in ドキュメントのサポート).
- A Request USB Power Delivery message is not received in the required time (as required per USB Power Delivery in ドキュメントのサポート).
- Failure to discharge down to 0.725 V after a fault of any kind.

Fast-shutdown faults (hard reset always sent):

- Fast OVP event occurring at any time.
- OCP event occurring at any time starting from the transmission of the first USB Power Delivery message.
  - VBUS falling below V<sub>BUS FTH</sub> is treated as an OVP event.
- GD falling edge

The DSCG pin is used to discharge the supply line after a slow-shutdown fault occurs. Figure 32 illustrates the signals involved. Depending on the specific slow-shutdown fault the time  $t_{ShutdownDelay}$  in Figure 32 is different as indicated in the list above. If the slow-shutdown fault triggers a hard reset, it is sent at the beginning of the  $t_{ShutdownDelay}$  period. However, the device behavior after the time  $t_{ShutdownDelay}$  is the same for all slow-shutdown faults. After the  $t_{ShutdownDelay}$  period, the device sets CTL1 and CTL2 to select 5 V from the power supply and puts the DSCG pin into its ON state (Full Discharge). This discharging continues until the voltage on the VBUS pin reaches  $V_{SOPV}$  (for 5 V contract). The device then disables GDNG and again puts the DSCG pin into its ON state. This discharging state lasts until the voltage on VBUS reaches 0.725 V (nominal). If the discharge does not complete within 650 ms, then the device sends a Hard Reset signal and the process repeats. In Figure 32, the times labeled as  $T_{20-55}$  and  $T_{5-50}$  can vary, they depend on the size of the capacitance to be discharged and the size of the external resistor between the DSCG pin and  $V_{BUS}$ . The time labeled as  $T_{S}$  is a function of how quickly the NFET opens.





Figure 32. Illustration of Slow-Shutdown VBUS Discharge

Figure 33 illustrates a similar discharge procedure for fast-shutdown faults. The main difference from Figure 32 is that the NFET is opened immediately. It is assumed for the purposes of this illustration that the power supply output capacitance (that is,  $C_{SOURCE}$  in the reference schematics shown in Figure 20 and Figure 21) is not discharged by the power supply itself, but the VPWR pin is bleeding current from that capacitance. The VPWR pin then draws  $I_{SUPP}$  after GDNG disables the external NFET. So, as shown in the figure, the VPWR voltage discharges slowly, while the VBUS pin is discharged quickly once the full discharge is enabled. If the voltage on the VPWR pin takes longer than  $T_{20\text{-}>5}$  +  $T_{5\text{-}>0}$  + 0.765s to discharge below  $V_{FOVP}$ , then it causes an OVP event and the process repeats.





Figure 33. Illustration of Fast-Shutdown Discharge

If the discharge does not complete successfully it is treated as a slow-shutdown fault, and the TPS25741 or TPS25741A repeats the discharge procedure until it does complete successfully. Once the discharge completes successfully as described above (that is, VBUS on connector is below 0.725 V), the device waits for 0.765 s (nominal) before trying to source VBUS again.

#### 8.3.6 Configuring Voltage Capabilities (HIPWR, EN9V, EN12V)

The voltages advertised to USB Power Delivery-capable sinks can be configured to one of four different sets. The EN12V, or EN9V pin is not envisioned to be changed dynamically in the system, so changing its state does not trigger sending source capabilities. However, the TPS25741 or TPS25741A checks the status of the pin each time before it sends a source capabilities message using USB Power Delivery. Note that changing the state of the PCTRL pin forces capabilities to be re-transmitted. The device reads the HIPWR pin after a reset and latches the result.

**Table 1. Voltage Programming (TPS25741)** 

| EN12V PIN | HIPWR PIN                         | VOLTAGES ADVERTISED via USB POWER DELIVERY [V] |
|-----------|-----------------------------------|------------------------------------------------|
| High      | Connected to DVDD or GND directly | 5, 12, 20                                      |
| High      | Connected to DVDD or GND via RSEL | 5, 12                                          |
| Low       | Connected to DVDD or GND directly | 5, 20                                          |



# Table 1. Voltage Programming (TPS25741) (continued)

| EN12V PIN | HIPWR PIN                         | VOLTAGES ADVERTISED via USB POWER DELIVERY [V] |
|-----------|-----------------------------------|------------------------------------------------|
| Low       | Connected to DVDD or GND via RSEL | 5                                              |

#### **Table 2. Voltage Programming (TPS25741A)**

| EN9V PIN | HIPWR PIN                         | VOLTAGES ADVERTISED via USB POWER DELIVERY [V] |
|----------|-----------------------------------|------------------------------------------------|
| High     | Connected to DVDD or GND directly | 5, 9, 15                                       |
| High     | Connected to DVDD or GND via RSEL | 5, 9                                           |
| Low      | Connected to DVDD or GND directly | 5, 15                                          |
| Low      | Connected to DVDD or GND via RSEL | 5                                              |

#### 8.3.7 Configuring Power Capabilities (PSEL, PCTRL, HIPWR)

The power advertised to non-Power Delivery Type-C Sinks is always 15 W. However, the TPS25741 or TPS25741A only advertises Type-C default current until it debounces the Sink attachment for  $t_{\text{CcDeb}}$  and the VBUS voltage has been given  $t_{\text{VP}}$  to stabilize.

The device does not communicate with the cable to determine its capabilities. Therefore, unless the device is in a system with a USB Type-C plug and a cable built to support 5 A, the HIPWR pin should be used to limit the advertised current to 3 A.

PCTRL is an input pin used to control how much of the maximum allowed power the port will advertise. This pin may be changed dynamically in the system and the device automatically updates any existing USB Power Delivery contract. If the PCTRL pin is pulled below  $V_{PCTRL\_TH}$ , then the source capabilities offers half of the maximum power specified by the PSEL pin.

The devices read the PSEL and HIPWR pins after a reset and latches the result, but the PCTRL pin is read dynamically by the device and if its state changes new capabilities are calculated and then transmitted.

While USB Power Delivery allows a maximum power of 100 W, the TPS25741 only advertises up to 93 W, which allows margin to ensure the output power remains below 100 W.

The PSEL pin offers four possible maximum power settings, but the devices can actually advertise more power settings depending upon the state of the HIPWR and PCTRL pins. Table 3 summarizes the four maximum power settings that are available via PSEL, again note this is not necessarily the maximum power that is advertised.

Table 3. PSEL Configurations

| MAXIMUM POWER<br>(P <sub>SEL</sub> ) [W] | PSEL           |
|------------------------------------------|----------------|
| P <sub>SEL</sub> = 36                    | Direct to GND  |
| P <sub>SEL</sub> = 45                    | DVDD via RSEL  |
| P <sub>SEL</sub> = 65                    | GND via RSEL   |
| P <sub>SEL</sub> = 93                    | Direct to DVDD |

The following list provides a quick reference which applies to both TPS25741 and TPS25741A to see how the HIPWR, PSEL, and PCTRL pins affect what current is advertised with each voltage in the source capabilities message:

- If the PCTRL pin is low, then Pmax = P<sub>SEL</sub>/2
- If the PCTRL pin is high, then Pmax = P<sub>SFL</sub>.
- If the HIPWR pin is pulled high, then Imax = 3 A.
- If the HIPWR pin is pulled low, then Imax = 5 A.
- For a voltage Vx, the advertised current is Ix
  - Ix = min( Pmax/Vx, Imax)



Table 4 and Table 5 provide a comprehensive list of the currents and voltages that are advertised for each voltage.

Table 4. Maximum Current Advertised in the Power Data Object for a Given Voltage (TPS25741)

| P <sub>SEL</sub> | VOLTAGE [V] | HIPWR                                         | MAXIMUM CURRENT<br>PCTRL = LOW [A] | MAXIMUM CURRENT<br>PCTRL = HIGH [A] |
|------------------|-------------|-----------------------------------------------|------------------------------------|-------------------------------------|
| Direct to GND    | 5           | Max = 3 A DVDD through RSEL or Direct to DVDD | 3                                  | 3                                   |
| DVDD via RSEL    |             |                                               | 3                                  | 3                                   |
| GND via RSEL     |             |                                               | 3                                  | 3                                   |
| Direct to DVDD   |             |                                               | 3                                  | 3                                   |
| Direct to GND    |             |                                               | 1.5                                | 3                                   |
| DVDD via RSEL    | 12          |                                               | 1.87                               | 3                                   |
| GND via RSEL     | 12          |                                               | 2.7                                | 3                                   |
| Direct to DVDD   |             |                                               | 3                                  | 3                                   |
| Direct to GND    |             | Max = 3 A Direct to DVDD                      | 0.9                                | 1.8                                 |
| DVDD via RSEL    | 20          |                                               | 1.12                               | 2.24                                |
| GND via RSEL     | 20          |                                               | 1.62                               | 3                                   |
| Direct to DVDD   |             |                                               | 2.32                               | 3                                   |
| Direct to GND    |             | Max = 5 A GND through RSEL or Direct to GND   | 3.6                                | 5                                   |
| DVDD via RSEL    | 5           |                                               | 4.5                                | 5                                   |
| GND via RSEL     | 3           |                                               | 5                                  | 5                                   |
| Direct to DVDD   |             |                                               | 5                                  | 5                                   |
| Direct to GND    |             |                                               | 1.5                                | 3                                   |
| DVDD via RSEL    | 12          |                                               | 1.87                               | 3.74                                |
| GND via RSEL     |             |                                               | 2.7                                | 5                                   |
| Direct to DVDD   |             |                                               | 4.16                               | 5                                   |
| Direct to GND    | 20          | Max = 5 A Direct to GND                       | 0.9                                | 1.8                                 |
| DVDD via RSEL    |             |                                               | 1.12                               | 2.24                                |
| GND via RSEL     |             |                                               | 1.62                               | 3.24                                |
| Direct to DVDD   |             |                                               | 2.32                               | 4.64                                |

Table 5. Maximum Current Advertised in the Power Data Object for a Given Voltage (TPS25741A)

| P <sub>SEL</sub> | VOLTAGE [V] | HIPWR                                                  | MAXIMUM CURRENT<br>PCTRL = LOW [A] | MAXIMUM CURRENT<br>PCTRL = HIGH [A] |
|------------------|-------------|--------------------------------------------------------|------------------------------------|-------------------------------------|
| Direct to GND    | 5           | Max = 3 A<br>DVDD through<br>RSEL or Direct to<br>DVDD | 3                                  | 3                                   |
| DVDD via RSEL    |             |                                                        | 3                                  | 3                                   |
| GND via RSEL     |             |                                                        | 3                                  | 3                                   |
| Direct to DVDD   |             |                                                        | 3                                  | 3                                   |
| Direct to GND    | 9           |                                                        | 2                                  | 3                                   |
| DVDD via RSEL    |             |                                                        | 2.5                                | 3                                   |
| GND via RSEL     |             |                                                        | 3                                  | 3                                   |
| Direct to DVDD   |             |                                                        | 3                                  | 3                                   |
| Direct to GND    | - 15        | Max = 3 A<br>Direct to DVDD                            | 1.2                                | 2.4                                 |
| DVDD via RSEL    |             |                                                        | 1.5                                | 3                                   |
| GND via RSEL     |             |                                                        | 2.17                               | 3                                   |
| Direct to DVDD   |             |                                                        | 3                                  | 3                                   |



Table 5. Maximum Current Advertised in the Power Data Object for a Given Voltage (TPS25741A) (continued)

| P <sub>SEL</sub> | VOLTAGE [V] | HIPWR                                                | MAXIMUM CURRENT<br>PCTRL = LOW [A] | MAXIMUM CURRENT<br>PCTRL = HIGH [A] |
|------------------|-------------|------------------------------------------------------|------------------------------------|-------------------------------------|
| Direct to GND    | 5           | Max = 5 A<br>GND through<br>RSEL or Direct to<br>GND | 3.6                                | 5                                   |
| DVDD via RSEL    |             |                                                      | 4.5                                | 5                                   |
| GND via RSEL     |             |                                                      | 5                                  | 5                                   |
| Direct to DVDD   |             |                                                      | 5                                  | 5                                   |
| Direct to GND    | 9           |                                                      | 2                                  | 4                                   |
| DVDD via RSEL    |             |                                                      | 2.5                                | 5                                   |
| GND via RSEL     |             |                                                      | 3.61                               | 5                                   |
| Direct to DVDD   |             |                                                      | 5                                  | 5                                   |
| Direct to GND    | - 15        | Max = 5 A<br>Direct to GND                           | 1.2                                | 2.4                                 |
| DVDD via RSEL    |             |                                                      | 1.5                                | 3                                   |
| GND via RSEL     |             |                                                      | 2.17                               | 4.34                                |
| Direct to DVDD   |             |                                                      | 3.1                                | 5                                   |

#### 8.3.8 Gate Drivers

#### 8.3.8.1 GDNG, GDNS

The GDNG and GDNS pins may control a single NFET or back-to-back NFETs in a common-source configuration. The GDNS is used to sense the voltage so that the voltage differential between the pins is maintained.



Figure 34. GDNG/GDNS Gate Control



#### 8.3.8.2 G5V

The G5V pin may control an external NFET when the TPS25741/TPS25741A is used in a power multiplexor configuration, where one of two voltage inputs is connected to the VBUS pin. When G5V is not used to control an NFET, then it can be used to indicate if VBUS is being sourced at 5 V or not.



Figure 35. G5V Gate Control

#### 8.3.8.3 GDPG

The GDPG pin may control an external PFET (single or back-to-back) when the TPS25741/TPS25741A is used in a power multiplexor configuration, where one of two voltage inputs is connected to the VBUS pin. When not used to control a PFET, this pin may be used to indicate when VBUS is being sourced at more than 5 V.



Figure 36. GDPG Gate Control



#### 8.3.9 Fault Monitoring and Protection

#### 8.3.9.1 Over/Under Voltage (VBUS)

The TPS25741 or TPS25741A uses the VBUS pin to monitor for overvoltage or undervoltage conditions and implement the fast-OVP, slow-OVP, and slow-UVP features.



Figure 37. Voltage Monitoring Circuits

If an over-voltage condition is sensed by the Fast OVP mechanism, GDNG is disabled within  $t_{FOVP} + t_{FOVPDG}$ , then a Hard Reset is transmitted and the VBUS discharge sequence is started. At power up the voltage trip point is set to  $V_{VFOVP}$  (5 V contract). When a contract is negotiated the trip point is set to the corresponding  $V_{FOVP}$  value.

The devices employ another slow over-voltage protection mechanism as well that sends the Hard Reset before disabling the external NFET. It catches many OV events before the Fast OVP mechanism. During intentional positive voltage transitions, this mechanism is disabled (see Figure 1). However,  $t_{VP}$  after the external NFET has been enabled if the voltage on the VBUS pin exceeds  $V_{SOVP}$ , a Hard Reset is transmitted to the Sink then the VBUS pin exceeds the selected voltage threshold ( $V_{SOVP}$ ) a Hard Reset is transmitted to the Sink then the VBUS discharge sequence is started.

The devices employ a slow under-voltage protection mechanism as well that sends the Hard Reset before disabling GDNG. During intentional negative voltage transitions, this mechanism is disabled (see Figure 1). However,  $t_{VP}$  after the external NFET has been enabled if the voltage on the VBUS pin falls below  $V_{SUVP}$ , a Hard Reset is transmitted to the Sink then the VBUS discharge sequence is started..

#### 8.3.9.2 Over-Current Protection (ISNS, VBUS)

OCP protection is enabled  $t_{VP}$  after the voltage on the VBUS pin has exceeded  $V_{BUS\_RTH}$ , see Figure 38. Prior to OCP being enabled, the  $\overline{GD}$  pin can be used to protect against a short.

The OCP protection circuit monitors the differential voltage across an external sense resistor to detect when the current outflow exceeds  $V_{\text{ITRIP}}$  which in turn activates an over-current circuit breaker and disables the GDNG / GDNS gate driver. Once the OCP is enabled, if the voltage on the VBUS pin falls below  $V_{\text{BUS\_FTH}}$  then that is also treated like an OCP event.

Following the recommended implementation of a 5 m $\Omega$  sense resistor, when the device is configured to deliver 3 A (via HIPWR pin), the OCP threshold lies between 3.8 A and 4.5 A. When configured to deliver 5 A (via HIPWR pin), the OCP threshold lies between 5.8 A and 6.8 A. The sense resistor may be increased to tighten the OCP threshold.





Figure 38. Overcurrent Protection Circuit

# 8.3.9.3 System Fault Input (GD, VPWR)

The gate-driver disable pin provides a method of overriding the internal control of GDNG and GDNS. A falling edge on GD disables the gate driver within t<sub>GDoff</sub>. If GD is held low after a sink is attached for 600 ms then a hard reset will be generated and the device sends a hard reset and goes through its startup process again.

The  $\overline{\text{GD}}$  input can be controlled by a voltage or current source. An internal voltage clamp is provided to limit the input voltage in current source applications. The clamp can safely conduct up to 80  $\mu\text{A}$  and will remain high impedance up to  $V_{\text{GDC}}$  before clamping.



Figure 39. Overcurrent Protection Circuit

If the VPWR pin remains below its falling UVLO threshold ( $V_{PWR\_TH}$ ) for more than 600 ms after a sink is attached then the devices consider it a fault and will not enable GDNG. If the VPWR pin is between the rising and falling UVLO threshold, the TPS25741/TPS25741A may enable GDNG and proceed with normal operations. However, after GDNG is enabled, if the VBUS pin does not rise above its UVLO within 190 ms the devices consider it a fast-shutdown fault and disables GDNG. Therefore, in order to ensure USB Type-C compliance and normal operation, the VPWR pin must be above its rising UVLO threshold ( $V_{PWR\_TH}$ ) within 275 ms of when UFP is pulled low and the VBUS pin must be above  $V_{RUS\_RTH}$  within 190 ms of GDNG being enabled.

#### 8.3.10 Voltage Control (CTL1, CTL2)

CTL1 and CTL2 are open-drain output pins used to control an external power supply as summarized in Table 6. Depending upon the voltage requested by the sink, the device sets the CTL pins accordingly. No current flows into the pin in its high-z state.



# Table 6. States of CTL1 and CTL2 as a Function of Target Voltage on V<sub>BUS</sub> for TPS25741 and TPS25741A

| VOLTAGE CONTAINED in PDO<br>REQUESTED by UFP | CTL2 STATE | CTL1 STATE |
|----------------------------------------------|------------|------------|
| 5 V                                          | High-z     | High-z     |
| 9 V (TPS25741A)                              | Low        | High-z     |
| 12 V (TPS25741)                              | Low        | High-z     |
| 15 V (TPS25741A)                             | Low        | Low        |
| 20 V (TPS25741)                              | Low        | Low        |

# 8.3.11 Sink Attachment Indicator (UFP, DVDD)

UFP is an open-drain output pin used to indicate the status of the port. It is high-z unless a sink is attached to the port, in which case it is pulled low. A sink attachment is detected when the voltage on one (not both) of the CC pins remains between V<sub>RDSTD</sub> and V<sub>DSTD</sub> for t<sub>CcDeb</sub> and the voltage on the VBUS pin is below V<sub>BUS\_FTH</sub>. After being pulled low, UFP remains low until the sink has been removed for t<sub>CcDeb</sub>.

DVDD is a power supply pin that is high-z until a sink is attached, in which case it is pulled high. Therefore, it can be used as a sink attachment indicator that is active high. However, DVDD will also be high when an Audio or Debug accessory is attached. See Figure 18 for typical behavior.

# 8.3.12 Accessory Attachment Indicator (AUDIO, DEBUG)

 $\overline{\text{AUDIO}}$  is an open-drain output pin used to indicate the attachment of a USB Type-C audio accessory. After both CC1 and CC2 are pulled below  $V_{RDSTD}$  for at least tCcDeb,  $\overline{\text{AUDIO}}$  is pulled low until at least one of the CC pins rises above  $V_{RDSTD}$  for at least  $t_{CcDeb}$ .

 $\overline{\text{DEBUG}}$  is an open-drain output pin used to indicate the attachment of a USB Type-C debug accessory. After both CC1 and CC2 are between  $V_{DSTD}$  and  $V_{RDSTD}$  for at least  $t_{CcDeb}$ ,  $\overline{\text{DEBUG}}$  is pulled low until at least one of the CC pins rises above  $V_{DSTD}$  or below  $V_{RDSTD}$ . This complies with the USB Type-C version 1.1 debug accessory detection.

#### 8.3.13 Plug Polarity Indication (POL)

The POL pin is pulled low when the CC wire in the attached USB Type-C cable is connected to the CC2 pin. This pin is open-drain if the attached cable has the opposite polarity or if nothing is attached.

#### 8.3.14 Power Supplies (VAUX, VDD, VPWR, DVDD)

The VAUX pin is the output of a linear regulator and the input supply for internal power management circuitry. The VAUX regulator draws power from VDD after establishing a USB Power Delivery contract unless it is not available in which case it draws from VPWR. Changes in supply voltages will result in seamless switching between supplies.

If there is a load on the DVDD pin, that current will be drawn from the VPWR pin unless the TPS25741/TPS25741A has stabilized into a USB Power Delivery contract or VPWR is below its UVLO.

The TPS25741/TPS25741A cannot function properly until VPWR is above its UVLO. However, for improved system efficiency when UFP is high-z, VPWR can be low (the high voltage power supply can be disabled) if VDD is above its UVLO.

Connect a  $0.1-\mu F$  ceramic capacitor from VAUX to GND. Do not connect any external load that draws more than  $I_{VAUXEXT}$ . Locate the bypass capacitor close to the pin and provide a low impedance ground connection from the capacitor to the ground plane.

VDD should either be grounded or be fed by a low impedance path and have input bypass capacitance. Locate the bypass capacitors close to the VDD and VPWR pins and provide a low impedance ground connection from the capacitor to the ground plane.





Figure 40. Power Management

### 8.3.15 Grounds (AGND, GND)

GND is the substrate ground of the die. Most circuits return to GND, but certain analog circuitry returns to AGND to reduce noise and offsets. The power pad (on those devices that possess one) is electrically connected to GND. Connect AGND, GND and the power pad (if present) to the ground plane through the shortest and most direct connections possible.

#### 8.3.16 Output Power Supply (DVDD)

The DVDD pin is the output of an internal 1.85 V linear regulator, and the input supply for internal digital circuitry. This regulator normally draws power from VPWR until a USB Power Delivery contract has stabilized, but will seamlessly swap to drawing power from VDD in the event that VPWR drops below its UVLO threshold. External circuitry can draw up to 35 mA from DVDD. Note that as more power is drawn from the DVDD pin more heat will be dissipated in the TPS25741/TPS25741A, and if excessive the OTSD could be tripped which will reset the TPS25741/TPS25741A.

Connect a 0.22- $\mu F$  or 0.33- $\mu F$  ceramic capacitor from DVDD to GND (do not exceed this recommended bypass capacitance value).

Locate the bypass capacitor close to the pin and provide a low impedance ground connection from the capacitor to the ground plane.



#### 8.4 Device Functional Modes

### 8.4.1 Sleep Mode

Many adaptors that include USB Power Delivery must consume very low quiescent power to meet regulatory requirements (for example "Green", Energy Star, or the like). The TPS25741/TPS25741A supports the sleep mode to minimize power consumption when the receptacle or plug is unattached. The TPS25741/TPS25741A will enter sleep mode when there is no valid plug termination attached; a valid plug termination is defined as one of: sink, Audio accessory, or Debug accessory. If an active cable is attached but its far-end is left unconnected or "dangling", then the TPS25741/TPS25741A will also enter sleep mode. It will exit the sleep mode whenever the plug status changes. This could be a dangling cable being removed or a sink being connected.

#### 8.4.2 Checking VBUS at Start Up

When first powered up, the TPS25741/TPS25741A will not enable GDNG if the voltage on VBUS is already above its UVLO. This is a protective measure taken to avoid the possibility of turning on while connected to another active power supply in some non-compliant configuration.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS25741/TPS25741A implements a fully compliant USB Power Delivery 2.0 provider and Type-C source (also known as downward facing port (DFP)). The TPS25741/TPS25741A basic schematic diagram is shown in Figure 41. Subsequent sections describe detailed design procedures for several applications with differing requirements. The TPS25741/TPS25741A Design Calculator Tool (refer to the  $\kappa + 2 \times 60 + 60 + 60 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100 = 100$ 



Copyright © 2016, Texas Instruments Incorporated

Figure 41. Basic Schematic Diagram (P<sub>SEL</sub> = 65 W at 5 V, 12 V, 20 V)

### 9.1.1 System-Level ESD Protection

System-level ESD (per EN61000-4-2) may occur as the result of a cable being plugged in, or a user touching the USB connector or cable. Figure 42 shows an example ESD protection for the VBUS path that helps protect the VBUS pin, ISNS and DSCG pins of the TPS25741/TPS25741A from system-level ESD. The TPS25741/TPS25741A has ESD protection built into the CC1 and CC2 pins so that no external protection is necessary. Refer to the layout guidelines section for external component placement and routing recommendations.

The Schottky diode is to protect against VBUS being drawn below ground by an inductive load, the cable inductance may be as high as 900 nH.





Copyright © 2016, Texas Instruments Incorporated

Figure 42. V<sub>BUS</sub> ESD Protection

### 9.1.2 Use of GD Internal Clamp

As described in the Configuring Power Capabilities (PSEL, PCTRL, HIPWR) section, the  $\overline{\text{GD}}$  pin has an internal clamp. Figure 43 shows an example of how it may be used.  $V_{\text{OUT}}$  is the voltage from a power supply that is to be provided onto the VBUS wire of the USB Type-C cable through an NFET. If  $V_{\text{OUT}}$  drops, the NFET should be automatically disabled by the device. This can be accomplished by tying the  $\overline{\text{GD}}$  pin to  $V_{\text{OUT}}$  via a resistor.

The internal resistance of the  $\overline{GD}$  pin is specified to exceed R<sub>GD</sub>, and the input threshold is V<sub>GD\_TH</sub>. The  $\overline{GD}$  pin would therefore draw no more than V<sub>GD\_TH</sub>(max) / R<sub>GD</sub>(min) < 603 nA. As an example, assume the minimum value of V<sub>OUT</sub> for which  $\overline{GD}$  should be high is 4.5 V, then the resistor between  $\overline{GD}$  and V<sub>OUT</sub> may not exceed (4.5 – V<sub>GD\_TH</sub>(max) / 603e-9 = 4.5 M $\Omega$ . To make it robust against board leakage a smaller resistor such as 1 M $\Omega$  can be chosen, but the smaller the resistance the more leakage current into the  $\overline{GD}$  pin. In this example, when V<sub>OUT</sub> is 25 V, the current into the  $\overline{GD}$  pin is (25-V<sub>GDC</sub>) / 1e6 < 18.5  $\mu$ A.





Figure 43. Use of GD Internal Clamp

## 9.1.3 Resistor Divider on GD for Programmable Start Up

Figure 44 shows an alternative usage of the  $\overline{GD}$  pin can help protect against shorts on the  $V_{BUS}$  pin in the receptacle. A resistor divider is used to minimize the time it takes the  $\overline{GD}$  pin to be pulled low. Consider the situation where the VBUS pin is shorted at startup. At some point, the device closes the NFET switch to supply 5 V to  $V_{BUS}$ . At that point, the short pulls down on the voltage seen at the VPWR pin. With the resistor values shown in Figure 44, once the voltage at the VPWR pin reaches 3.95 V the voltage at the  $\overline{GD}$  pin is specified to be below  $V_{GD\_TH}(min)$ . Without the 700-k $\Omega$  resistor, the voltage at the VPWR pin would have to reach  $V_{GD\_TH}(min)$  which takes longer. This comes at the expense of increased leakage current.



Figure 44. Programmable GD Turn On



The  $\overline{GD}$  resistor values can be calculated using the following process. First, calculate the smallest R<sub>GD1</sub> that should be used to prevent the internal clamp current from exceeding I<sub>GD</sub> of 80  $\mu$ A. For a 20 V advertised voltage, the OVP trip point could be as high as 24 V. Using V<sub>GDC</sub>(min) = 6.5 V and V<sub>OUT</sub> = V<sub>FOVP20</sub>(max) = 24 V, provides Equation 2:

$$R_{GD1} > \frac{V_{FOVP20} - V_{GDC}}{I_{GD}} = \frac{24 \text{ V} - 6.5 \text{ V}}{80 \text{ } \mu\text{A}} = 219 \text{ k}\Omega \tag{2}$$

The actual clamping current is less than 80  $\mu A$  as some current flows into  $R_{GD2}$ . Next,  $R_{GD2}$  can be calculated as follows:

$$R_{GD2} < R_{GD1} \times \frac{V_{GD\_TH}}{V_{VPWR} - V_{GD\_TH}}$$
(3)

where  $V_{(VPWR)} = V_{(PWR\ TH)}$  falling (max) and  $V_{(GD\ TH)} = V_{(GD\ TH)}$  falling (min).

For this case,  $V_{VPWR} = V_{PWR}$  TH falling (max) and  $V_{GD}$  TH =  $V_{GD}$  TH falling (min).

## 9.1.4 Selection of the CTL1 and CTL2 Resistors (R<sub>FBL1</sub> and R<sub>FBL2</sub>)

 $R_{FBL1}$  and  $R_{FBL2}$  provide a means to change the power supply output voltage when switched in by the CTL1 and CTL2 open drain outputs, respectively. When 12 V is requested by the UFP then CTL2 will go low and place  $R_{FBL2}$  in parallel with  $R_{FBL}$ . When 20 V is requested by the UFP then CTL2 remains low and CTL1 goes low placing  $R_{FBL1}$  in parallel with  $R_{FBL2}$  and  $R_{FBL2}$ .



Figure 45. Circuit to Change V<sub>OUT</sub> Upon Sink/UFP Request

 $R_{FBL2}$  is calculated using Equation 4. In this example,  $V_{OUT12}$  is 12 V and  $V_{OUT20}$  is 20 V.  $V_{OUT}$  is the default output voltage (5 V) for the regulator and is set by  $R_{FBL}$ ,  $R_{FBL}$ , and error amplifier  $V_{REF}$ .

$$R_{FBL2} = \frac{R_{FBL} \times R_{FBU} \times V_{REF}}{R_{FBL} \times (V_{OUT12} - V_{REF}) - R_{FBU} \times V_{REF}}$$
(4)

R<sub>FBL1</sub> is calculated using the equation below after a standard 1% value for R<sub>FBL2</sub> is chosen.

$$R_{FBL1} = \frac{\frac{R_{FBL2} \times R_{FBL}}{R_{FBL2} + R_{FBL}} \times R_{FBU} \times V_{REF}}{\frac{R_{FBL2} \times R_{FBL}}{R_{FBL2} + R_{FBL}}} \times (V_{OUT20} - V_{REF}) - R_{FBU} \times V_{REF}}$$
(5)

 $R_{FBL1}$  and  $R_{FBL2}$  should be large enough so that the CTL1/CTL2 sinking current is minimized (< 1 mA). The sinking current for CTL1 and CTL2 is  $V_{REF}$  /  $R_{FBL1}$  and  $V_{REF}$ / $R_{FBL2}$  respectively.



#### 9.1.5 Voltage Transition Requirements

During VBUS voltage transitions, the slew rate ( $v_{SrcSlewPos}$  in USB in  $F = 2 \times 2 \times 60 \%$ ) must be kept below 30 mV/µs in all portions of the waveform, settle ( $t_{SrcSettle}$ ) in less than 275 ms, and be ready ( $t_{SrcReady}$  in USB in  $F = 2 \times 2 \times 60 \%$ ) in less than 285 ms. For most power supplies, these requirements are met naturally without any special circuitry but in some cases, the voltage transition ramp rate must be slowed in order to meet the slew rate requirement.

The requirements for linear voltage transitions are shown in Table 7. In all cases, the minimum slew time is below 1 ms.

|                       |            |            |             | •                         |            |            |
|-----------------------|------------|------------|-------------|---------------------------|------------|------------|
| VOLTAGE<br>TRANSITION | 5 V ↔ 12 V | 5 V ↔ 20 V | 12 V ↔ 20 V | $5~V \leftrightarrow 9~V$ | 5 V ↔ 15 V | 9 V ↔ 15 V |
| Minimum Slew<br>Time  | 233 µs     | 500 μs     | 267 µs      | 133 µs                    | 333 µs     | 200 µs     |

**Table 7. Minimum Slew-Rate Requirements** 

When transition slew control is required, the interaction of the slew mechanism and dc/dc converter loop response must be considered. A simple R-C filter between the device CTL pins and converter feedback node may lead to instability under some conditions. Figure 46 shows a method which manages the slew control without adding capacitance to the converter feedback node.



Figure 46. Slew-Rate Control Example Number 1

When  $V_{OUT} = 5$  V, both CTL1 and CTL2 are in a high impedance state. When a 5 V to 12 V transition is requested, CTL2 goes low and turns off  $Q_{CTL2}$ .  $Q_{SL2}$  gate starts to rise towards VCC at a rate determined by  $R_{SL2A} + R_{SL2B}$  and  $C_{SL2}$ .  $Q_{SL2}$  gate continues to rise, until  $Q_{SL2}$  is fully enhanced placing  $R_{FBL2}$  in parallel with  $R_{FBL}$ . In similar fashion when CTL1 goes low,  $Q_{CTL1}$  turns off allowing  $R_{FBL1}$  to slew in parallel with  $R_{FBL2}$  and  $R_{FBL}$ .

The slewing resistors and capacitor can be chosen using the following equations.  $V_T$  is the  $V_{GS}$  threshold voltage of  $Q_{SL1}$  and  $Q_{SL2}$ .  $V_{REF}$  is the feedback regulator reference voltage. Choose the slewing resistance in the 100 k $\Omega$  range to reduce the loading on the bias voltage source (VCC) and then calculate  $C_{SL}$ . The falling transitions are shorter than the rising transitions in this topology.

### Falling transitions:

• 20 V to 12 V

$$R_{SL1B} \times C_{SL1} = \frac{\Delta T_{20V-12V}}{\ln\left(\frac{V_T + V_{REF}}{V_{VCC}}\right) - \ln\left(\frac{V_T}{V_{VCC}}\right)}$$
(6)



12 V to 5 V

$$R_{SL2B} \times C_{SL2} = \frac{\Delta T_{12V-5V}}{In\left(\frac{V_T + V_{REF}}{V_{VCC}}\right) - In\left(\frac{V_T}{V_{VCC}}\right)}$$
(7)

Rising transitions:

5 V to 12 V

$$\left(R_{SL2A} + R_{SL2B}\right) \times C_{SL2} = \frac{\Delta T_{5V-12V}}{\ln\left(1 - \frac{V_T}{V_{VCC}}\right) - \ln\left(1 - \frac{V_T + V_{REF}}{V_{VCC}}\right)}$$
(8)

12 V to 20 V

Some converter regulators can tolerate a balance of capacitance on the feedback node without affecting loop stability. The LM5175 has been tested using Figure 47 to combine  $V_{OUT}$  slewing with a minimal amount of extra circuitry.



Figure 47. Slew-Rate Control Example Number 2

When a higher voltage is requested from TPS25741, CTL1 or CTL2 goes low changing the sensed voltage at the FB pin. The LM5175 compensates by increasing  $V_{OUT}$ . As  $V_{OUT}$  increases,  $C_{SLU}$  is charged at a rate proportional to  $R_{FBU}$ . Three time constants yield a voltage change of approximately 95% and can be used to calculate the desired slew time.  $C_{SLU}$  can be calculated using Equation 10 and Equation 11.

$$\Delta T_{\text{SLEW}} = 3 \times R_{\text{FBU}} \times C_{\text{SLU}}$$
 (10)

$$C_{SLU} = \frac{\Delta T_{SLEW}}{3 \times R_{FBU}} \tag{11}$$

In order to minimize loop stability effects, a capacitor  $C_{SLL}$  in parallel with  $R_{FBL}$  is required. The ratio of  $C_{SLU}/C_{SLL}$  should be chosen to match the ratio of  $R_{FBL}/R_{FBU}$ . Choose  $C_{SLL}$  according to Equation 12.

$$C_{SLL} = C_{SLU} \times \frac{R_{FBU}}{R_{FBL}}$$
(12)

All slew rate control methods should be verified on the bench to ensure that the slew rate requirements are being met when the external VBUS capacitance is between 1  $\mu$ F and 100  $\mu$ F.



## 9.1.6 V<sub>BUS</sub> Slew Control using GDNG C<sub>SLEW</sub>

Care should be taken to control the slew rate of Q1 using  $C_{SLEW}$ ; particularly in applications where  $C_{OUT} >> C_{SLEW}$ . The slew rate observed on  $V_{BUS}$  when charging a purely capacitive load is the same as the slew rate of  $V_{GDNG}$  and is dominated by the ratio  $I_{GDNGON}$  / $C_{SLEW}$ .  $R_{SLEW}$  helps block  $C_{SLEW}$  from the GDNG pin enabling a faster transient response to OCP.



Copyright © 2016, Texas Instruments Incorporated

Figure 48. Slew-Rate Control Using GDNG

There may be fault conditions where the voltage on  $V_{BUS}$  triggers an OVP condition and then remains at a high voltage even after the TPS25741 configures the voltage source to output 5 V via CTL1 and CTL2. When this OVP occurs, the TPS25741 opens Q1 within  $t_{FOVP}+t_{FOVPDG}$ . The TPS25741 then issues a hard reset, discharges the power-path via the  $R_{DSCG}$ , and waits for 795 ms before enabling Q1 again. Due to the fault condition the voltage again triggers an OVP event when the voltage on  $V_{BUS}$  exceeds  $V_{FOVP}$ . This retry process would continue as long as the fault condition persists, periodically pulsing up to  $V_{FOVP}+V_{SrcSlewPos} \times (t_{FOVP}+t_{FOVPDG})$  onto the  $V_{BUS}$  of the Type-C receptacle. It is recommended to use a slew rate less than the maximum of  $V_{SrcSlewPos}$  (30 mV/µs), refer to  $V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+V_{FISS}+$ 



## 9.1.7 Tuning OCP Using R<sub>F</sub> and C<sub>F</sub>

In applications where there are load transients or moderate ripple on  $C_{OUT}$ , the OCP performance of TPS25741 or TPS25741A may be impacted. Adding the  $R_F/C_F$  filter network as shown in Figure 49 helps mitigate the impact of the ripple and load transients on OCP performance.



Copyright © 2016, Texas Instruments Incorporated

Figure 49. ISNS Filtering Example

R<sub>F</sub>/C<sub>F</sub> can be tailored to the amount of ripple on C<sub>OUT</sub> as shown in Table 8.

Table 8. Ripple on Cout

| FREQUENCY x RIPPLE (kHz x V)      | SUGGESTED FILTER TIME CONSTANT (µs)                                  |
|-----------------------------------|----------------------------------------------------------------------|
| < 5 (Ex: 50 mV ripple at 100 kHz) | None                                                                 |
| 5 to 15                           | 2.2 $\mu$ s (R <sub>F</sub> = 10 $\Omega$ , C <sub>F</sub> = 220 nF) |
| 15 to 35                          | 4.7 $\mu$ s (R <sub>F</sub> = 10 $\Omega$ , C <sub>F</sub> = 470 nF) |
| 35 to 105                         | 10 μs ( $R_F = 10 \Omega$ , $C_F = 1 \mu F$ )                        |



## 9.2 Typical Applications

### 9.2.1 A/C Multiplexing Power Source

In this design example, two system power supply voltages are available with a limited power budget. The TPS25741 can act as a power multiplexer and switch between the two sources when requested. GDNG and G5V manage the 5-V path and GDPG manages the 12-V path. CTL2 and  $\overline{\text{UFP}}$  can be used as optional power supply ON/OFF for applications where additional power saving is required and the LDO can be used to keep the TPS25741 powered when the 5-V power supply is off. The following example is based on TPS25741 Power Multiplexing Introduction and Design Considerations and TPS25741EVM-802 (refer to  $F=2\times2\times6$ 0  $F=2\times2\times6$ 0.)



Figure 50. 12-V, 5-V Power Multiplexer Schematic

#### 9.2.1.1 Design Requirements

**Table 9. Design Parameters** 

| DESIGN PARAMETER                  | VALUE      |
|-----------------------------------|------------|
| Advertised Power Limit            | 18 W, 36 W |
| Advertised Voltages               | 5 V, 12 V  |
| Advertised Current Limit          | 3 A        |
| Over Current Protection Set point | 4.2 A      |



#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Power Pin Bypass Capacitors

- $C_{VPWR}$ : 0.1  $\mu$ F, 50 V, ±10%, X7R ceramic at pin 25 (VPWR). If VPWR is tied to a lower voltage source, then the voltage rating of the capacitor can be reduced.
- C<sub>VDD</sub>: 0.1 μF, 10 V, X7R ceramic at pin 22 (VDD). If VDD is not used in the application, then tie VDD to GND.
   VDD and VCONN may be connected to the same 5-V supply.
- C<sub>VCONN</sub>: 10 μF, 10 V, X7R ceramic at pin 3 (VCONN). If VCONN is not used in the application, then tie VCONN to GND. VCONN and VDD may be connected to the same 5-V supply.
- C<sub>DVDD</sub>: 0.22 μF, 10 V, ±10%, X5R ceramic at pin 18 (DVDD)
- C<sub>VIO</sub>: Connect pin 17 (VIO) to DVDD (pin 18)
- $C_{VAUX}$ : 0.1  $\mu$ F, 10 V, ±10%, X7R ceramic at pin 21 (VAUX)
- C<sub>VTX</sub>: 0.1 μF, 10 V, ±10%, X7R ceramic at pin 1 (VTX)

### 9.2.1.2.2 Non-Configurable Components

- $R_{SEL}$ : When the application requires advertisement using  $R_{SEL}$ , use a 100 k $\Omega$ , ±1% resistor.
- R<sub>PCTRL</sub>: If PCTRL will be pulled low with an external device then it can be connected to VAUX using a 220 kΩ, ±5% resistor. If PCTRL is always high, then it can be directly connected to VAUX.
- R<sub>SLEW</sub>: Use a 1 kΩ, ±1% resistor
- R<sub>G</sub>: Use a 10 Ω, ±1% resistor
- R<sub>IJEP</sub>: Use a 220 kΩ, ±5% resistor
- R<sub>GD1</sub>: Use a 1 MΩ, ±1% resistor

#### 9.2.1.2.3 Configurable Components

- C<sub>RX</sub>: Choose C<sub>RX</sub> between 200 pF and 600 pF. A 470 pF, 50 V, ±5% COG/NPO ceramic is recommended for both CC1 and CC2 pins.
- Q<sub>1A</sub>/Q<sub>1B</sub>: For a 3-A application, an N-Channel MOSFET with R<sub>DS(on)</sub> in the 10 mΩ range is sufficient. BV<sub>DSS</sub> should be rated for 30 V for applications delivering 20 V, and 25 V for 12 V applications. For this application, the TI CSD17579Q3A (SLPS527) NexFET™ is suitable.
- D<sub>Q1B</sub>: During the dead time between Q1B open and Q2 closed, 5V current is sourced onto VBUS through the body diode of Q1B with a small voltage drop. To reduce the voltage drop, an external Schottky can be added in parallel with Q1B.
- $Q_{2A}/Q_{2B}$ : For a 3-A application, an P-Channel MOSFET with  $R_{DS(on)}$  in the 10 m $\Omega$  range is sufficient. BV<sub>DSS</sub> should be rated for 30 V for applications delivering 20 V and 20 V for 12 V applications. For this application, the TI CSD25404Q3 (SLPS570) NexFET<sup>TM</sup> is suitable.
- R<sub>S</sub>: TPS25741 or TPS25741A OCP set point thresholds are targeted towards a 5 mΩ, ±1% sense resistor.
   Power dissipation for R<sub>S</sub> at 3 A load is approximately 45 mW.
- $R_{DSCG}$ : The minimum value of  $R_{DSCG}$  is chosen based on the application  $V_{BUS}(max)$  and  $I_{DSCGT}$ . For  $V_{BUS}(max) = 12$  V and  $I_{DSCGT} = 350$  mA,  $R_{DSCG}(min) = 34.3$   $\Omega$ . The size of the external resistor can then be chosen based on the capacitive load that needs to be discharged and the maximum allowed discharge time of 265 ms. Typically, a 120  $\Omega$ , 0.5 W resistor provides suitable performance.
- R<sub>F</sub>/C<sub>F</sub>: Provide filtering of both ripple and transients. For this example, RF is a 24 Ω, 5% resistor and CF is a 0.33 μF, ceramic capacitor.
- C<sub>PDIN</sub>: The requirement for C<sub>PDIN</sub> is 10 μF maximum. A 6.8 μF, 25 V, ±10% X5R or X7R ceramic capacitor is suitable for most applications.
- D<sub>VBUS</sub>: D<sub>VBUS</sub> provides reverse transient protection during large transient conditions when inductive loads are
  present. A Schottky diode with a V<sub>RRM</sub> rating of 30 V in a SMA package such as the B340A-13-F provides
  suitable reverse voltage clamping performance.
- $C_{SLEW}$ : To achieve a slew rate from zero to 5 V of less than 30 mV/ $\mu$ s using the typical GDNG current of 20  $\mu$ A then  $C_{SLEW}$  (nF) > 20  $\mu$ A/30 mV/ $\mu$ s = 0.67 nF be used. Choosing  $C_{SLEW}$  = 10 nF yields a ramp rate of 2 mV/ $\mu$ s.
- R<sub>FBL1</sub>/R<sub>FBL2</sub>: Not used
- C<sub>SLU</sub>/C<sub>SLL</sub>: Not used
- R<sub>PPU</sub>: R<sub>PPU</sub> is the Q2 gate drive pullup resistor. The TPS25741 applies a sink current of 40 μA typical to turn



- on Q2 and R<sub>PPU</sub> should be large enough to fully enhance Q2 but not too large as it also discharges C<sub>SIP</sub> during turn off. The CSD25404Q3 lists an acceptable  $R_{DS(on)}$  with  $V_{GS} = -4.5V$  and  $I_D = -10A$ . Using  $I_{GMV(min)} = -10A$ 34 μÅ and  $V_{GS}$  = -4.5V yields R <sub>PPU</sub> = 132kΩ. Use a standard 1% resistor = 133kΩ resistor for R<sub>PPU</sub>.
- C<sub>SLP</sub>: C<sub>SLP</sub> provides slew rate and inrush current limiting from the 12 V supply during VBUS transition from 5 V to 12 V. While the sink is attached, there could be as much as 110 µF on VBUS. The slew time must be > 233 µs and the inrush current must be < 3.85 A (V<sub>ITRIP</sub>(min)/RS). For this design, target an inrush current of 2 A during 5 V to 12 V slew. The charge rate across  $C_{SLP}$  will be the same as for the 110  $\mu F$  load capacitor such that I<sub>LOAD</sub>/C<sub>LOAD</sub> = I<sub>CSLP</sub>/C<sub>SLP</sub>. Using the CSD25404Q3 Gate Charge curve, a plateau threshold voltage of  $V_{PTH} \sim 1.8 \text{ V}$  can be used to calculate  $C_{SLP}$  with the equations below.

$$C_{SLP} = C_{LOAD} \times \frac{I_{CSLP}}{I_{LOAD}} = C_{LOAD} \times \frac{I_{GDPG} - \frac{V_{PTH}}{R_{PPU}}}{I_{LOAD}}$$

$$C_{SLP} = 110 \text{ µF. } I_{CPDG} = 40 \text{ µA. } V_{CPU} = 1.8V. \text{ } R_{PPU} = 133 \text{ kg. } I_{CAP} = 2.4$$

$$(13)$$

$$C_{LOAD} = 110 \ \mu F, I_{GDPG} = 40 \ \mu A, V_{PTH} = 1.8 \ V, R_{PPU} = 133 \ k\Omega, I_{LOAD} = 2 \ A$$
 (14)

$$C_{SLP} = 110 \mu F \times \frac{40 \mu A - \frac{1.8 V}{133 k \Omega}}{2A} = 1.46 nF$$
(15)

Choose  $C_{SLP} = 1.5 \text{ nF}$ 

Slew time = 
$$C_{SLP} \times \frac{12V - 5V}{I_{GDPG} - \frac{V_{PTH}}{R_{PPU}}} = 1.5 \text{nF} \times \frac{7V}{40\mu\text{A} - \frac{1.8V}{133\text{k}\Omega}} = 397\mu\text{s}$$
 (16)

- CPPU: CPPU contributes a small Q2 turn on delay just prior to the 5 V to 12 V transition, but the primary function is to inhibit Q2 output turn on during ramp up of the 12 V power supply. When the 12 V power supply is OFF C<sub>SLP</sub> will be discharged. As the 12 V power supply ramps up, the common sources of Q2 will rise and  $C_{\text{SLP}}$  will be charged through  $R_{\text{PPU}}$ .  $C_{\text{PPU}}$  is required to prevent Q2  $V_{\text{GS}}$  from exceeding the turn on threshold and prematurely charging VBUS for the case where the 12V bus ramps up quickly.  $C_{\text{PPU}}$  and  $C_{\text{SLP}}$  form a capacitive divider network with  $V_{GS(th)} \approx 12 \text{ V x } C_{SLP} / (C_{SLP} + C_{PPU})$ . Choose  $C_{PPU} \approx (12 \text{ V/V}_{GS(th)} - 1) \text{ x } C_{SLP}$ . For this example,  $V_{GS(th)} = 0.9 \text{ V}$  and  $C_{PPU} = 18 \text{ nF}$ . If the 12 V power supply is enabled while the 5 V supply is on then C<sub>PPU</sub> can be smaller set by the voltage difference between the 12 V and 5 V supply. Always validate the final design on the test bench.
- For faster fault turn off, Q3 can be connected as shown in Figure 51 and triggered using the GDNG pin. Q3 must have a ±20V V<sub>GS</sub>(max) rating for 20 V muxing applications.



Copyright © 2016, Texas Instruments Incorporated

Figure 51. Fast Turnoff Circuit

Power Supply ON/OFF Considerations: For applications that can disable one or both of the power supplies, additional considerations apply. Refer to the TPS25741EVM-802 User Guide (refer to ドキュメントのサポー (a). for more information.



#### 9.2.1.3 Application Curves









#### 9.2.2 D/C Power Source

In this design example the  $P_{SEL}$  is configured such that  $P_{SEL}$  = 65 W (see Table 10). Voltages offered are 5 V, 9 V, and 15 V at a maximum of 3 A. The overcurrent protection (OCP) trip point is set just above 3 A and VDD on the TPS25741A is grounded.



Figure 64. DC Power Source

### 9.2.2.1 Design Requirements

**Table 10. Design Parameters** 

| DESIGN PARAMETER                  | VALUE          |
|-----------------------------------|----------------|
| Advertised Power Limit            | 65 W           |
| Advertised Voltages               | 5 V, 9 V, 15 V |
| Advertised Current Limit          | 3 A            |
| Over Current Protection Set point | 4.2 A          |

#### 9.2.2.2 Detailed Design Procedure

#### 9.2.2.2.1 Power Pin Bypass Capacitors

- C<sub>VPWR</sub>: 0.1 μF, 50 V, ±10%, X7R ceramic at pin 25 (VPWR)
- $C_{VDD}$ : 0.1  $\mu$ F, 50 V, X7R ceramic at pin 22 (VDD). If VDD is not used in the application, then tie VDD to GND. VDD and VCONN may be connected to the same 5-V supply.
- $C_{VCONN}$ : 10  $\mu$ F, 10 V, X7R ceramic at pin 3 (VCONN). If VCONN is not used in the application, then tie VCONN to GND. VCONN and VDD may be connected to the same 5-V supply.
- C<sub>DVDD</sub>: 0.22 μF, 10 V, ±10%, X5R ceramic at pin 18 (DVDD)
- C<sub>VIO</sub>: Connect pin 17 (VIO) to DVDD (pin 18)
- C<sub>VAUX</sub>: 0.1 μF, 50 V, ±10%, X7R ceramic at pin 21 (VAUX)
- C<sub>VTX</sub>: 0.1 μF, 50 V, ±10%, X7R ceramic at pin 1 (VTX)

### 9.2.2.2.2 Non-Configurable Components

- R<sub>SEL</sub>: When the application requires advertisement using R<sub>SEL</sub>, use a 100 kΩ, ±1% resistor.
- R<sub>PCTRL</sub>: If PCTRL will be pulled low with an external device then it can be connected to VAUX using a 220 kΩ, ±5% resistor. If PCTRL will always be high then it can be directly connected to VAUX.
- R<sub>SLFW</sub>: Use a 1 kΩ, ±1% resistor
- R<sub>G</sub>: Use a 10 Ω, ±1% resistor



#### 9.2.2.2.3 Configurable Components

- C<sub>RX</sub>: Choose C<sub>RX</sub> between 200 pF and 600 pF. A 470 pF, 50 V, ±5% COG/NPO ceramic is recommended for both CC1 and CC2 pins.
- Q<sub>1</sub>: For a 3 A application, an N-Channel MOSFET with R<sub>DS(on)</sub> in the 10 mΩ range is sufficient. BV<sub>DSS</sub> should be rated for 30 V for applications delivering 20 V, and 25 V for 12 V applications. For this application, the TI CSD17579Q3A (SLPS527) NexFET™ is suitable.
- R<sub>S</sub>: TPS25741 or TPS25741A OCP set point thresholds are targeted towards a 5 mΩ, ±1% sense resistor.
   Power dissipation for R<sub>S</sub> at 3 A load is approximately 45 mW.
- $R_{DSCG}$ : The minimum value of  $R_{DSCG}$  is chosen based on the application  $V_{BUS}(max)$  and  $I_{DSCGT}$ . For  $V_{BUS}(max) = 12$  V and  $I_{(DSCGT)} = 350$  mA,  $R_{DSCG}(min) = 34.3$   $\Omega$ . The size of the external resistor can then be chosen based on the capacitive load that needs to be discharged and the maximum allowed discharge time of 90 ms. Typically, a 120  $\Omega$ , 0.5 W resistor provides suitable performance.
- R<sub>F</sub>/C<sub>F</sub>: Not used
- C<sub>PDIN</sub>: The requirement for C<sub>PDIN</sub> is 10 μF maximum. A 6.8 μF, 25 V, ±10% X5R or X7R ceramic capacitor is suitable for most applications.
- D<sub>VBUS</sub>: D<sub>VBUS</sub> provides reverse transient protection during large transient conditions when inductive loads are
  present. A Schottky diode with a V<sub>RRM</sub> rating of 30 V in a SMA package such as the B340A-13-F provides
  suitable reverse voltage clamping performance.
- $C_{SLEW}$ : To achieve a slew rate from zero to 5 V of less than 30 mV/ $\mu$ s using the typical GDNG current of 20  $\mu$ A then  $C_{SLEW}$  (nF) > 20  $\mu$ A/30 mV/ $\mu$ s = 0.67 nF be used. Choosing  $C_{SLEW}$  = 10 nF yields a ramp rate of 2 mV/ $\mu$ s.
- $R_{FBL1}/R_{FBL2}$ : In this design example,  $R_{FBU}$  = 49.9 k $\Omega$  and  $R_{FBL}$  = 9.53 k $\Omega$ . The feedback error amplifier  $V_{REF}$  = 0.8 V. Using the equations for  $R_{FBL2}$  (Equation 4 and Equation 5) provide a calculated value of 9.9 k $\Omega$  and a selected value of 9.76 k $\Omega$ . In similar fashion for  $R_{FBL1}$ , a calculated value of 6.74 k $\Omega$  and a selected value of 6.65 k $\Omega$  is provided.
- $C_{SLU}/C_{SLL}$ : The value of  $C_{SLU}$  is calculated based on the desired 95% slew rate of 3 ms.  $C_{SLU}$  = 3 ms/(3 x 49.9 k $\Omega$ ) = 20 nF. Choose a 22-nF capacitor for  $C_{SLU}$ . Next,  $C_{SLL}$  is calculated as  $C_{SLU}$  x ( $R_{FBU}/R_{FBL}$ ) = 22 nF x (49.9 k $\Omega$ /9.53 k $\Omega$ ) = 115 nF. Choose a 100-nF capacitor for  $C_{SLL}$ .



#### 9.2.2.3 Application Curves





### 9.3 System Examples

## 9.3.1 A/C Power Source (Wall Adapter)

In this system design example, the PSEL is configured such that  $P_{SEL}$  = 36 W, and only 5 V and 12 V are offered at a maximum of 3 A. The over-current protection (OCP) trip point is set just above 3 A. VDD on the TPS25741 is grounded, if there is a suitable power supply available in the system the TPS25741 operates more efficiently if it is connected to VDD since  $V_{VPWR} > V_{VDD}$ .



Figure 71. Adapter Provider Concept



### System Examples (continued)

### 9.3.2 Dual-Port Power Managed A/C Power Source (Wall Adapter)

In this system design example, the PSEL is configured such that P<sub>SEL</sub> = 36 W, and only 5 V and 12 V are offered at a maximum of 3 A. The over-current protection (OCP) trip point is set just above 3 A.

The UFP pin from one TPS25741 is attached to the PCTRL pin on the other TPS25741. When one port is not active (no UFP attached through the receptacle) its UFP pin is left high-z so the PCTRL pin on the other port is pulled high. This allows the adaptor to provide up to the full 36 W on a single port if a single UFP is attached. If two UFP's are attached (one to each port) then each port only offers current that would reach a maximum of 18 W. So each port is allocated half of the overall power when each port has a UFP attached.



Figure 72. Dual-Port Adapter Provider Concept



# 10 Power Supply Recommendations

#### 10.1 VDD

The recommended VDD supply voltage range is 3 V to 5.5 V. The device requires approximately 2 mA ( $I_{SUPP}$ ) typical in normal operating mode and below 10  $\mu$ A in sleep mode. If the VDD supply is not used, then it may be connected to AGND/GND.

## **10.2 VCONN**

The recommended VCONN supply voltage range is 4.65 V to 5.5 V. If the VCONN supply is not used, then it may be connected to AGND/GND.

#### 10.3 VPWR

The recommended VPWR supply voltage range is 0 V to 25 V. The device requires approximately 2 mA ( $I_{SUPP}$ ) typical in normal operating mode and below 10  $\mu$ A in sleep mode.



# 11 Layout

### 11.1 Layout Guidelines

### 11.1.1 Port Current Kelvin Sensing

Figure 73 provides a routing example for accurate current sensing for the overcurrent protection feature. The sense amplifier measurement occurs between the ISNS and VBUS pins of the device. Improper connection of these pins can result in poor OCP performance.



Figure 73. Kelvin Sense Layout Example

### 11.1.2 Power Pin Bypass Capacitors

- C<sub>VPWR</sub>: Place close to pin 25 (VPWR) and connect with low inductance traces and vias according to Figure 74.
- C<sub>VDD</sub>: Place close to pin 22 (VDD) and connect with low inductance traces and vias according to Figure 74.
- C<sub>VCONN</sub>: Place close to pin 3 (VDD) and connect with low inductance traces and vias according to Figure 74.
- C<sub>DVDD</sub>: Place close to pin 18 (DVDD) and connect with low inductance traces and vias according to Figure 74.
- C<sub>VIO</sub>: Place close to pin 17 (VDD) and connect with low inductance traces and vias according to Figure 74.
- C<sub>VAUX</sub>: Place close to pin 21 (VAUX) and connect with low inductance traces and vias according to Figure 74.
- C<sub>VTX</sub>: Place close to pin 1 (VTX) and connect with low inductance traces and vias according to Figure 74.

#### 11.1.3 Supporting Components

- C<sub>RX</sub>: Place C<sub>RX1</sub> and C<sub>RX2</sub> in line with the CC1 and CC2 traces as shown in Figure 26. These should be
  placed within one inch from the Type C connector. Minimize stubs and tees from on the trace routes.
- Q<sub>1</sub>: Place Q<sub>1</sub> in a manner such that power flows uninterrupted from Q<sub>1</sub> drain to the Type C connector VBUS connections. Provide adequate copper plane from Q<sub>1</sub> drain and source to the interconnecting circuits.
- R<sub>S</sub>: Place R<sub>S</sub> as shown in Figure 74 to facilitate uninterrupted power flow to the Type C connector. Orient R<sub>S</sub> for optimal Kelvin sense connection/routing back to the TPS25741 or TPS25741A. In high current applications



### **Layout Guidelines (continued)**

where the power dissipation is over 250 mW, provide an adequate copper feed to the pads of R<sub>S</sub>.

- R<sub>G</sub>: Place R<sub>G</sub> near Q<sub>1</sub> as shown in Figure 74. Minimize stray leakage paths as the GDNG sourcing current could be affected.
- R<sub>SLEW</sub>/C<sub>SLEW</sub>: Place R<sub>SLEW</sub> and C<sub>SLEW</sub> near RG as shown in Figure 74.
- R<sub>DSCG</sub>: Place on top of the VBUS copper route and connect to the DSCG pin with a 15 mil trace.
- R<sub>F</sub>/C<sub>F</sub>: When required, place R<sub>F</sub> and C<sub>F</sub> as shown in Figure 74 to facilitate the Kelvin sense connection back to the device.
- C<sub>VBUS</sub>/D<sub>VBUS</sub>: Place C<sub>VBUS</sub> and D<sub>VBUS</sub> within one inch of the Type C connector and connect them to VBUS and GND using adequate copper shapes.
- R<sub>SEL</sub>/R<sub>PCTRL</sub>: Place R<sub>SEL</sub> and R<sub>PCTRL</sub> near the device.

## 11.2 Layout Example

The basic component placement and layout is provided in Figure 74. This layout represents the circuit shown in Figure 41. The layout for other power configurations will vary slightly from that shown below.



Figure 74. Layout Example



# 12 デバイスおよびドキュメントのサポート

#### 12.1 ドキュメントのサポート

USB Power DeliveryおよびUSB Type-Cの仕様は、http://www.usb.org/homeで入手できます。

『TPS25741EVM-802およびTPS25741AEVM-802 EVM デスクトップ用ユーザー・ガイド』

『TPS25741/TPS25741A Design Calculatorツール』

『TPS25741電力多重化の概要と設計上の考慮事項』

#### 12.2 関連リンク

次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

#### 表 11. 関連リンク

| 製品        | プロダクト・フォルダ | サンプルとご購入 | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |  |
|-----------|------------|----------|---------|------------|-------------|--|
| TPS25741  | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |  |
| TPS25741A | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |  |

### 12.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 12.4 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。

設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。

#### 12.5 商標

E2E is a trademark of Texas Instruments.

USB Type-C is a trademark of USB Implementers Forum.

All other trademarks are the property of their respective owners.

### 12.6 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS25741ARSMR    | NRND   | VQFN         | RSM                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>25741A           |         |
| TPS25741ARSMT    | NRND   | VQFN         | RSM                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>25741A           |         |
| TPS25741RSMR     | NRND   | VQFN         | RSM                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | PTPS BX<br>25741        |         |
| TPS25741RSMT     | NRND   | VQFN         | RSM                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | PTPS BX<br>25741        |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS25741ARSMR | VQFN            | RSM                | 32 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS25741ARSMT | VQFN            | RSM                | 32 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS25741RSMR  | VQFN            | RSM                | 32 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS25741RSMT  | VQFN            | RSM                | 32 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2023



### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS25741ARSMR                           | VQFN         | RSM             | 32   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS25741ARSMT                           | VQFN         | RSM             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS25741RSMR                            | VQFN         | RSM             | 32   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS25741RSMT                            | VQFN         | RSM             | 32   | 250  | 210.0       | 185.0      | 35.0        |

4 x 4, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated