**TPS25946** 











JAJSLP7B - MAY 2021 - REVISED APRIL 2022

# TPS25946xx 双方向電流サポート付き 2.7V~23V、5.5A、28mΩ eFuse

# 1 特長

- 広い動作時入力電圧範囲:2.7V~23V
  - 絶対最大定格:28V
- 低いオン抵抗を持つバック・ツー・バック FET を内蔵: R<sub>ON</sub> = 28.3mΩ (標準値)
  - オン状態での双方向電流フロー
  - オフ状態での逆電流ブロック
- 高速過電圧保護
  - 調整可能な過電圧誤動作防止 (OVLO) (1.2μs (標準値)の応答時間)
- 負荷電流監視出力 (ILM) による順方向の過電流保護
  - アクティブな電流制限応答
  - 調整可能なスレッショルド (I<sub>LIM</sub>): 0.5A~6A
    - 精度:±10% (I<sub>LIM</sub> > 1A)
  - 可変の過渡ブランキング・タイマ (ITIMER)、最大2 × I<sub>LIM</sub> のピーク電流を許容
  - 出力負荷電流監視精度:±6% (I<sub>OUT</sub> ≥ 1A)
- OUT ピンの短絡保護の高速トリップ応答
  - 応答時間 500ns (標準値)
  - 可変 (2 × I<sub>LIM</sub>) および固定のスレッショルド
- アクティブ HIGH のイネーブル入力、低電圧誤動作防 止 (UVLO) スレッショルドを設定可能
- 可変の出力スルー・レート (dVdt) 制御
- 過熱保護
- デジタル表示オプション:
  - 可変スレッショルド (PGTH) 付きのパワー・グッド表 示 (PG) または
  - サプライ・グッド (SPLYGD) およびフォルト (FLT) の表示
- UL 2367 認定
  - ファイル番号 E339631
  - R<sub>II IM</sub> ≥ 549Ω
- IEC 62368-1 CB 認証
- 小型サイズ: QFN 2mm × 2mm (0.45mm ピッチ)

# 2 アプリケーション

- USB On-The-Go (OTG)
- スマートフォン
- タブレット
- デジタル・カメラ
- POS 端末
- ワイヤレス・チャージャ

# 3 概要

TPS25946xx ファミリの eFuse は、小さなパッケージに搭 載され、高度に統合された回路保護および電源管理ソリュ ーションです。このデバイスは、非常に少ない数の外付け 部品で複数の保護モードを提供し、過負荷、短絡、電圧 サージ、および過剰な突入電流に対して堅牢な保護を行 います。このデバイスにはバック・ツー・バック FET が内蔵 されており、オン状態での双方向電流フローを実現しなが ら、オフ状態での双方向電流フローをブロックできるため、 USB OTG (On-the-Go) アプリケーションに適していま

出力のスルー・レートと突入電流は、単一の外付けコンデ ンサを使用して調整できます。入力が過電圧スレッショル ド (調整可能)を上回った場合は、出力を遮断することによ り負荷を入力過電圧状態から保護します。このデバイス は、電流をアクティブに制限することで、出力過負荷に対 応します。出力電流制限スレッショルドおよび過渡過電流 ブランキング・タイマは、ユーザーが調整可能です。 電流 制限制御ピンは、アナログ負荷電流モニタとしても機能し ます。

これらのデバイスは、2mm × 2mm、10 ピンの HotRod QFN パッケージで供給され、放熱性能の向上とシステム のフットプリントの削減に役立ちます。

これらのデバイスは、-40°C~+125°Cの接合部温度範囲 で動作が規定されています。

### 製品情報

|               | -4 119 194           |            |
|---------------|----------------------|------------|
| 部品番号          | パッケージ <sup>(1)</sup> | 本体サイズ (公称) |
| TPS25946xxRPW | QFN (10)             | 2mm × 2mm  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



概略回路図



# **Table of Contents**

| 1 特長                                 | 1 | 8.4 Device Functional Modes                         | 28         |
|--------------------------------------|---|-----------------------------------------------------|------------|
| 2 アプリケーション                           |   | 9 Application and Implementation                    | <b>2</b> 9 |
| 3 概要                                 |   | 9.1 Application Information                         | 29         |
| 4 Revision History                   |   | 9.2 Typical Application                             | 29         |
| 5 Device Comparison Table            |   | 10 Power Supply Recommendations                     | 35         |
| 6 Pin Configuration and Functions    |   | 10.1 Transient Protection                           | 35         |
| 7 Specifications                     |   | 10.2 Output Short-Circuit Measurements              | 36         |
| 7.1 Absolute Maximum Ratings         |   | 11 Layout                                           | 37         |
| 7.2 ESD Ratings                      |   | 11.1 Layout Guidelines                              | 37         |
| 7.3 Recommended Operating Conditions |   | 11.2 Layout Example                                 | 38         |
| 7.4 Thermal Information              |   | 12 Device and Documentation Support                 | 39         |
| 7.5 Electrical Characteristics       |   | 12.1 Documentation Support                          | 39         |
| 7.6 Timing Requirements              |   | 12.2 Receiving Notification of Documentation Update | s39        |
| 7.7 Switching Characteristics        |   | <b>12.3</b> サポート・リソース                               | 39         |
| 7.8 Typical Characteristics          |   | 12.4 Trademarks                                     | 39         |
| 8 Detailed Description               |   | 12.5 Electrostatic Discharge Caution                | 39         |
| 8.1 Overview                         |   | 12.6 Glossary                                       | 39         |
| 8.2 Functional Block Diagram         |   | 13 Mechanical, Packaging, and Orderable             |            |
| 8.3 Feature Description              |   | Information                                         | 40         |
| ı                                    |   |                                                     |            |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (August 2021) to Revision B (April 2022) | Page |
|------------------------------------------------------------------|------|
| UIL/IEC 認証ステータスを更新                                               | 1    |
| Corrected the ESD Ratings to show CDM testing was per JS-002     |      |
| • Updated 表 8-3                                                  | 25   |
| Changes from Revision * (May 2021) to Revision A (August 2021)   | Page |
| ドキュメントに TPS259461 デバイスのバリエーションを追加                                | 1    |
| • Updated 式 9 and 式 12                                           |      |
| •                                                                |      |



# **5 Device Comparison Table**

| Part Number   | Overvoltage<br>Response | Overcurrent<br>Response | PG<br>Output      | Adjustable PG Threshold | SPLYGD<br>Output | FLT Output | Response To Fault |            |
|---------------|-------------------------|-------------------------|-------------------|-------------------------|------------------|------------|-------------------|------------|
| TPS259460ARPW | Adjustable<br>OVLO      |                         | V                 | V                       | Ν                | N          | Auto-Retry        |            |
| TPS259460LRPW |                         | 259461ARPW OVLO Limit   | le Active Current | '                       | ī                | IN         | IN                | Latch-Off  |
| TPS259461ARPW |                         |                         | Limit             | N                       | N                | V          | Y                 | Auto-Retry |
| TPS259461LRPW |                         |                         |                   |                         | IN IN            | ſ          |                   | Latch-Off  |



# **6 Pin Configuration and Functions**



図 6-1. TPS25946xx RPW Package 10-Pin QFN Top View

表 6-1. Pin Functions

| PIN     |                               | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                     |
|---------|-------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NAME NO.                      |                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                     |
| EN/UVLO | 1                             | Analog<br>Input  | Active High Enable for the device. A resistor divider on this pin from input supply to GND can be used to adjust the Undervoltage Lockout threshold. <i>Do not leave floating</i> . Refer to セクション 8.3.1 for details.                                                                                                                                           |
| OVLO    | 2                             | Analog<br>Input  | A Resistor Divider on this pin from supply to GND can be used to adjust the Overvoltage Lockout threshold. This pin can also be used as an Active Low Enable for the device. Do not leave floating. Refer to セクション 8.3.2 for details.                                                                                                                           |
| PG      | 3                             | Digital          | TPS259460x: Power Good indication. This pin is an Open Drain signal which is asserted High when the internal power path is fully turned ON and PGTH input exceeds a certain threshold. Refer to セクション 8.3.8 for more details.                                                                                                                                   |
| SPLYGD  |                               | Output           | TPS259461x: Input Supply Good indication. This pin is an Open Drain signal which is asserted High when the input supply is valid and device has completed inrush sequence. Refer to セクション 8.3.9 for more details.                                                                                                                                               |
| PGTH    | 4 Analog Input Digital Output |                  | TPS259460x: Power Good Threshold. Refer to セクション 8.3.8 for more details.                                                                                                                                                                                                                                                                                        |
| FLT     |                               |                  | TPS259461x: Active low Fault event indicator. This pin is an Open Drain signal which will be pulled low when a fault is detected. Refer to セクション 8.3.7 for more details.                                                                                                                                                                                        |
| IN      | 5                             | Power            | Power input/output                                                                                                                                                                                                                                                                                                                                              |
| OUT     | 6                             | Power            | Power input/output                                                                                                                                                                                                                                                                                                                                              |
| DVDT    | 7                             | Analog<br>Output | A capacitor from this pin to GND sets the output turn on slew rate. Leave this pin floating for the fastest turn on slew rate. Refer to セクション 8.3.3.1 for details.                                                                                                                                                                                              |
| GND     | 8                             | Ground           | This pin is the ground reference for all internal circuits and must be connected to system GND.                                                                                                                                                                                                                                                                 |
| ILM     | 9                             | Analog<br>Output | This pin is a dual function pin used to limit and monitor the output current. An external resistor from this pin to GND sets the output current limit threshold during start-up as well as steady state. The pin voltage can also be used as analog output load current monitor signal. <i>Do not leave floating</i> . Refer to セクション 8.3.3.2 for more details. |
| ITIMER  | 10                            | Analog<br>Output | A capacitor from this pin to GND sets the overcurrent blanking interval during which the output current can temporarily exceed set current limit (but lower than fast-trip threshold) before the device overcurrent response takes action. Leave this pin open for fastest response to overcurrent events. Refer to セクション 8.3.3.2 for more details.             |

Product Folder Links: *TPS25946* 

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                      | Parameter                                                    | Pin      | MIN MAX                            | UNIT |
|----------------------|--------------------------------------------------------------|----------|------------------------------------|------|
| V <sub>IN</sub>      | Maximum Input Voltage Range, –40°C ≤ T <sub>J</sub> ≤ 125°C  | IN       | -0.3 28                            | S V  |
| V                    | Maximum Output Voltage Range, –40°C ≤ T <sub>J</sub> ≤ 125°C | OUT      | –0.3 min (28, V <sub>IN</sub> + 21 | )    |
| V <sub>OUT</sub>     | Maximum Output Voltage Range, −10°C ≤ T <sub>J</sub> ≤ 125°C |          | –0.3 min (28, V <sub>IN</sub> + 22 | )    |
| V <sub>OUT,PLS</sub> | Minimum Output Voltage Pulse (< 1 μs)                        | OUT      | -0.8                               |      |
| V <sub>EN/UVLO</sub> | Maximum Enable Pin Voltage Range                             | EN/UVLO  | -0.3 6.5                           | 5 V  |
| V <sub>OVLO</sub>    | Maximum OVLO Pin Voltage Range                               | OVLO     | -0.3 6.5                           | 5 V  |
| $V_{dVdT}$           | Maximum dVdT Pin Voltage Range                               | dVdt     | Internally Limited                 | V    |
| V <sub>ITIMER</sub>  | Maximum ITIMER Pin Voltage Range                             | ITIMER   | Internally Limited                 | V    |
| $V_{PG}$             | Maximum PG Pin Voltage Range (TPS259460x)                    | PG       | -0.3 6.5                           | 5 V  |
| V <sub>PGTH</sub>    | Maximum PGTH Pin Voltage Range (TPS259460x)                  | PGTH     | -0.3 6.5                           | 5 V  |
| V <sub>SPLYGD</sub>  | Maximum SPLYGD Pin Voltage Range (TPS259461x)                | SPLYGD   | -0.3 6.5                           | 5 V  |
| $V_{FLTB}$           | Maximum FLT Pin Voltage Range (TPS259461x)                   | FLT      | -0.3 6.5                           | 5 V  |
| V <sub>ILM</sub>     | Maximum ILM Pin Voltage Range                                | ILM      | Internally Limited                 | V    |
| I <sub>MAX</sub>     | Maximum Continuous Switch Current                            | IN - OUT | Internally Limited                 | Α    |
| T <sub>J</sub>       | Junction temperature                                         |          | Internally Limited                 | °C   |
| T <sub>LEAD</sub>    | Maximum Lead Temperature                                     |          | 300                                | °C   |
| T <sub>STG</sub>     | Storage temperature                                          |          | -65 150                            | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 7.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
|                    |                         | Charged device model (CDM), ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | Parameter                                         | Pin      | MIN                   | MAX                            | UNIT |
|----------------------|---------------------------------------------------|----------|-----------------------|--------------------------------|------|
| V <sub>IN</sub>      | Input Voltage Range                               | IN       | 2.7                   | 23                             | V    |
| V <sub>OUT</sub>     | Output Voltage Range                              | OUT      |                       | min (23, V <sub>IN</sub> + 20) | V    |
| V <sub>EN/UVLO</sub> | Enable Pin Voltage Range                          | EN/UVLO  |                       | 5 <sup>(1)</sup>               | V    |
| V <sub>OVLO</sub>    | OVLO Pin Voltage Range                            | OVLO     | 0.5                   | 1.5                            | V    |
| V <sub>dVdT</sub>    | dVdt Capacitor Voltage Rating                     | dVdt     | V <sub>IN</sub> + 5 V |                                | V    |
| $V_{PG}$             | PG Pin Voltage Range (TPS259460x)                 | PG       |                       | 5                              | V    |
| $V_{PGTH}$           | PGTH Pin Voltage Range (TPS259460x)               | PGTH     |                       | 5                              | V    |
| V <sub>SPLYGD</sub>  | SPLYGD Pin Voltage Range (TPS259461x)             | SPLYGD   |                       | 5                              | V    |
| V <sub>FLTB</sub>    | FLT Pin Voltage Range (TPS259461x)                | FLT      |                       | 5                              | V    |
| V <sub>ITIMER</sub>  | ITIMER Pin Capacitor Voltage Rating               | ITIMER   | 4                     |                                | V    |
| R <sub>ILM</sub>     | ILM Pin Resistance                                | ILM      | 549                   | 6650                           | Ω    |
| I <sub>MAX</sub>     | Continuous Switch Current, T <sub>J</sub> ≤ 125°C | IN - OUT |                       | 5.5                            | Α    |
| TJ                   | Junction temperature                              |          | -40                   | 125                            | °C   |

<sup>(1)</sup> For supply voltages below 5V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 5V, it is recommended to use a pull-up resistor with a minimum value of 350 kΩ.

### 7.4 Thermal Information

|                 |                                                          | TPS25946xx          |      |
|-----------------|----------------------------------------------------------|---------------------|------|
|                 | THERMAL METRIC (1)                                       | RPW (QFN)           | UNIT |
|                 |                                                          | 10 PINS             |      |
| В               | Junction-to-ambient thermal resistance                   | 41.7 (2)            | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance                   | 74.5 <sup>(3)</sup> | °C/W |
| $\Psi_{JT}$     | Junction-to-top characterization parameter               | 1                   | °C/W |
|                 | lunation to be and about the investor in the contract of | 20 (2)              | °C/W |
| $\Psi_{JB}$     | Junction-to-board characterization parameter             | 27.6 <sup>(3)</sup> | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> Based on simulations conducted with the device mounted on a custom 4-layer PCB (2s2p) with 8 thermal vias under device

<sup>(3)</sup> Based on simulations conducted with the device mounted on a JEDEC 4-layer PCB (2s2p) with no thermal vias under device



# 7.5 Electrical Characteristics

(Test conditions unless otherwise noted)  $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ ,  $\text{V}_\text{IN}$  = 12 V, OUT = Open,  $\text{V}_\text{EN/UVLO}$  = 2 V,  $\text{V}_\text{OVLO}$  = 0 V,  $\text{R}_\text{ILM}$  = 549  $\Omega$  , dVdT = Open, ITIMER = Open, PGTH/FLT = Open, PG/SPLYGD = Open. All voltages referenced to GND.

| Test<br>Parameter                                               | Description                                                                                                                                                                                                   | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| INPUT SUPP                                                      | LY (IN)                                                                                                                                                                                                       |       |       |       |       |
| V <sub>UVP(R)</sub>                                             | IN Supply UVP Rising threshold                                                                                                                                                                                | 2.44  | 2.53  | 2.64  | V     |
| V <sub>UVP(F)</sub>                                             | IN Supply UVP Falling threshold                                                                                                                                                                               | 2.35  | 2.42  | 2.55  | V     |
|                                                                 | IN Supply Quiescent Current                                                                                                                                                                                   |       | 428   | 610   | μA    |
| I <sub>Q(OFF)</sub>                                             | IN Supply disabled State Current (V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(F)</sub> )                                                                                                               |       | 73    | 130   | μA    |
| I <sub>SD</sub>                                                 | IN Supply Shutdown Current (V <sub>EN</sub> < V <sub>SD(F)</sub> )                                                                                                                                            |       | 4.4   | 28.7  | μΑ    |
| Parameter   Description   MiN   TYP   MAX     INPUT SUPPLY (IN) |                                                                                                                                                                                                               |       |       |       |       |
|                                                                 | Supply UVP Falling threshold         2.35         2.42         2.55         V           Supply Quiescent Current         428         610 $\mu$ A           Supply Guiescent Current (VSD(F) < VEN < VUVLO(F)) | mΩ    |       |       |       |
| R <sub>ON</sub>                                                 | $2.7 \le V_{IN} \le 23 \text{ V}, I_{OUT} = 3 \text{ A}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                                                                                               |       |       | 45    | mΩ    |
| ENABLE/UN                                                       | DERVOLTAGE LOCKOUT (EN/UVLO)                                                                                                                                                                                  |       |       |       |       |
| V <sub>UVLO(R)</sub>                                            | UVLO Rising threshold                                                                                                                                                                                         | 1.183 | 1.20  | 1.223 | V     |
| . , ,                                                           | UVLO Falling threshold                                                                                                                                                                                        | 1.076 | 1.09  | 1.116 | V     |
|                                                                 | EN/UVLO Falling Threshold for lowest shutdown current                                                                                                                                                         | 0.45  | 0.74  |       | V     |
|                                                                 | EN/UVLO leakage current                                                                                                                                                                                       | -0.1  |       | 0.1   | μA    |
| OVERVOLTA                                                       | GE LOCKOUT (OVLO)                                                                                                                                                                                             |       |       |       |       |
| V <sub>OV(R)</sub>                                              | OVLO Rising threshold                                                                                                                                                                                         | 1.183 | 1.20  | 1.223 | V     |
|                                                                 | OVLO Falling threshold                                                                                                                                                                                        | 1.076 | 1.09  | 1.116 | V     |
|                                                                 | OVLO pin leakage current, 0.5 V < V <sub>OVLO</sub> < 1.5 V                                                                                                                                                   | -0.1  |       | 0.1   | μΑ    |
| OVERCURRI                                                       | ENT PROTECTION (OUT)                                                                                                                                                                                          |       |       |       |       |
|                                                                 | Overcurrent Threshold, R <sub>ILM</sub> = 6.65 kΩ                                                                                                                                                             | 0.425 | 0.500 | 0.575 | Α     |
|                                                                 | Overcurrent Threshold, R <sub>ILM</sub> = 3.32 kΩ                                                                                                                                                             | 0.850 | 1.007 | 1.150 | Α     |
| I <sub>LIM</sub>                                                | Overcurrent Threshold, R <sub>ILM</sub> = 1.65 kΩ                                                                                                                                                             | 1.800 | 2.028 | 2.200 | Α     |
|                                                                 | Overcurrent Threshold, R <sub>ILM</sub> = 750 Ω                                                                                                                                                               | 3.960 | 4.452 | 4.840 | Α     |
|                                                                 | Overcurrent Threshold, R <sub>ILM</sub> = 549 Ω                                                                                                                                                               | 5.400 | 6.068 | 6.600 | Α     |
|                                                                 | Circuit Breaker Threshold, ILM Pin Open (Single point                                                                                                                                                         |       | 0.1   |       | Α     |
| <sup>I</sup> FLT                                                | 1                                                                                                                                                                                                             |       | 1.1   | 2.1   | Α     |
| SCGain                                                          | Scalable Fast Trip Threshold (I <sub>SC</sub> ) : I <sub>LIM</sub> Ratio                                                                                                                                      |       | 201   |       | %     |
| FT                                                              | Fixed Fast-trip current threshold                                                                                                                                                                             |       | 22.2  |       | Α     |
| V <sub>FB</sub>                                                 | V <sub>OUT</sub> threshold to exit Current Limit Foldback                                                                                                                                                     |       | 1.9   |       | V     |
| OVERCURRI                                                       | ENT FAULT TIMER (ITIMER)                                                                                                                                                                                      |       |       |       |       |
| V <sub>INT</sub>                                                | ITIMER pin internal pull-up voltage                                                                                                                                                                           | 2.3   | 2.57  | 2.72  | V     |
| R <sub>ITIMER</sub>                                             | ITIMER pin internal pull-up resistance                                                                                                                                                                        |       | 15    |       | kΩ    |
| ITIMER                                                          | ITIMER pin internal discharge current, I <sub>OUT</sub> > I <sub>LIM</sub>                                                                                                                                    | 1.2   | 1.8   | 2.5   | μA    |
| $\Delta V_{\text{ITIMER}}$                                      | ITIMER discharge differential voltage threshold                                                                                                                                                               | 1.286 | 1.51  | 1.741 | V     |
|                                                                 | AD CURRENT MONITOR (ILM)                                                                                                                                                                                      |       |       |       |       |
|                                                                 | Analog Load Current Monitor Gain (I <sub>MON</sub> : I <sub>OUT</sub> ), I <sub>OUT</sub> = 0.5 A to 1 A, I <sub>OUT</sub> < I <sub>LIM</sub>                                                                 | 165   | 182   | 200   | μA/A  |
| G <sub>IMON</sub>                                               | Analog Load Current Monitor Gain (I <sub>MON</sub> : I <sub>OUT</sub> ), I <sub>OUT</sub> = 1 A to 5.5 A, I <sub>OUT</sub> < I <sub>LIM</sub>                                                                 | 165   | 182   | 200   | μA/A  |



# 7.5 Electrical Characteristics (continued)

(Test conditions unless otherwise noted)  $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ ,  $\text{V}_\text{IN} = 12 \text{ V}$ , OUT = Open,  $\text{V}_\text{EN/UVLO} = 2 \text{ V}$ ,  $\text{V}_\text{OVLO} = 0 \text{ V}$ ,  $\text{R}_\text{ILM} = 549 \ \Omega$ , dVdT = Open, ITIMER = Open, PGTH/FLT = Open, PG/SPLYGD = Open. All voltages referenced to GND.

| Test<br>Parameter    | Description                                                                                                                      | MIN               | TYP        | MAX      | UNITS |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------|-------|
| POWER GO             | OD INDICATION (PG) - TPS259460x OR SUPPLY GOOD INDIC                                                                             | CATION (SPLYGD) - | TPS259461x |          |       |
|                      | PG/SPLYGD pin voltage while de-asserted. $V_{IN} < V_{UVP(F)}$ , $V_{EN} < V_{SD(F)}$ , Weak pull-up ( $I_{PG} = 26 \mu A$ )     |                   | 0.67       | 1        | V     |
| $V_{PGD}$            | PG/SPLYGD pin voltage while de-asserted, $V_{IN} < V_{UVP(F)}$ , $V_{EN} < V_{SD(F)}$ , Strong pull-up ( $I_{PG}$ = 242 $\mu$ A) |                   | 0.79       | 1        | V     |
|                      | PG/SPLYGD pin voltage while de-asserted, V <sub>IN</sub> > V <sub>UVP(R)</sub>                                                   |                   | 0          |          | V     |
| I <sub>PGLKG</sub>   | PG/SPLYGD Pin leakage current, PG/SPLYGD asserted                                                                                |                   | 0.9        | 3        | μA    |
| POWERGO              | OD THRESHOLD (PGTH) - TPS259460x                                                                                                 |                   |            | <u> </u> |       |
| V <sub>PGTH(R)</sub> | PGTH Rising threshold                                                                                                            | 1.183             | 1.20       | 1.223    | V     |
| V <sub>PGTH(F)</sub> | PGTH Falling threshold                                                                                                           | 1.076             | 1.09       | 1.116    | V     |
| I <sub>PGTHLKG</sub> | PGTH leakage current                                                                                                             | -0.1              |            | 0.3      | μA    |
| FAULT INDI           | CATION (FLT) - TPS259461x                                                                                                        |                   | ,          |          |       |
| I <sub>FLTLKG</sub>  | FLT pin leakage current                                                                                                          | -1                |            | 1        | μA    |
| R <sub>FLTB</sub>    | FLT pin pull-down resistance                                                                                                     |                   | 12.3       |          | Ω     |
| OVERTEMP             | ERATURE PROTECTION (OTP)                                                                                                         |                   |            |          |       |
| TSD                  | Thermal Shutdown Rising Threshold, T <sub>J</sub> ↑                                                                              |                   | 154        |          | °C    |
| TSD <sub>HYS</sub>   | Thermal Shutdown Hysteresis, T <sub>J</sub> ↓                                                                                    |                   | 10         |          | °C    |
| DVDT                 |                                                                                                                                  |                   |            |          |       |
| I <sub>dVdt</sub>    | dVdt Pin Charging Current                                                                                                        | 0.81              | 2.21       | 3.82     | μA    |

# 7.6 Timing Requirements

|                   | PARAMETER                                    | TEST CONDITIONS                                                                                               | MIN TYP | MAX | UNIT |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------|-----|------|
| t <sub>OVLO</sub> | Overvoltage lock-out response time           | $V_{OVLO} > V_{OV(R)}$ to $V_{OUT} \downarrow$                                                                | 1.2     |     | μs   |
| t <sub>LIM</sub>  | Current limit response time                  | $I_{\rm OUT}$ > 1.2 × $I_{\rm LIM}$ & ITIMER expired to $I_{\rm OUT}$ settling to within 5 % of $I_{\rm LIM}$ | 340     |     | μs   |
| t <sub>SC</sub>   | Scalable fast-trip response time             | $I_{OUT} > 3 \times I_{LIM}$ to $I_{OUT} \downarrow$                                                          | 500     |     | ns   |
| t <sub>FT</sub>   | Fixed fast-trip response time                | I <sub>OUT</sub> > I <sub>FT</sub> to I <sub>OUT</sub> ↓                                                      | 500     |     | ns   |
| t <sub>RST</sub>  | Auto-Retry Interval after fault (TPS25946xA) |                                                                                                               | 110     |     | ms   |
| t <sub>PGA</sub>  | PG Assertion de-glitch                       |                                                                                                               | 12      |     | μs   |
| t <sub>PGD</sub>  | PG De-assertion de-glitch                    |                                                                                                               | 12      |     | μs   |

Product Folder Links: TPS25946

# 7.7 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical Values are taken at  $T_{LI} = 25^{\circ}C$  unless specifically noted otherwise.  $R_{LI} = 100 \Omega$ ,  $C_{OUT} = 1 \mu F$ 

| PARAMETER          |                         | V <sub>IN</sub> | C <sub>dVdt</sub> = Open | C <sub>dVdt</sub> = 1800 pF | C <sub>dVdt</sub> = 3300 pF | UNIT |
|--------------------|-------------------------|-----------------|--------------------------|-----------------------------|-----------------------------|------|
|                    |                         | 2.7 V           | 12.14                    | 0.87                        | 0.5                         |      |
| SR <sub>ON</sub>   | Output Rising slew rate | 12 V            | 28.1                     | 1.09                        | 0.61                        | V/ms |
|                    |                         | 23 V            | 44.78                    | 1.25                        | 0.71                        |      |
|                    |                         | 2.7 V           | 0.09                     | 0.6                         | 0.97                        |      |
| t <sub>D,ON</sub>  | Turn on delay           | 12 V            | 0.1                      | 1.32                        | 2.35                        | ms   |
|                    |                         | 23 V            | 0.11                     | 1.99                        | 3.69                        |      |
| t <sub>R</sub>     |                         | 2.7 V           | 0.17                     | 2.51                        | 4.33                        |      |
|                    | Rise time               | 12 V            | 0.35                     | 8.1                         | 15.37                       | ms   |
|                    |                         | 23 V            | 0.40                     | 14.4                        | 25.89                       |      |
| t <sub>ON</sub>    | Turn on time            | 2.7 V           | 0.27                     | 3.11                        | 5.31                        | ms   |
|                    |                         | 12 V            | 0.45                     | 10.08                       | 17.72                       |      |
|                    |                         | 23 V            | 0.50                     | 16.41                       | 29.57                       |      |
|                    |                         | 2.7 V           | 64.44                    | 64.44                       | 64.44                       |      |
| t <sub>D,OFF</sub> | Turn off delay          | 12 V            | 25.32                    | 25.32                       | 25.32                       | μs   |
|                    |                         | 23 V            | 23.02                    | 23.02                       | 23.02                       |      |
|                    |                         |                 |                          |                             |                             |      |



図 7-1. TPS25946xx Switching Times



# 7.8 Typical Characteristics















 $V_{\text{IN}}$  = 12 V,  $C_{\text{OUT}}$  = 30  $\mu\text{F},~C_{\text{dVdt}}$  = Open,  $V_{\text{EN/UVLO}}$  stepped up to 1.4 V

#### 図 7-26. Start-Up with Enable



 $V_{EN/UVLO}$  = 3.3 V,  $C_{OUT}$  = 30  $\mu\text{F},~C_{dVdt}$  = Open,  $V_{IN}$  ramped up to 12 V

#### 図 7-27. Start-Up with IN Supply



 $C_{OUT}$  = 220  $\mu$ F,  $C_{dVdt}$  = 10 nF, EN/UVLO connected to IN through resistor ladder, 12 V hot-plugged to IN





 $V_{IN}$  = 12 V,  $C_{OUT}$  = 470  $\mu\text{F},\,C_{dVdt}$  = 3300 pF,  $V_{EN/UVLO}$  stepped up to 1.4 V

#### 図 7-29. Inrush Current with Capacitive Load



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 470  $\mu F,~R_{OUT}$  = 5  $\Omega,~C_{dVdt}$  = 3300 pF,  $V_{EN/}$   $_{UVLO}$  stepped up to 1.4 V

図 7-30. Inrush Current with Resistive and Capacitive Load



 $C_{OUT}$  = 220  $\mu F$  ,  $I_{OUT}$  = 4 A,  $V_{IN}$  Overvoltage threshold set to 22 V,  $V_{IN}$  ramped up from 20 V to 23 V

図 7-31. Overvoltage Lockout Response



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 2.2 nF,  $C_{OUT}$  = 470  $\mu$ F,  $R_{ILM}$  = 549  $\Omega$ ,  $I_{OUT}$  ramped from 4 A  $\rightarrow$  8 A $\rightarrow$  4 A within 1 ms

### 図 7-32. Transient Overcurrent Blanking Timer Response



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 2.2 nF,  $C_{OUT}$  = 220  $\mu F,~R_{ILM}$  = 549  $\Omega,$   $I_{OUT}$  stepped from 3 A  $\rightarrow$  9 A  $\rightarrow$  3 A within 5 ms

#### 図 7-33. Active Current Limit Response



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 2.2 nF,  $C_{OUT}$  = 220  $\mu F,~R_{ILM}$  = 549  $\Omega,$   $I_{OUT}$  stepped from 3 A  $\rightarrow$  9 A



 $V_{IN}$  = 12 V,  $R_{ILM}$  = 549  $\Omega,\,V_{EN/UVLO}$  = 3.3 V, OUT stepped from Open  $\rightarrow$  Short-circuit to GND

#### 図 7-34. Active Current Limit Response Followed by TSD



Open  $\rightarrow$  Short-circuit to GND

# 図 7-36. OUT Pin Short-Circuit During Steady State (Zoomed In)



 $V_{IN}$  = 5 V,  $C_{OUT}$  = Open, OUT short-circuit to GND,  $R_{ILM}$  = 750  $\Omega$ ,  $V_{EN/UVLO}$  stepped from 0 V to 3.3 V

図 7-37. Power Up with OUT Pin Short-Circuit to GND



# 8 Detailed Description

### 8.1 Overview

The TPS25946xx is an eFuse with integrated power path that is used to ensure safe power delivery in a system. The device starts its operation by monitoring the IN bus. When the input supply voltage (VIN) exceeds the undervoltage protection threshold (V<sub>UVP</sub>), the device samples the EN/UVLO pin. A high level (> V<sub>UVLO</sub>) on this pin enables the internal power path (BFET + HFET) to start conducting and allow current to flow in both directions. When the IN supply voltage is insufficient (< V<sub>UVP</sub>) or the EN/UVLO is held low (< V<sub>UVLO</sub>), the internal power path is turned off, thereby blocking current flow in both directions.

After a successful start-up sequence, the device now actively monitors its IN voltage and load current from IN to OUT, and controls the internal HFET to ensure that the user adjustable overcurrent limit threshold (I<sub>LIM</sub>) is not exceeded and overvoltage spikes are cut off after they cross the user adjustable overvoltage lockout threshold (V<sub>OVLO</sub>). The device also provides fast protection against severe overcurrent during short-circuit events on OUT pin. This feature keeps the system safe from harmful levels of voltage and current. At the same time, a user adjustable overcurrent blanking timer allows the system to pass moderate transient peaks in the load current profile without tripping the eFuse. This ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime.

The device also has a built-in thermal sensor based shutdown mechanism to protect itself in case the device temperature (T<sub>.I</sub>) exceeds the recommended operating conditions.

Product Folder Links: TPS25946

# 8.2 Functional Block Diagram



# Not applicable to Latch-off variants (TPS259460L)

図 8-1. TPS259460x Block Diagram





# Not applicable to Latch-off variants (TPS259461L)

図 8-2. TPS259461x Block Diagram

### 8.3 Feature Description

The TPS25946xx eFuse is a compact, feature rich power management device that provides detection, protection and indication in the event of system faults.

### 8.3.1 Undervoltage Lockout (UVLO and UVP)

The TPS25946xx implements Undervoltage Protection on IN in case the applied voltage becomes too low for the system or device to properly operate. The Undervoltage Protection has a default lockout threshold of  $V_{UVP}$  which is fixed internally. Also, the UVLO comparator on the EN/UVLO pin allows the Undervoltage Protection threshold to be externally adjusted to a user defined value. The  $\boxtimes$  8-3 and  $\rightrightarrows$  1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply.



図 8-3. Adjustable Undervoltage Protection

$$V_{\text{IN(UV)}} = \frac{V_{\text{UVLO}} \times (R1 + R2)}{R2} \tag{1}$$

#### 8.3.2 Overvoltage Lockout (OVLO)

The TPS25946xx allows the user to implement Overvoltage Lockout to protect the load from input overvoltage conditions. The OVLO comparator on the OVLO pin allows the Overvoltage Protection threshold to be adjusted to a user defined value. After the voltage at the OVLO pin crosses the OVLO rising threshold  $V_{OV(R)}$ , the device turns off the power to the output. Thereafter, the devices wait for the voltage at the OVLO pin to fall below the OVLO falling threshold  $V_{OV(F)}$  before the output power is turned ON again. The rising and falling thresholds are slightly different to provide hysterisis. The  $\boxtimes$  8-4 and  $\rightrightarrows$  2 show how a resistor divider can be used to set the OVLO set point for a given voltage supply.



図 8-4. Adjustable Overvoltage Protection



$$V_{\text{IN(OV)}} = \frac{V_{\text{OV}} \times (\text{R1} + \text{R2})}{\text{R2}}$$
(2)

While recovering from a OVLO event, the TPS25946xx starts up with inrush control (dVdt).



- \* Applicable only to TPS259460x variants
- \*\* Applicable only to TPS259461x variants

図 8-5. TPS25946xx Overvoltage Lockout and Recovery

### 8.3.3 Inrush Current, Overcurrent, and Short-Circuit Protection

TPS25946xx incorporates four levels of protection against overcurrent in forward direction (IN to OUT):

- 1. Adjustable slew rate (dVdt) for inrush current control
- 2. Adjustable threshold (I<sub>LIM</sub>) for overcurrent protection during start-up or steady-state
- 3. Adjustable threshold (I<sub>SC</sub>) for fast-trip response to severe overcurrent during start-up or steady-state
- Fixed threshold (I<sub>FT</sub>) for fast-trip response to quickly protect against hard output short-circuits during steadystate

### 8.3.3.1 Slew Rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance at start-up, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors and/or cause the system power supply to droop leading to unexpected restarts elsewhere in the system. The inrush current during turn-on is directly proportional to the load capacitance and rising slew rate.  $\pm 3$  can be used to find the slew rate (SR) required to limit the inrush current ( $I_{INRUSH}$ ) for a given load capacitance ( $C_{OUT}$ ):

$$SR (V/ms) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)}$$
(3)

A capacitor can be connected to the dVdt pin to control the rising slew rate and lower the inrush current during turn-on. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using  $\not \equiv 4$ .



$$C_{dVdt} (pF) = \frac{2000}{SR (V/ms)}$$
(4)

The fastest output slew rate is achieved by leaving the dVdt pin open.

#### Note

For  $C_{dVdt}$  > 10 nF, TI recommends to add a 100- $\Omega$  resistor in series with the capacitor on the dVdt pin.

### 8.3.3.2 Active Current Limiting

The TPS25946xx responds to output overcurrent conditions by actively limiting the current after a user adjustable transient fault blanking interval. When the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the ILM pin resistor ( $R_{ILM}$ ), but stays lower than the short-circuit threshold ( $2 \times I_{LIM}$ ), the device starts discharging the ITIMER pin capacitor using an internal 1.8- $\mu$ A pulldown current. If the load current drops below the overcurrent threshold before the ITIMER capacitor ( $C_{ITIMER}$ ) discharges by  $\Delta V_{ITIMER}$ , the ITIMER is reset by pulling it up to  $V_{INT}$  internally and the current limit action is not engaged. This allows short load transient pulses to pass through the device without getting current limited. If the overcurrent condition persists, the  $C_{ITIMER}$  continues to discharge and after it discharges by  $\Delta V_{ITIMER}$ , the current limit starts regulating the HFET to actively limit the current to the set overcurrent threshold ( $I_{LIM}$ ). At the same time, the  $C_{ITIMER}$  is charged up to  $V_{INT}$  again so that it is at its default state before the next overcurrent event. This ensures the full blanking timer interval is provided for every overcurrent event.  $\vec{x}$  5 can be used to calculate the  $R_{ILM}$  value for a desired overcurrent threshold.

$$R_{\rm ILM}\left(\Omega\right) = \frac{3334}{I_{\rm LIM}\left(A\right)} \tag{5}$$

#### **Note**

- 1. The device offers overcurrent protection only in forward direction, that is from IN to OUT. There is no overcurrent protection from OUT to IN during ON state.
- 2. Leaving the ILM pin Open sets the current limit to nearly zero and results in the part entering current limit with the slightest amount of loading at the output.
- The current limit circuit employs a foldback mechanism. The current limit threshold in the foldback region (0 V < V<sub>OUT</sub> < V<sub>FB</sub>) is lower than the steady state current limit threshold (I<sub>LIM</sub>).
- 4. Shorting the ILM pin to ground at any point during normal operation is detected as a fault and the part shuts down. There is a minimum current (I<sub>FLT</sub>) which the part allows in this condition before the pin short condition is detected.

The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. The  $C_{\text{ITIMER}}$  value needed to set the desired transient overcurrent blanking interval can be calculated using  $\pm$  6 below.

$$t_{\text{ITIMER}}(ms) = \frac{\Delta V_{\text{ITIMER}}(V) \times C_{\text{ITIMER}}(nF)}{I_{\text{ITIMER}}(\mu A)}$$
(6)

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





図 8-6. TPS25946xx Active Current Limit Response

#### Note

- 1. Leave the ITIMER pin open to allow the part to limit the current with the minimum possible delay.
- 2. Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the device current consumption. This is not a recommended mode of operation.
- 3. Active current limiting based on R<sub>ILM</sub> is active during start-up. In case the start-up current exceeds I<sub>LIM</sub>, the device regulates the current to the set limit. However, during start-up the current limit is engaged without waiting for the ITIMER delay.
- 4. Increasing the C<sub>ITIMER</sub> value extends the overcurrent blanking interval, but it also extends the time needed for the C<sub>ITIMER</sub> to recharge up to V<sub>INT</sub>. If the next overcurrent event occurs before the C<sub>ITIMER</sub> is recharged fully, it takes less time to discharge to the ITIMER expiry threshold, thereby providing a shorter blanking interval than intended.

During active current limit, the output voltage drops resulting in increased device power dissipation across the HFET. If the device internal temperature ( $T_J$ ) exceeds the thermal shutdown threshold (TSD), the HFET is turned off. After the part shuts down due to TSD fault, it either stays latched off (TPS25946xL variants) or restarts automatically after a fixed delay (TPS25946xA variants). See *Overtemperature Protection (OTP)* for more details on device response to overtemperature.

#### 8.3.3.3 Short-Circuit Protection

During an short-circuit event on OUT pin, the current from IN to OUT increases very rapidly. When a severe overcurrent condition is detected, the TPS25946xx triggers a fast-trip response to limit the current through the device to a safe level. The internal fast-trip comparator employs a scalable threshold ( $I_{SC}$ ) which is equal to 2 ×  $I_{LIM}$ . This enables the user to adjust the fast-trip threshold rather than using a fixed threshold which can be too high for some low current systems. The device also employs a fixed fast-trip threshold ( $I_{FT}$ ) to protect fast protection against hard short-circuits during steady state. The fixed fast-trip threshold is higher than the maximum recommended user adjustable scalable fast-trip threshold. After the current exceeds  $I_{SC}$  or  $I_{FT}$ , the HFET is turned off completely within  $I_{FT}$ . Thereafter, the devices tries to turn the HFET back on after a short deglitch interval (30  $\mu$ s) in a current limited manner instead of a dVdt limited manner. This ensures that the HFET has a faster recovery after a transient overcurrent event and minimizes the output voltage droop. However, if the fault is persistent, the device stays in current limit causing the junction temperature to rise and eventually enter thermal shutdown. See *Overtemperature Protection (OTP)* section for details on the device response to overtemperature.



<sup>(1)</sup> Applicable only to TPS259460A variants

図 8-7. TPS25946xx Short-Circuit Response



### 8.3.4 Analog Load Current Monitor

The TPS25946xx allows the system to accurately monitor the load current by providing an analog current sense output on the ILM pin which is proportional to the current through the FET from IN to OUT. The user can sense the voltage  $(V_{ILM})$  across the  $R_{ILM}$  to get a measure of the output load current.

$$I_{OUT}(A) = \frac{V_{ILM}(\mu V)}{R_{ILM}(\Omega) \times G_{IMON}(\mu A/A)}$$
(7)

The waveform below shows the ILM signal response to a load step at the output.



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 22  $\mu$ F,  $R_{ILM}$  = 1150  $\Omega$ ,  $I_{OUT}$  varied dynamically between 0 A and 3.5 A

# 図 8-8. Analog Load Current Monitor Response

#### **Note**

- 1. The ILM pin is sensitive to capacitive loading. Careful design and layout is needed to ensure the parasitic capacitive loading on the ILM pin is < 50 pF for stable operation.
- 2. The ILM pin can only report the current flowing from IN to OUT and not from OUT to IN.

#### **8.3.5 Reverse Current Protection**

The TPS25946xx has integrated back-to-back MOSFETs connected in a common drain configuration. When the device is in powered down or disabled state, both the FETs are turned OFF, thereby blocking the current flow in forward as well as reverse direction.

#### 8.3.6 Overtemperature Protection (OTP)

The TPS25946xx monitors the internal die temperature  $(T_J)$  at all times and shuts down the part as soon as the temperature exceeds a safe operating level (TSD), thereby protecting the device from damage. The device does not turn back on until the junction cools down sufficiently, that is the die temperature falls below (TSD – TSD<sub>HYS</sub>).

When the TPS25946xL (latch-off variant) detects thermal overload, it is shut down and remain latched-off until the device is power cycled or re-enabled. When the TPS25946xA (auto-retry variant) detects thermal overload, it remains off until it has cooled down by  $TSD_{HYS}$ . Thereafter, the device remains off for an additional delay of  $t_{RST}$  after which it automatically retries to turn on if it is still enabled.

表 8-1. Thermal Shutdown

| DEVICE                  | ENTER TSD     | EXIT TSD                                                                                                                                                                                                                      |
|-------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS25946xL (Latch-Off)  | $T_J \ge TSD$ | $T_J$ < TSD – TSD $_{HYS}$ $V_{IN}$ cycled to 0 V and then above $V_{UVP(R)}$ OR EN/UVLO toggled below $V_{SD(F)}$                                                                                                            |
| TPS25946xA (Auto-Retry) | T. > TSD      | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0 V and then above } V_{UVP(R)} \text{ OR} \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \text{ OR } t_{RST} \text{ timer} \\ &\text{expired} \end{split}$ |

### 8.3.7 Fault Response and Indication (FLT)

The following table summarizes the device response to various fault conditions. Additionally, an active low external fault indication (FLT) pin is available on the TPS259461x variants.

表 8-2. Fault Summary

| S 5 2. I dait Callinary                                                             |                                              |                          |                               |                                    |
|-------------------------------------------------------------------------------------|----------------------------------------------|--------------------------|-------------------------------|------------------------------------|
| Event                                                                               | Protection Response                          | Fault Latched Internally | FLT Pin Status <sup>(1)</sup> | FLT Assertion Delay <sup>(1)</sup> |
| Overtemperature                                                                     | Shutdown                                     | Υ                        | L                             |                                    |
| Undervoltage (UVP or UVLO)                                                          | Shutdown                                     | N                        | Н                             |                                    |
| Input Overvoltage                                                                   | Shutdown                                     | N                        | Н                             |                                    |
| Transient Overcurrent (I <sub>LIM</sub> < I <sub>OUT</sub> < 2 × I <sub>LIM</sub> ) | None                                         | N                        | Н                             |                                    |
| Persistent Overcurrent<br>in Forward Direction (IN to<br>OUT)                       | Current Limit                                | N                        | L                             | t <sub>ITIMER</sub>                |
| OUT Pin Short-Circuit to GND                                                        | Circuit Breaker followed by<br>Current Limit | N                        | Н                             |                                    |
| ILM Pin Open<br>(During Steady State)                                               | Shutdown                                     | N                        | L                             | t <sub>ITIMER</sub>                |
| ILM Pin Shorted to GND                                                              | Shutdown                                     | Υ                        | L                             | t <sub>ITIMER</sub>                |

<sup>(1)</sup> Applicable to TPS259461x variants only.

Faults which are latched internally can be cleared either by power cycling the part (pulling  $V_{IN}$  to 0 V) or by pulling the EN/UVLO pin voltage below  $V_{SD}$ . This also resets the  $t_{RST}$  timer for the TPS25946xA (auto-retry) variants.

During a latched fault, pulling the EN/UVLO just below the UVLO threshold has no impact on the device. This is true for both TPS25946xL (latch-off) and TPS25946xA (auto-retry) variants.

The TPS25946xA (auto-retry) variants restart automatically on expiry of the t<sub>RST</sub> timer after a fault.

#### 8.3.8 Power Good Indication (PG)

The TPS259460x variants provide an active high digital output (PG) which serves as a power good indication signal and is asserted high depending on the voltage at the PGTH pin along with the device state information. The PG is an open-drain pin and must be pulled up to an external supply.

After power up, PG is pulled low initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the HFET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the voltage at PGTH is above  $V_{PGTH(R)}$ , the PG is asserted after a de-glitch time  $(t_{PGA})$ .

PG is de-asserted if at any time during normal operation, the voltage at PGTH falls below  $V_{PGTH(F)}$  or the device detects a fault (except overcurrent). The PG de-assertion de-glitch time is  $t_{PGD}$ .

Copyright © 2022 Texas Instruments Incorporated





図 8-9. TPS259460x PG Timing Diagram

ILM Pin Shorted to GND

Overtemperature

表 8-3. TPS259460x PG Indication Summary

| 2 0 0. 11 0200 +00X 1 0 maloution cummary            |                                     |                                                                                                 |                                      |
|------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------|
| Event                                                | Protection Response                 | PG Pin Status                                                                                   | PG Delay                             |
| Undervoltage (UVP or UVLO)                           | Shutdown                            | L                                                                                               |                                      |
| Overvoltage (OVLO)                                   | Shutdown                            | L (If PGTH pin voltage < V <sub>PGTH(F)</sub> )                                                 | t <sub>PGD</sub>                     |
| Steady State                                         | NA                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub>                     |
| Transient overcurrent                                | NA                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub><br>t <sub>PGD</sub> |
| Persistent overload in forward direction (IN to OUT) | Current Limiting                    | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub><br>t <sub>PGD</sub> |
| OUT Pin Short-Circuit to GND                         | Fast-trip followed by Current Limit | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub>    |
| ILM Pin Open                                         | Shutdown                            | L (If PGTH pin voltage <                                                                        | t <sub>PGD</sub>                     |

When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

 $V_{PGTH(F)}$ 

 $V_{PGTH(F)}$ 

L (If PGTH pin voltage <

t<sub>PGD</sub>

### 8.3.9 Input Supply Good Indication (SPLYGD)

Shutdown

Shutdown

The TPS259461x variants provide an active high digital output (SPLYGD) which is asserted to indicate when the input supply is in a valid range (above UVP/UVLO and below OVLO thresholds) and the device has successfully completed its inrush sequence. This pin can be used as a supply valid status indication to the downstream load or system supervisor.

The SPLYGD pin is an open-drain signal which must be pulled up to an external supply.

After power up, SPLYGD pin is pulled low initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the FET gate voltage has reached the full overdrive indicating that the inrush sequence is complete and device is capable of delivering full power, the SPLYGD pin is asserted high. Thereafter, the SPLYGD pin is de-asserted only if the input supply becomes invalid (below UVP/UVLO or above OVLO thresholds). No load side events/faults have any control over the SPLYGD de-assertion.



#### 表 8-4. TPS259461x SPLYGD Indication Summary

| Event                        | SPLYGD Pin |
|------------------------------|------------|
| Undervoltage (UVP or UVLO)   | L          |
| Overvoltage (OVLO)           | L          |
| Inrush                       | L          |
| Steady State                 | Н          |
| Overcurrent                  | Н          |
| OUT Pin Short-Circuit to GND | Н          |
| ILM Pin Open                 | Н          |
| ILM Pin Shorted to GND       | Н          |
| Overtemperature              | Н          |

When there is no supply to the device, the SPLYGD pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the SPLYGD pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

### 8.4 Device Functional Modes

The device has one mode of operation that applies when operated within the Recommended Operating Conditions.

Product Folder Links: TPS25946

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS25946xx is a 2.7-V to 23-V, 5.5-A eFuse that is typically used for power rail protection applications. The device operates from 2.7 V to 23 V with adjustable overvoltage and undervoltage protection. The device provides ability to control inrush current and bidirectional current flow when enabled. The device can be used in a variety of applications such as smartphones, tablets, digital cameras, point of sales terminals, USB On-The-Go (OTG) enabled devices, wireless chargers, and so forth. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool, *TPS25946xx Design Calculator*, is available in the web product folder.

### 9.1.1 Single Device, Self-Controlled



図 9-1. Single Device, Self-Controlled

#### Other Variations:

In a Host MCU controlled system, EN/UVLO or OVLO can also be driven from the host GPIO to control the device.

ILM pin can be connected to the MCU ADC input for current monitoring purpose.

Note

TI recommends to keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation.

For TPS259460x variants, either  $V_{IN}$  or  $V_{OUT}$  can be used to drive the PGTH resistor divider depending on which supply must be monitored for power good indication.

### 9.2 Typical Application

Smartphones come equipped with USB OTG functionality that allows their USB port to be used not only for charging the phone battery but also allow the smartphone to act as a USB host and deliver power to external accessories such as headphones, pen drives, and so forth. Some smartphones also support a wireless charging path which can also be used to wirelessly share power to other devices. TPS25946xx can be used as a bi-directional power switch in such applications as shown in  $\boxtimes$  9-2.

For the USB power path, when an external charger is connected at the port, TPS25946xx provides a conduction path from IN pin to OUT pin and the battery charger IC is configured to charge the battery and also power the

Copyright © 2022 Texas Instruments Incorporated

internal circuits. TPS25946xx also provides overvoltage and overcurrent protection in this case. In another use case scenario where an accessory such as headphone is connected to the USB port, the phone MCU detects this and the battery charger is configured in OTG boost mode to provide power from battery to the USB port. In this case, the TPS25946xx also needs to be turned on to establish the power path from OUT to IN. Before that, there must be a minimum voltage  $(V_{\text{UVP}(R)})$  available at the IN pin. An series diode and resistor is added in parallel to the device to provide this initial bias voltage. Once MCU detects that the accessory is connected, it enables the TPS25946xx and establishes a low impedance power path capable of delivering high power to the accessory.

Similarly, the TPS25946xx also provides controlled bi-directional power flow in the wireless charging and power share sub-system.



図 9-2. Smartphone Power Path Example



<sup>\*</sup> Optional circuit components needed for transient protection. Please refer to *Transient Protection* section for details.

### 図 9-3. USB On-The-Go Port Protection Design Example

### 9.2.1 Design Requirements

表 9-1. Design Parameters

| PARAMETER                                                                     | VALUE      |
|-------------------------------------------------------------------------------|------------|
| Bus voltage during charging (V <sub>IN</sub> )                                | 9 V        |
| Overvoltage protection threshold during charging (V <sub>IN(OV)</sub> )       | 14 V       |
| Bus power good threshold (V <sub>PG</sub> )                                   | 4.5 V      |
| Max continuous charging current                                               | 3 A        |
| Load transient blanking interval during charging (t <sub>ITIMER</sub> )       | 2 ms       |
| Output capacitance (C <sub>OUT</sub> )                                        | 47 μF      |
| Output rise time (t <sub>R</sub> )                                            | 5 ms       |
| Overcurrent threshold (I <sub>LIM</sub> ) during charging                     | 3.25 A     |
| Start-up load current supported during USB OTG operation (I <sub>LOAD</sub> ) | 100 mA     |
| Fault response                                                                | Auto-retry |

### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Device Selection

TPS259460A variant is selected after refering to the *Device Comparison Table*.

#### 9.2.2.2 Setting Overvoltage Threshold

The supply overvoltage threshold is set using the resistors, R1 and R2, whose values can be calculated using  $\pm$  8:

$$V_{\text{IN(OV)}} = \frac{V_{\text{OV(R)}} \times (\text{R1} + \text{R2})}{\text{R2}}$$
(8)

Where  $V_{OV(R)}$  is the OVLO rising threshold. Because R1, R2 leak the current from input supply  $V_{IN}$ , these resistors must be selected based on the acceptable leakage current from input power supply  $V_{IN}$ . The current drawn by R1, R2 from the power supply is IR12 =  $V_{IN}$  / (R1 + R2). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR12, must be chosen to be 20 times greater than the leakage current expected on the OVLO pin.

From the device electrical specifications, OVLO leakage current is 0.1  $\mu$ A (maximum),  $V_{OV(R)}$  = 1.2 V. From design requirements,  $V_{IN(OV)}$  = 14 V. To solve the equation, first choose the value of R1 = 470 k $\Omega$  and use the above equation to solve for R2 = 44.06 k $\Omega$ .

Using the closest standard 1% resistor values, we get R1 = 470 k $\Omega$ , R2 = 44.2 k $\Omega$ .

### 9.2.2.3 Setting Output Voltage Rise Time (t<sub>R</sub>)

For a successful design, the junction temperature of device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and inrush current limit required with system capacitance to avoid thermal shutdown during start-up.

The slew rate (SR) needed to achieve the desired output rise time can be calculated as:

$$SR (V/ms) = \frac{V_{IN} (V)}{t_R (ms)} = \frac{9 V}{5 ms} = 1.8 V/ms$$
(9)

The C<sub>dVdt</sub> needed to achieve this slew rate can be calculated as:

$$C_{dVdt} (pF) = \frac{2000}{SR (V/ms)} = \frac{2000}{1.8} = 1111 pF$$
 (10)

Choose the nearest standard capacitor value as 1100 pF.

For this slew rate, the inrush current can be calculated as:

$$I_{INRUSH}$$
 (mA) = SR (V/ms) × C<sub>OUT</sub> ( $\mu$ F) = 1.8 × 47 = 84.6 mA (11)

The average power dissipation inside the part during inrush can be calculated as:

$$PD_{INRUSH}(W) = \frac{I_{INRUSH}(A) \times V_{IN}(V)}{2} = \frac{0.085 \times 9}{2} = 0.38 W$$
(12)

For the given power dissipation, the thermal shutdown time of the device must be greater than the ramp-up time  $t_R$  to avoid start-up failure.  $\boxtimes$  9-4 shows the thermal shutdown limit, for 0.38 W of power, the shutdown time is over 100 ms which is very large as compared to  $t_R$  = 5 ms. Therefore, it is safe to use 5 ms as the start-up time for this application.



図 9-4. Thermal Shutdown Plot During Inrush

### 9.2.2.4 Setting Power Good Assertion Threshold

The Power Good assertion threshold can be set using the resistors R3 and R4 connected to the PGTH pin whose values can be calculated as:

$$V_{PG} = \frac{V_{PGTH(R)} \times (R3 + R4)}{R4} \tag{13}$$

Because R3 and R4 leak the current from the output rail  $V_{OUT}$ , these resistors must be selected to minimize the leakage current. The current drawn by R3 and R4 from the power supply is IR34 =  $V_{OUT}$  / (R3 + R4). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR34, must be chosen to be 20 times greater than the PGTH leakage current expected. From the device electrical specifications, PGTH leakage current is 1  $\mu$ A (maximum),  $V_{PGTH(R)}$  = 1.2 V and from design requirements,  $V_{PG}$  = 4.5 V. To solve the equation, first choose the value of R3 = 100 k $\Omega$  and calculate R4 = 36.4 k $\Omega$ . Choose nearest 1% standard resistor value as R4 = 36.5 k $\Omega$ .

### 9.2.2.5 Setting Overcurrent Threshold (I<sub>LIM</sub>)

The overcurrent protection (Circuit Breaker) threshold can be set using the R<sub>ILM</sub> resistor whose value can be calculated as:

$$R_{\text{ILM}}(\Omega) = \frac{3334}{I_{\text{LIM}}(A)} = \frac{3334}{3.25 \text{ A}} = 1025.8 \Omega$$
(14)

Choose nearest 1% standard resistor value as 1050  $\Omega$ .

### 9.2.2.6 Setting Overcurrent Blanking Interval (t<sub>ITIMER</sub>)

The overcurrent blanking timer interval can be set using the CITIMER capacitor whose value can be calculated as:

$$C_{\text{ITIMER}}(nF) = \frac{t_{\text{ITIMER}}(ms) \times I_{\text{ITIMER}}(\mu A)}{\Delta V_{\text{ITIMER}}(V)} = \frac{2 \times 1.8}{1.51} = 2.38 \text{ nF}$$
(15)

Choose nearest standard capacitor value as 2.2 nF.

#### 9.2.2.7 Selecting External Bias Resistor (R5)

During OTG mode of operation, initially the TPS259460A is in OFF state. The initial bias voltage at the USB bus provided by external diode (D1) and resistor (R5) can be calculated as:

$$V_{BUS}(V) = V_{OUT}(V) - V_{F}(V) - I_{LOAD}(A) \times R5(\Omega)$$

Where

V<sub>OUT</sub> = Voltage at OUT pin provided by the charger IC in OTG boost mode

V<sub>F</sub> = diode forward voltage drop

I<sub>LOAD</sub> = current drawn by USB powered peripheral initially

The bus voltage must be greater than  $V_{UVP(R)}$  to ensure the TPS259460A can turn on and start delivering the full load current demanded by the USB peripheral. Putting the value of  $V_F = 0.4$  V,  $V_{OUT}$  (minimum) = 4.5 V,  $V_{UVP(R)} = 2.53$  V,  $I_{LOAD} = 100$  mA gives maximum value of R5 = 15.7  $\Omega$ . Choose value as 11  $\Omega$ .

Initial power dissipation across R5 can be calculated as:

$$PD(W) = I_{LOAD}(A) \times I_{LOAD}(A) \times R5(\Omega)$$

For  $I_{LOAD}$  = 100 mA and R5 = 11  $\Omega$ , the power dissipation in the resistor is 0.11 W. Choose a resistor with power rating higher than this value for safe operation. A 0.25-W resistor must be suitable for this application.



# 9.2.2.8 Selecting External Diode (D1)

- 1. Diode must have low forward voltage drop  $(V_F)$  to give more headroom to voltage at IN pin above  $V_{UVP}(R)$ .
- 2. Diode must be able to support initial load current required by USB peripheral.
- 3. Diode must have small footprint.

# 9.2.3 Application Curve



# 10 Power Supply Recommendations

The TPS25946xx devices are designed for a supply voltage range of 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  23 V. TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$ F if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

#### 10.1 Transient Protection

In the case of a short-circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- · Minimize lead length and inductance into and out of the device.
- · Use a large PCB GND plane.
- Connect a Schottky diode from the OUT pin ground to absorb negative spikes.
- Connect a low ESR capacitor larger than 1 µF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor C<sub>IN</sub> = 1 μF to absorb the energy and dampen the transients. The capacitor
  voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage
  excursion during inductive ringing.

The approximate value of input capacitance can be estimated with  $\pm$  16:

$$V_{\text{SPIKE (Absolute)}} = V_{\text{IN}} + I_{\text{LOAD}} \times \sqrt{\frac{L_{\text{IN}}}{C_{\text{IN}}}}$$
 (16)

#### where

- V<sub>IN</sub> is the nominal supply voltage.
- I<sub>LOAD</sub> is the load current.
- L<sub>IN</sub> equals the effective inductance seen looking into the source.
- C<sub>IN</sub> is the capacitance present at the input.
- Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients
  from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude
  of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive
  energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which
  can couple to the internal control circuits and cause unexpected behavior.
- For applications such as USB-C ports where a powered cable can be plugged to the output of the device, there can be excess voltage stress from OUT to IN which exceeds the absolute maximum rating of the device. TI recommends to add a TVS diode from OUT to IN to clamp the voltage to a safe level.

The circuit implementation with optional protection components is shown in  $\boxtimes$  10-1.





図 10-1. Circuit Implementation with Optional Protection Components

# 10.2 Output Short-Circuit Measurements

It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results:

- · Source bypassing
- · Input leads
- · Circuit layout
- Component selection
- Output shorting method
- · Relative location of the short
- Instrumentation

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 11 Layout

# 11.1 Layout Guidelines

- For all applications, TI recommends a ceramic decoupling capacitor of 0.1 μF or greater between the IN terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the
  GND terminal of the IC.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC with the shortest possible trace. The PCB ground must be a copper plane or island on the board. TI recommends to have a separate ground plane island for the eFuse. This plane doesn't carry any high currents and serves as a quiet ground reference for all the critical analog signals of the eFuse. The device ground plane must be connected to the system power ground plane using a star connection.
- The IN and OUT pins are used for heat dissipation. Connect to as much copper area on top and bottom PCB layers using as possible. Adding thermal vias on the under the device further helps to minimize the voltage gradient across the IN and OUT pads and distribute current uniformly through the device, which improves the on-resistance and current sense accuracy.
- Locate the following support components close to their connection pins:
  - R<sub>ILM</sub>
  - C<sub>dVdT</sub>
  - CITIMER
  - Resistors for the EN/UVLO, OVLO and PGTH pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace
  routing for the R<sub>ILM</sub>, C<sub>ITIMER</sub> and C<sub>dVdt</sub> components to the device must be as short as possible to reduce
  parasitic effects on the current limit, overcurrent blanking interval and soft start timing. TI recommends to
  keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation. These traces must not have
  any coupling to switching signals on the board.
- Because the bias current on ILM pin directly controls the overcurrent protection behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the
  device they are intended to protect. These protection devices must be routed with short traces to reduce
  inductance. For example, a protection Schottky diode is recommended to address negative transients due to
  switching of inductive loads. TI also recommends to add a ceramic decoupling capacitor of 1 µF or greater
  between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to
  minimize the loop area formed by the Schottky diode/bypass-capacitor connection, the OUT pin and the GND
  terminal of the IC.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 11.2 Layout Example





図 11-1. Layout Example

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS25946EVM eFuse Evaluation Board user's guide
- Texas Instruments, TPS25946xx Design Calculator

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | RoHS | Lead finish/<br>Ball material |                     |            | Part marking |
|-----------------------|--------|---------------|--------------------|-----------------------|------|-------------------------------|---------------------|------------|--------------|
|                       | (1)    | (2)           |                    |                       | (3)  | (4)                           | (5)                 |            | (6)          |
| TPS259460ARPWR        | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2GKH         |
| TPS259460ARPWR.A      | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2GKH         |
| TPS259460LRPWR        | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2HCH         |
| TPS259460LRPWR.A      | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2HCH         |
| TPS259461ARPWR        | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2L6H         |
| TPS259461ARPWR.A      | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2L6H         |
| TPS259461LRPWR        | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2L7H         |
| TPS259461LRPWR.A      | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR | -40 to 125 | 2L7H         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 14-May-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS259460ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS259460LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS259461ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS259461LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



www.ti.com 14-May-2024



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS259460ARPWR | VQFN-HR      | RPW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS259460LRPWR | VQFN-HR      | RPW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS259461ARPWR | VQFN-HR      | RPW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS259461LRPWR | VQFN-HR      | RPW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |  |

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月