

# TPS25990 2.9V～16V、0.79mΩ、60A スタッカブル eFuse、PMBus® デジタル・ テレメトリ機能付き

## 1 特長

- 動作入力電圧範囲: 2.9V～16V
  - 入力の絶対最大定格: 20V
  - 出力の最大耐圧: -1V
- 低オン抵抗 FET を内蔵: 0.79mΩ (標準値)
  - 定格電流: 50A (RMS)、60A (ピーク)
- スタンドアロンの eFuse または並列構成の 1 次コントローラとして使用可能
  - 複数の eFuse の並列接続をサポートし、大電流を供給可能
  - 起動時と定常状態時のアクティブなデバイス状態の同期と負荷共有により、無制限の拡張性を実現
- 遠隔測定、制御、構成、デバッグ用の PMBus® インターフェイス
  - $P_{IN}$  /  $E_{IN}$  /  $V_{IN}$  /  $V_{OUT}$  /  $I_{IN}$  / 温度 / 障害の監視
  - 単一のコマンドでパワー・サイクルを実行
  - オンチップの不揮発性構成メモリ
  - 相対タイム・スタンプおよび外付け EEPROM に保存するオプション付き複数イベントのブラックボックス・フォルト記録
- 堅牢な過電流保護機能
  - 過電流レッショルド ( $I_{OCP}$ ) をプログラム可能:  $\pm 5\%$  (最大) の精度で 7A～50A
  - プログラム可能な過渡ブランкиング・タイマ ( $OC\_TIMER$ ) を使用する、定常状態時のサーチット・ブレーカ応答により、ピーク負荷電流に対応
  - 起動時のアクティブ電流制限 ( $I_{LIM}$ )
- 堅牢な短絡保護機能
  - 高速トリップ応答 (280ns)
  - プログラム可能レッショルドと固定レッショルド
  - 電源ライン過渡への耐性 - 不要なトリップなし
- プログラム可能な過熱保護 (OTP)
  - 保証される FET SOA: 8W/s
- FET の健全性監視および報告機能を内蔵
- 高精度アナログ負荷電流監視 (IMON)
  - $\pm 2\%$  の精度
  - 500kHz を超えるアナログ帯域幅
- プログラム可能な高速過電圧保護機能
- スレッショルド
  - 出力スルーレート制御機能 ( $dV/dt$ ) をプログラム可能
  - 挿入遅延タイマをプログラム可能
  - 低電圧誤動作防止 (UVLO) をプログラム可能
  - アナログ・ダイ温度モニタ出力 (TEMP)
  - 構成可能な 4 個の汎用 I/O ピン
  - 小型サイズ: QFN 4.5mm × 5mm、0.6mm ピッチ

– 電源ピンと GND ピンの間の間隔: 29mil

- 100% 鉛フリー

## 2 アプリケーション

- サーバーおよび高性能コンピューティング
- ネットワーク・インターフェイス・カード
- グラフィックスおよびハードウェア・アクセラレータ・カード
- データセンター・スイッチおよびルータ
- 入力ホットスワップおよびホットプラグ
- ファン・トレイ

## 3 概要

TPS25990 は統合型大電流回路保護およびパワー・マネージメント・デバイスであり、小型パッケージに封止されています。このデバイスは、非常に少数の外付け部品で複数の保護モードを提供し、過負荷、短絡、および過剰な突入電流に対して堅牢な保護を行います。

内蔵 PMBus® インターフェイスにより、ホスト・コントローラはシステムをリアルタイムで監視、制御、および構成できます。リモート・テレメトリにより、主なシステム・パラメータを読み戻すことができます。各種の保護、警告スレッショルドおよび係数は、PMBus® を使用して構成することも、不揮発性コンフィギュレーション・メモリに保存することもできます。ブラックボックス・フォルト記録機能は、フィールド障害のデバッグや返品時に役立ちます。

このデバイスは、スタンドアロンの eFuse として使用することも、並列 eFuse 構成の 1 次コントローラとして接続して大電流を供給することもできます。すべてのデバイスが動作状態をアクティブに同期し、スタートアップ時や定常状態で電流を共有することで、一部のデバイスに過大なストレスがかかるのを防ぎます。このようなストレスは、並列チャーンの早期または部分的なシャットダウンを引き起こす可能性があります。

## パッケージ情報

| 部品番号          | パッケージ <sup>(1)</sup> | パッケージ・サイズ       |
|---------------|----------------------|-----------------|
| TPS25990ARQPR | RQP (QFN、26)         | 4.50mm × 5.00mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末尾にある注文情報を参照してください。



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、必ず最新版の英語版をご参考ください。



概略回路図

## Table of Contents

|                                            |    |                                                |     |
|--------------------------------------------|----|------------------------------------------------|-----|
| 1 特長                                       | 1  | 8.1 Overview                                   | 28  |
| 2 アプリケーション                                 | 1  | 8.2 Functional Block Diagram                   | 29  |
| 3 概要                                       | 1  | 8.3 Feature Description                        | 29  |
| 4 Revision History                         | 3  | 8.4 Device Functional Modes                    | 117 |
| 5 概要 (続き)                                  | 4  | 9 Application and Implementation               | 118 |
| 6 Pin Configuration and Functions          | 5  | 9.1 Application Information                    | 118 |
| 7 Specifications                           | 8  | 9.2 Typical Application: 12-V, 4-kW Power Path |     |
| 7.1 Absolute Maximum Ratings               | 8  | Protection with PMBus® Interface in Datacenter |     |
| 7.2 ESD Ratings                            | 8  | Servers                                        | 124 |
| 7.3 Recommended Operating Conditions       | 9  | 9.3 Best Design Practices                      | 132 |
| 7.4 Thermal Information                    | 9  | 9.4 Power Supply Recommendations               | 133 |
| 7.5 Electrical Characteristics             | 10 | 9.5 Layout                                     | 134 |
| 7.6 Logic Interface DC Characteristics     | 13 | 10 Device and Documentation Support            | 137 |
| 7.7 Telemetry                              | 13 | 10.1 Documentation Support                     | 137 |
| 7.8 PMBus Interface Timing Characteristics | 15 | 10.2 ドキュメントの更新通知を受け取る方法                        | 137 |
| 7.9 External EEPROM Interface Timing       |    | 10.3 サポート・リソース                                 | 137 |
| Characteristics                            | 15 | 10.4 Trademarks                                | 137 |
| 7.10 Timing Requirements                   | 16 | 10.5 静電気放電に関する注意事項                             | 137 |
| 7.11 Switching Characteristics             | 17 | 10.6 用語集                                       | 137 |
| 7.12 Typical Characteristics               | 18 | 11 Mechanical, Packaging, and Orderable        |     |
| 8 Detailed Description                     | 28 | Information                                    | 137 |

## 4 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

### Changes from Revision A (September 2022) to Revision B (June 2023)

|                                                                                                                                                                                                                                                                                                                                                              | Page |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • デバイス・ステータスを「事前情報」から「量産データ」に変更                                                                                                                                                                                                                                                                                                                              | 1    |
| • デバイスの説明を更新                                                                                                                                                                                                                                                                                                                                                 | 1    |
| • Revised the graphs and experimental waveforms in typical characteristics                                                                                                                                                                                                                                                                                   | 18   |
| • Updated the functional block diagram                                                                                                                                                                                                                                                                                                                       | 29   |
| • Updated the feature description                                                                                                                                                                                                                                                                                                                            | 29   |
| • Deleted the <i>WRITE_PROTECT</i> (10h) register                                                                                                                                                                                                                                                                                                            | 53   |
| • Added the <i>MFR_WRITE_PROTECT</i> (F8h) register                                                                                                                                                                                                                                                                                                          | 53   |
| • Deleted the <i>EEPROM_DET_CMD</i> (F4h) register                                                                                                                                                                                                                                                                                                           | 53   |
| • Changed the <i>STATUS_MFR_SPECIFIC_2</i> register command code from 7Fh to F3h                                                                                                                                                                                                                                                                             | 53   |
| • Changed the SMBus transaction type of <i>STATUS_MFR_SPECIFIC_2</i> register from <i>Read Byte</i> to <i>Read Word</i>                                                                                                                                                                                                                                      | 53   |
| • Updated the default value of the <i>MFR_REVISION</i> (9Bh) register from 0x61 to 0x01                                                                                                                                                                                                                                                                      | 53   |
| • Changed the <i>READ_BB_EEPROM</i> register command code from BCh to F4h                                                                                                                                                                                                                                                                                    | 53   |
| • Changed the <i>CABLE_RESISTANCE</i> register command name to <i>CABLE_DROP</i>                                                                                                                                                                                                                                                                             | 53   |
| • Deleted the <i>MFR_SPECIFIC_RESERVED</i> (B0h) register                                                                                                                                                                                                                                                                                                    | 53   |
| • Revised the bit definitions of the <i>STATUS_BYTE</i> (78h), <i>STATUS_WORD</i> (79h), <i>STATUS_IN</i> (7Ch), <i>STATUS_IOUT</i> (7Bh), <i>STATUS_TEMP</i> (7Dh), <i>STATUS_MFR_SPECIFIC</i> (80h), <i>STATUS_MFR_SPECIFIC_2</i> (F3h), <i>STATUS_CML</i> (7Eh), <i>DEVICE_CONFIG</i> (E4h), <i>ADC_CONFIG_2</i> (E9h), <i>ALERT_MASK</i> (DBh) registers | 53   |
| • Revised the Blackbox timestamp tick interval                                                                                                                                                                                                                                                                                                               | 101  |
| • Revised the overcurrent blanking timer values                                                                                                                                                                                                                                                                                                              | 102  |
| • Revised the retry delay timer values                                                                                                                                                                                                                                                                                                                       | 103  |
| • Revised the insertion delay timer values                                                                                                                                                                                                                                                                                                                   | 111  |
| • Revised the ADC sampling frequency from 500 KSPS to 460 KSPS                                                                                                                                                                                                                                                                                               | 112  |
| • Added high performance ADC sampling mode                                                                                                                                                                                                                                                                                                                   | 112  |
| • Updated the <i>m</i> , <i>b</i> , <i>R</i> coefficients used in DIRECT format conversion                                                                                                                                                                                                                                                                   | 114  |

---

- A minor modification to the application schematic..... [124](#)
- Revised the application performance plots..... [131](#)

---

## 5 概要 (続き)

高速で高精度の検出を行う内蔵のアナログ負荷電流モニタにより、予知保全と高度な動的プラットフォーム電力管理手法 (Intel® PSYS および PROCHOT など) が容易になり、システム・スループットと電源使用率を最大化できます。統合型のデジタル・オシロスコープ機能およびブラックボックスと組み合わせると、重要なシステムの予測メンテナンスに役立ちます。

これらのデバイスは、-40°C～+125°Cの接合部温度範囲で動作が規定されています。

## 6 Pin Configuration and Functions



図 6-1. TPS25990 RQP Package 26-pin QFN Top View

表 6-1. Pin Functions

| PIN   |     | TYPE | DESCRIPTION                                                                                                                                                                                                                     |
|-------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. |      |                                                                                                                                                                                                                                 |
| ADDR1 | 1   | O    | PMBus device I <sub>2</sub> C address configuration pin. Pin strap options to generate different address combinations in conjunction with ADDR0. Refer to <a href="#">セクション 8.3.14.1</a> for more details.                      |
| ADDR0 | 2   | O    | PMBus device I <sub>2</sub> C address configuration pin. Pin strap options to generate different address combinations in conjunction with ADDR1. Refer to <a href="#">セクション 8.3.14.1</a> for more details.                      |
| AUX   | 3   | I    | Auxiliary ADC input channel which can be used to monitor external analog signal through PMBus. Also functions as analog input for fast comparator with internal programmable threshold.                                         |
| DVDT  | 4   | O    | Start-up output slew rate control pin. Leave this pin open to allow fastest start-up. Connect capacitor to ground to slow down the slew rate to manage inrush current. Refer to <a href="#">セクション 8.3.4.1</a> for more details. |

**表 6-1. Pin Functions (continued)**

| PIN                                  |                | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                 | NO.            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TEMP/CMP                             | 5              | I/O  | <p>Dual function pin (digitally configurable)</p> <ol style="list-style-type: none"> <li>Die junction temperature monitor analog voltage output. Can be tied together with TEMP outputs of multiple devices in a parallel configuration to indicate the peak temperature of the chain. Refer to <a href="#">セクション 8.3.8</a> for more details.</li> <li>Analog input for fast comparator with internal programmable threshold. Refer to <a href="#">セクション 8.3.12</a> for more details.</li> </ol> |
| DAC1                                 | 6              | I/O  | Programmable General Purpose DAC analog current output. Refer to <a href="#">セクション 8.3.14.9</a> for more details.                                                                                                                                                                                                                                                                                                                                                                                |
| IMON                                 | 7              | O    | An external resistor from this pin to GND sets the overcurrent protection threshold and fast-trip threshold during steady-state. This pin also acts as a fast and accurate analog output load current monitor signal during steady-state. <i>Do not leave floating</i> . Refer to <a href="#">セクション 8.3.6</a> for more details.                                                                                                                                                                  |
| ILIM                                 | 8              | O    | An external resistor from this pin to GND sets the current limit threshold and fast-trip threshold during start-up. This also sets the active current sharing threshold during steady-state. <i>Do not leave floating</i> . Refer to <a href="#">セクション 8.3.4.3</a> for more details.                                                                                                                                                                                                             |
| IREF/DAC2                            | 9              | I/O  | <p>Dual function pin (digitally configurable)</p> <ol style="list-style-type: none"> <li>Programmable reference voltage for overcurrent, short-circuit protection and active current sharing blocks. Generated using internal DAC. Refer to <a href="#">セクション 8.3.4.2</a> for more details.</li> <li>Programmable analog voltage output generated using internal general-purpose DAC. Refer to <a href="#">セクション 8.3.14.9</a> for more details.</li> </ol>                                       |
| OUT                                  | 10, 11, 12, 13 | P    | Power output. Must be soldered to output power plane uniformly to ensure proper heat dissipation and to maintain optimal current distribution through the device.                                                                                                                                                                                                                                                                                                                                |
| GND                                  | 14             | G    | Device ground reference pin. Connect to system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SDA                                  | 15             | I/O  | I <sup>2</sup> C data line for PMBus interface. Refer to <a href="#">セクション 8.3.14</a> for more details.                                                                                                                                                                                                                                                                                                                                                                                          |
| SCL                                  | 16             | I/O  | I <sup>2</sup> C clock line for PMBus interface. Refer to <a href="#">セクション 8.3.14</a> for more details.                                                                                                                                                                                                                                                                                                                                                                                         |
| GPIO4/SMBA#/COMP1/COMP2/EEDATA/EECLK | 17             | I/O  | General purpose digital I/O pin. Can be configured for various functions through PMBus. Refer to <a href="#">セクション 8.3.14.7.1.59</a> register for more details. Default function is SMBus Alert output.                                                                                                                                                                                                                                                                                          |
| EN/UVLO                              | 18             | I    | Active high enable input. Connect resistor divider from input supply to set the undervoltage threshold. <i>Do not leave floating</i> .                                                                                                                                                                                                                                                                                                                                                           |
| GPIO1/PG/COMP1/COMP2/EEDATA/EECLK    | 19             | I/O  | General purpose digital I/O pin. Can be configured for various functions through PMBus. Refer to <a href="#">セクション 8.3.14.7.1.58</a> register for more details. Default function is Power-Good output (PG) indication. Refer to <a href="#">セクション 8.3.10.2</a> for more details.                                                                                                                                                                                                                 |
| GPIO2/FLT/COMP1/COMP2/EEDATA/EECLK   | 20             | I/O  | General purpose digital I/O pin. Can be configured for various functions through PMBus. Refer to <a href="#">セクション 8.3.14.7.1.58</a> register for more details. Default function is Fault output ( $\overline{FLT}$ ) indication. Refer to <a href="#">セクション 8.3.10.1</a> for more details.                                                                                                                                                                                                      |
| GPIO3/SWEN/COMP1/COMP2/EEDATA/EECLK  | 21             | I/O  | General purpose digital I/O pin. Can be configured for various functions through PMBus. Refer to <a href="#">セクション 8.3.14.7.1.59</a> register for more details. Default pin function is set to SWEN, which is used to synchronize multiple eFuses in a parallel configuration. Refer to <a href="#">セクション 8.3.10.3</a> for more details.                                                                                                                                                         |

**表 6-1. Pin Functions (continued)**

| PIN  |                | TYPE | DESCRIPTION                                                                                                                                                                                                                                            |
|------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.            |      |                                                                                                                                                                                                                                                        |
| VDD  | 22             | P    | Controller power input pin. Can be used to power the internal control circuitry with a filtered and stable supply which is not affected by system transients. Connect this pin to VIN through a series resistor and add a decoupling capacitor to GND. |
| IN   | 23, 24, 25, 26 | P    | Power input. Must be soldered to input power plane uniformly to ensure proper heat dissipation and to maintain optimal current distribution through the device.                                                                                        |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| Parameter     | Pin                                  | MIN         | MAX                | UNIT                     |    |
|---------------|--------------------------------------|-------------|--------------------|--------------------------|----|
| $V_{INMAX}$   | Maximum Input Voltage Range          | IN          | -0.3               | 20                       | V  |
| $V_{DDMAX}$   | Maximum Supply Voltage Range         | VDD         | -0.3               | 20                       | V  |
| $V_{OUTMAX}$  | Maximum Output Voltage Range         | OUT         | -1                 | Min(20, $V_{IN} + 0.3$ ) | V  |
| $V_{ENMAX}$   | Maximum Enable Pin Voltage Range     | EN/UVLO     |                    | 20                       | V  |
| $V_{IREFMAX}$ | Maximum IREF/DAC2 Pin Voltage Range  | IREF/DAC2   |                    | 5.5                      | V  |
| $I_{IREFMAX}$ | Maximum IREF/DAC2 Pin Current        | IREF/DAC2   |                    | 10                       | mA |
| $V_{AUXMAX}$  | Maximum AUX Pin Voltage Range        | AUX         |                    | 5.5                      | V  |
| $V_{DVDTMAX}$ | Maximum DVDT Pin Voltage Range       | DVDT        | Internally Limited |                          | V  |
| $V_{I2CMAX}$  | Maximum I2C Signal Pin Voltage Range | SCL, SDA    |                    | 5.5                      | V  |
| $V_{GPIOMAX}$ | Maximum GPIO Pin Voltage Range       | GPIO1/2/3/4 |                    | 5.5                      | V  |
| $I_{GPIOMAX}$ | Maximum GPIO Pin Sink Current        | GPIO1/2/3/4 |                    | 10                       | mA |
| $V_{DAC2MAX}$ | Maximum DAC2 Output Voltage Range    | IREF/DAC2   | Internally Limited |                          | V  |
| $V_{ADDRMAX}$ | Maximum ADDR0/1 Pin Voltage Range    | ADDR0/1     | Internally Limited |                          | V  |
| $I_{ADDRMAX}$ | Maximum ADDR0/1 Pin Sink Current     | ADDR0/1     | Internally Limited |                          | µA |
| $I_{DAC1MAX}$ | Maximum DAC1 Pin Current             | DAC1        | Internally Limited |                          | mA |
| $V_{TEMPMAX}$ | Maximum TEMP/CMP Pin Voltage Range   | TEMP/CMP    |                    | 5.5                      | V  |
| $V_{ILIMMAX}$ | Maximum ILIM pin voltage             | ILIM        | Internally Limited |                          | V  |
| $V_{IMONMAX}$ | Maximum IMON pin voltage             | IMON        | Internally Limited |                          | V  |
| $I_{MAX}$     | Maximum Continuous Switch Current    | IN to OUT   | Internally Limited |                          | A  |
| $T_{JMAX}$    | Junction temperature                 |             | Internally Limited |                          | °C |
| $T_{LEAD}$    | Maximum Soldering Temperature        |             |                    | 300                      | °C |
| $T_{STG}$     | Storage temperature                  |             | -65                | 150                      | °C |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 7.2 ESD Ratings

|             |                         | VALUE                                                                 | UNIT       |
|-------------|-------------------------|-----------------------------------------------------------------------|------------|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000<br>V |
|             |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> |            |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.  
 (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| Parameter      | Pin         | MIN | MAX                                | UNIT |
|----------------|-------------|-----|------------------------------------|------|
| $V_{IN}$       | IN          | 2.9 | 16                                 | V    |
| $V_{DD}$       | VDD         | 10  | 16                                 | V    |
| $V_{DD}$       | VDD         | 4.5 | 16                                 | V    |
| $V_{OUT}$      | OUT         |     | $V_{IN}$                           | V    |
| $V_{EN/UVLO}$  | EN/UVLO     |     | Min( $V_{DD} + 1$ , $V_{IN} + 1$ ) | V    |
| $V_{DVDT}$     | DVDT        | 4   |                                    | V    |
| $V_{I2C}$      | SCL, SDA    | 1.8 | 5                                  | V    |
| $C_{I2C}$      | SCL, SDA    |     | 200                                | pF   |
| $V_{GPIO}$     | GPIO1/2/3/4 |     | 5                                  | V    |
| $V_{IREF}$     | IREF/DAC2   | 0.3 | 1.2                                | V    |
| $V_{ILIM}$     | ILIM        |     | 0.4                                | V    |
| $V_{IMON}$     | IMON        |     | 1.2                                | V    |
| $V_{TEMP_CMP}$ | TEMP/CMP    |     | 1.2                                | V    |
| $V_{AUX}$      | AUX         |     | 1.2                                | V    |
| $I_{MAX}$      | IN to OUT   |     | 50                                 | A    |
| $I_{MAX, PLS}$ | IN to OUT   |     | 60                                 | A    |
| $T_J$          |             | -40 | 125                                | °C   |

## 7.4 Thermal Information

| THERMAL METRIC <sup>(1) (2)</sup> |                                              | TPS25990X | UNIT |
|-----------------------------------|----------------------------------------------|-----------|------|
|                                   |                                              | RQP (QFN) |      |
|                                   |                                              | 26 PINS   |      |
| $R_{θJA}$                         | Junction-to-ambient thermal resistance       | 19.9      | °C/W |
| $Ψ_{JT}$                          | Junction-to-top characterization parameter   | 0.2       | °C/W |
| $Ψ_{JB}$                          | Junction-to-board characterization parameter | 4.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics application report](#).

(2) Based on simulations conducted with the device mounted on a JEDEC 8-layer PCB (4s4p)

## 7.5 Electrical Characteristics

(Test conditions unless otherwise noted)  $-40^\circ\text{C} \leq T_J \leq 125^\circ\text{C}$ ,  $V_{IN} = 12\text{ V}$ ,  $VDD = 12\text{ V}$ ,  $OUT = \text{Open}$ ,  $V_{EN/UVLO} = 2\text{ V}$ ,  $SWEN = 10\text{ k}\Omega$  pull-up to  $5\text{ V}$ ,  $R_{ILIM} = 550\text{ }\Omega$ ,  $R_{IMON} = 1.1\text{ k}\Omega$ ,  $DVDT = \text{Open}$ ,  $FLT = 10\text{ k}\Omega$  pull-up to  $5\text{ V}$ ,  $PG = 10\text{ k}\Omega$  pull-up to  $5\text{ V}$ ,  $TEMP = \text{Open}$ ,  $ADDR0 = \text{Open}$ ,  $ADDR1 = \text{Open}$ ,  $SCL$ ,  $SDA$  and  $SMBA\#$  pulled up to  $3.3\text{ V}$ . All voltages referenced to GND.

| PARAMETER                                                       | TEST CONDITIONS                                                         | MIN                                                             | TYP       | MAX   | UNIT                         |
|-----------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|-----------|-------|------------------------------|
| <b>INPUT SUPPLY (VDD)</b>                                       |                                                                         |                                                                 |           |       |                              |
| $V_{DD}$                                                        | $VDD$ input operating voltage range                                     |                                                                 | 4.5       | 16    | V                            |
| $I_{QON(VDD)}$                                                  | $VDD$ ON state quiescent current                                        | $V_{VDD} > V_{UVP(R)}$ , $V_{EN} \geq V_{UVLO(R)}$              |           | 3.7   | 5.5 mA                       |
| $I_{QOFF(VDD)}$                                                 | $VDD$ OFF state current                                                 | $V_{SD(R)} < V_{EN} < V_{UVLO(F)}$                              |           | 3.7   | 5.5 mA                       |
| $I_{SD(VDD)}$                                                   | $VDD$ shutdown current                                                  | $V_{EN} < V_{SD(F)}$                                            |           | 4     | 6 mA                         |
| $V_{UVP(R)}$                                                    | $VDD$ undervoltage protection threshold                                 | $VDD$ Rising                                                    | 4         | 4.26  | 4.5 V                        |
| $V_{UVP(F)}$                                                    | $VDD$ undervoltage protection threshold                                 | $VDD$ Falling                                                   | 3.9       | 4.07  | 4.4 V                        |
| <b>INPUT SUPPLY (IN)</b>                                        |                                                                         |                                                                 |           |       |                              |
| $V_{IN}$                                                        | $VIN$ input operating voltage range                                     |                                                                 | 2.9       | 16    | V                            |
| $V_{UVPIN(R)}$                                                  | $VIN$ undervoltage protection threshold                                 |                                                                 | 2.71      | 2.81  | 2.91 V                       |
| $V_{UVPIN(F)}$                                                  | $VIN$ undervoltage protection threshold                                 |                                                                 | 2.59      | 2.59  | 2.60 V                       |
| $V_{UVLOIN(R)}$                                                 | $VIN$ undervoltage protection threshold                                 | $VIN$ Rising, $VIN\_UV\_FLT = 0x8D$ (Default register value)    | 10.8<br>2 | 11.02 | 11.17 V                      |
| $V_{UVLOIN(F)}$                                                 | $VIN$ undervoltage protection threshold                                 | $VIN$ Falling, $VIN\_UV\_FLT = 0x8D$ (Default register value)   | 10.5<br>2 | 10.78 | 10.97 V                      |
| $I_{QON(IN)}$                                                   | IN ON state quiescent current                                           | $V_{EN} \geq V_{UVLO(R)}$                                       |           | 2.6   | 3.5 mA                       |
| $I_{QOFF(IN)}$                                                  | IN OFF state current                                                    | $V_{SD(R)} < V_{EN} < V_{UVLO(F)}$                              |           | 2.6   | 3.5 mA                       |
| $I_{SD(IN)}$                                                    | IN shutdown current                                                     | $V_{EN} < V_{SD(F)}$                                            |           | 2.7   | 3.5 mA                       |
| <b>ENABLE / UNDERRVOLTAGE LOCKOUT (EN/UVLO)</b>                 |                                                                         |                                                                 |           |       |                              |
| $V_{UVLO(R)}$                                                   | EN/UVLO pin voltage threshold for turning on, rising                    | EN/UVLO Rising                                                  | 1.12      | 1.2   | 1.28 V                       |
| $V_{UVLO(F)}$                                                   | EN/UVLO pin voltage threshold for turning off and engaging QOD, falling | EN/UVLO Falling                                                 | 1.02      | 1.1   | 1.18 V                       |
| $V_{SD(F)}$                                                     | Shutdown threshold                                                      | EN/UVLO Falling                                                 |           | 0.6   | V                            |
| $I_{ENLKG}$                                                     | EN/UVLO pin leakage current                                             | $V_{EN} < \text{Min}(V_{IN} + 1\text{ V}, V_{DD} + 1\text{ V})$ |           | 0.1   | $\mu\text{A}$                |
| <b>OVERVOLTAGE PROTECTION (IN)</b>                              |                                                                         |                                                                 |           |       |                              |
| $V_{OVP(R)}$                                                    | $VIN$ overvoltage protection threshold (rising)                         | $VIN\_OV\_FLT = 0x0E$ (Default setting), $V_{IN}$ rising        | 16.3<br>9 | 16.73 | 17.08 V                      |
| $V_{OVP(F)}$                                                    | $VIN$ overvoltage protection threshold (rising)                         | $VIN\_OV\_FLT = 0x0E$ (Default setting), $V_{IN}$ falling       | 16.1      | 16.48 | 16.8 V                       |
| $V_{OVP(R)}$                                                    | $VIN$ overvoltage protection threshold (rising)                         | $VIN\_OV\_FLT = 0x0B$ , $V_{IN}$ rising                         | 13.3<br>2 | 13.74 | 14.15 V                      |
| $V_{OVP(F)}$                                                    | $VIN$ overvoltage protection threshold (falling)                        | $VIN\_OV\_FAULT = 0x0B$ , $V_{IN}$ falling                      | 13.1      | 13.49 | 13.89 V                      |
| $V_{OVP(R)}$                                                    | $VIN$ overvoltage protection threshold (falling)                        | $VIN\_OV\_FAULT = 0x01$ , $V_{IN}$ rising                       | 3.77      | 3.94  | 4.15                         |
| $V_{OVP(F)}$                                                    | $VIN$ overvoltage protection threshold (falling)                        | $VIN\_OV\_FAULT = 0x01$ . $V_{IN}$ falling                      | 3.53      | 3.69  | 3.86                         |
| <b>ON-RESISTANCE (IN - OUT)</b>                                 |                                                                         |                                                                 |           |       |                              |
| $R_{ON}$                                                        | ON resistance                                                           | $T_J = 25^\circ\text{C}$                                        |           | 0.79  | 1.05 $\text{m}\Omega$        |
| $R_{ON}$                                                        | ON resistance                                                           | $T_J = -40$ to $125^\circ\text{C}$                              |           | 1.4   | $\text{m}\Omega$             |
| <b>OUTPUT CURRENT MONITOR AND OVERCURRENT PROTECTION (IMON)</b> |                                                                         |                                                                 |           |       |                              |
| $G_{IMON}$                                                      | Current Monitor Gain (IMON:IOUT)                                        | Device in steady state (PG asserted)                            | 17.8<br>7 | 18.18 | 18.55 $\mu\text{A}/\text{A}$ |
| $I_{LKG(IMON)}$                                                 | IMON pin leakage/offset current                                         |                                                                 |           | 1.1   | $\text{uA}$                  |

## 7.5 Electrical Characteristics (continued)

(Test conditions unless otherwise noted)  $-40^\circ\text{C} \leq T_J \leq 125^\circ\text{C}$ ,  $V_{IN} = 12\text{ V}$ ,  $VDD = 12\text{ V}$ ,  $OUT = \text{Open}$ ,  $V_{EN/UVLO} = 2\text{ V}$ ,  $SWEN = 10\text{ k}\Omega$  pull-up to 5 V,  $R_{ILIM} = 550\text{ }\Omega$ ,  $R_{IMON} = 1.1\text{ k}\Omega$ ,  $DVDT = \text{Open}$ ,  $FLT = 10\text{ k}\Omega$  pull-up to 5 V,  $PG = 10\text{ k}\Omega$  pull-up to 5 V,  $TEMP = \text{Open}$ ,  $ADDR0 = \text{Open}$ ,  $ADDR1 = \text{Open}$ ,  $SCL$ ,  $SDA$  and  $SMBA\#$  pulled up to 3.3 V. All voltages referenced to GND.

| PARAMETER                           |                                                                                                                    | TEST CONDITIONS                                                                     | MIN       | TYP   | MAX       | UNIT                   |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------|-------|-----------|------------------------|
| $I_{OCP}$                           | Steady-state overcurrent protection (Circuit-Breaker) threshold                                                    | $R_{IMON} = 1.1\text{ k}\Omega$ , $V_{IREF} = 1\text{ V}$                           | 48.3      | 50    | 51.7      | A                      |
|                                     |                                                                                                                    | $R_{IMON} = 1.1\text{ k}\Omega$ , $V_{IREF} = 0.5\text{ V}$                         | 24        | 25    | 26        | A                      |
|                                     |                                                                                                                    | $R_{IMON} = 1.1\text{ k}\Omega$ , $V_{IREF} = 0.3\text{ V}$                         | 14.4      | 15    | 15.6      | A                      |
|                                     |                                                                                                                    | $R_{IMON} = 7.87\text{ k}\Omega$ , $V_{IREF} = 0.1\text{ V}$                        | 6.72      | 7     | 7.28      | A                      |
| CURRENT LIMIT (ILIM)                |                                                                                                                    |                                                                                     |           |       |           |                        |
| $G_{ILIM(LIN)}$                     | Current Monitor Gain (ILIM:IOUT) vs. IOUT.                                                                         | Device in steady state (PG asserted)                                                | 17.8<br>7 | 18.18 | 18.5<br>5 | $\mu\text{A}/\text{A}$ |
| $CL_{REF(SAT)}$                     | Ratio of start-up current limit reference to steady-state circuit-breaker reference threshold                      | $V_{OUT} > V_{FB}$ , PG not asserted                                                |           | 23.33 |           | %                      |
| $I_{LIM}$                           | Start-up current limit regulation threshold                                                                        | $R_{ILIM} = 314\text{ }\Omega$ , $V_{IREF} = 1.182\text{ V}$ , $V_{OUT} > V_{FB}$   | 28        | 35    | 43.5      | A                      |
|                                     |                                                                                                                    | $R_{ILIM} = 1.1\text{ k}\Omega$ , $V_{IREF} = 1.182\text{ V}$ , $V_{OUT} > V_{FB}$  | 9.8       | 14    | 18.2      | A                      |
|                                     |                                                                                                                    | $R_{ILIM} = 1.54\text{ k}\Omega$ , $V_{IREF} = 1.182\text{ V}$ , $V_{OUT} > V_{FB}$ | 7         | 10    | 13        | A                      |
| $V_{FB}$                            | Foldback voltage                                                                                                   |                                                                                     | 1.5       | 2.0   | 2.5       | V                      |
| CURRENT LIMIT REFERENCE (IREF/DAC2) |                                                                                                                    |                                                                                     |           |       |           |                        |
| VIREF                               | Current Limit Reference DAC output voltage                                                                         | $V_{IREF} = 0x32$<br>(Default), $DEVICE\_CONFIG[6] = 0$                             | 0.99      | 1.0   | 1.01      | V                      |
|                                     |                                                                                                                    | $V_{IREF} = 0x00$ , $DEVICE\_CONFIG[6] = 0$                                         | 0.29      | 0.3   | 0.31      | V                      |
|                                     |                                                                                                                    | $V_{IREF} = 0x3F$ , $DEVICE\_CONFIG[6] = 0$                                         | 1.17      | 1.182 | 1.19      | V                      |
| DAC2 OUTPUT (IREF/DAC2)             |                                                                                                                    |                                                                                     |           |       |           |                        |
| VDAC2                               | General purpose DAC 2 output voltage                                                                               | $GPDAC2 = 0x00$ , $DEVICE\_CONFIG[6] = 1$                                           | 291       | 300   | 308       | mV                     |
|                                     |                                                                                                                    | $GPDAC2 = 0x1F$ , $DEVICE\_CONFIG[6] = 1$                                           | 725       | 733   | 742       | mV                     |
|                                     |                                                                                                                    | $GPDAC2 = 0x3F$ , $DEVICE\_CONFIG[6] = 1$                                           | 1174      | 1180  | 1189      | mV                     |
| DAC1 OUTPUT                         |                                                                                                                    |                                                                                     |           |       |           |                        |
| IDAC1                               | General purpose DAC 1 sink current                                                                                 | $GPDAC1[6:0] = 0000000b$                                                            | 5.66      | 5.98  | 6.28      | $\mu\text{A}$          |
|                                     |                                                                                                                    | $GPDAC1[6:0] = 0011111b$                                                            | 27.7<br>2 | 29.21 | 30.5<br>7 | $\mu\text{A}$          |
|                                     |                                                                                                                    | $GPDAC1[6:0] = 0111111b$                                                            | 50.5<br>2 | 53.19 | 55.5<br>6 | $\mu\text{A}$          |
|                                     |                                                                                                                    | $GPDAC1[6:0] = 1xxxxxb$                                                             |           |       | 0.05      | $\mu\text{A}$          |
| SHORT-CIRCUIT PROTECTION            |                                                                                                                    |                                                                                     |           |       |           |                        |
| $I_{FFT}$                           | Fixed fast-trip threshold                                                                                          | PG asserted High                                                                    | 90        | 113.2 | 158.<br>8 | A                      |
| SFT <sub>REF(LIN)</sub>             | Scalable fast-trip threshold (IMON) to overcurrent protection threshold reference (IREF) ratio during steady-state | $DEVICE\_CONFIG[12:11] = 11$                                                        |           | 225   |           | %                      |
|                                     |                                                                                                                    | $DEVICE\_CONFIG[12:11] = 10$                                                        |           | 200   |           | %                      |
|                                     |                                                                                                                    | $DEVICE\_CONFIG[12:11] = 01$                                                        |           | 175   |           | %                      |
|                                     |                                                                                                                    | $DEVICE\_CONFIG[12:11] = 00$                                                        |           | 150   |           | %                      |
| SFT <sub>REF(SAT)</sub>             | Scalable fast-trip threshold (ILIM) to overcurrent protection threshold reference (IREF) ratio during inrush       |                                                                                     |           | 50    |           | %                      |
| ACTIVE CURRENT SHARING              |                                                                                                                    |                                                                                     |           |       |           |                        |
| $R_{ON(ACS)}$                       | Maximum $R_{ON}$ during steady-state active current sharing                                                        | $V_{ILIM} > CL_{REF(ACS)}\% \times V_{IREF}$                                        | 1         | 1.81  |           | $\text{m}\Omega$       |
| $G_{IMON(ACS)}$                     | IMON:IOUT ratio during active current sharing                                                                      | PG asserted High, $V_{ILIM} > CL_{REF(ACS)}\% \times V_{IREF}$                      | 18.0      | 18.36 | 18.7<br>7 | $\mu\text{A}/\text{A}$ |

## 7.5 Electrical Characteristics (continued)

(Test conditions unless otherwise noted)  $-40^\circ\text{C} \leq T_J \leq 125^\circ\text{C}$ ,  $V_{IN} = 12\text{ V}$ ,  $VDD = 12\text{ V}$ ,  $OUT = \text{Open}$ ,  $V_{EN/UVLO} = 2\text{ V}$ ,  $SWEN = 10\text{ k}\Omega$  pull-up to 5 V,  $R_{ILIM} = 550\text{ }\Omega$ ,  $R_{IMON} = 1.1\text{ k}\Omega$ ,  $DVDT = \text{Open}$ ,  $FLT = 10\text{ k}\Omega$  pull-up to 5 V,  $PG = 10\text{ k}\Omega$  pull-up to 5 V,  $TEMP = \text{Open}$ ,  $ADDR0 = \text{Open}$ ,  $ADDR1 = \text{Open}$ ,  $SCL$ ,  $SDA$  and  $SMBA\#$  pulled up to 3.3 V. All voltages referenced to GND.

| PARAMETER                                      |                                                          | TEST CONDITIONS                                                                                    | MIN  | TYP              | MAX              | UNIT                       |
|------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------------------|------------------|----------------------------|
| $CL_{REF(ACS)}$                                |                                                          | Ratio of active current sharing trigger threshold to steady state overcurrent protection threshold |      | PG asserted High |                  | 36.67 %                    |
| <b>INRUSH CURRENT PROTECTION (DVDT)</b>        |                                                          |                                                                                                    |      |                  |                  |                            |
| $I_{DVDT}$                                     | dVdt pin charging current                                | DEVICE_CONFIG[10:9] = 11                                                                           | 2.38 | 3                | 4                | $\mu\text{A}$              |
|                                                |                                                          | DEVICE_CONFIG[10:9] = 10                                                                           | 1.4  | 2                | 2.9              | $\mu\text{A}$              |
|                                                |                                                          | DEVICE_CONFIG[10:9] = 01                                                                           | 1    | 1.5              | 2                | $\mu\text{A}$              |
|                                                |                                                          | DEVICE_CONFIG[10:9] = 00                                                                           | 0.79 | 1                | 1.33             | $\mu\text{A}$              |
| $G_{DVDT}$                                     | dVdt gain                                                |                                                                                                    | 20.7 |                  | $\text{V/V}$     |                            |
| $R_{DVDT}$                                     | dVdt pin to GND discharge resistance                     |                                                                                                    | 510  |                  | $\Omega$         |                            |
| <b>GHI</b>                                     |                                                          |                                                                                                    |      |                  |                  |                            |
| $R_{ON(GHI)}$                                  | $R_{ON}$ when PG is asserted                             |                                                                                                    | 1    |                  | 1.81             | $\text{m}\Omega$           |
| <b>QUICK OUTPUT DISCHARGE (QOD)</b>            |                                                          |                                                                                                    |      |                  |                  |                            |
| $I_{QOD}$                                      | Quick output discharge internal pull-down current on OUT | $V_{SD(F)} < V_{EN} < V_{UVLO(F)}$                                                                 | 10.8 | 22.1             | 38               | $\text{mA}$                |
| <b>OVERTEMPERATURE PROTECTION (OTP)</b>        |                                                          |                                                                                                    |      |                  |                  |                            |
| $TSD$                                          | Thermal shutdown threshold                               | $T_J$ Rising                                                                                       | 149  |                  | $^\circ\text{C}$ |                            |
| $TSD_{HYS}$                                    | Thermal shutdown hysteresis                              | $T_J$ Falling                                                                                      | 11   |                  | $^\circ\text{C}$ |                            |
| <b>TEMPERATURE SENSOR OUTPUT (TEMP/CMP)</b>    |                                                          |                                                                                                    |      |                  |                  |                            |
| $G_{TEMP}$                                     | TEMP sensor gain                                         |                                                                                                    | 2.58 | 2.65             | 2.72             | $\text{mV}/^\circ\text{C}$ |
| $V_{TEMP}$                                     | TEMP pin output voltage                                  | $T_J = 25\text{ }^\circ\text{C}$                                                                   | 672  | 678              | 685              | $\text{mV}$                |
| $I_{TMPSRC}$                                   | TEMP pin sourcing current                                |                                                                                                    | 75   | 93.4             | 115.6            | $\mu\text{A}$              |
| $I_{TMPSNK}$                                   | TEMP pin sinking current                                 |                                                                                                    | 7.6  | 10               | 14               | $\mu\text{A}$              |
| <b>COMPARATORS (TEMP/CMP, AUX)</b>             |                                                          |                                                                                                    |      |                  |                  |                            |
| $I_{CMPLKG}$                                   | TEMP/CMP input leakage current                           | $0 \leq V_{TEMP/CMP} \leq 1.2\text{ V}$ , TEMP/CMP pin configured as comparator 1 input            | 1    |                  | $\mu\text{A}$    |                            |
| $I_{AUXLKG}$                                   | AUX input leakage current                                | $0 \leq V_{AUX} \leq 1.2\text{ V}$                                                                 | 1    |                  | $\mu\text{A}$    |                            |
| $V_{CMP1REF}$                                  | Comparator 1 reference voltage                           | VCMPXREF[3:0] = 0000                                                                               | 176  | 199.5            | 224              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[3:0] = 0011                                                                               | 476  | 501.8            | 524              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[3:0] = 0111                                                                               | 876  | 900.4            | 923              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[3:0] = 1111                                                                               | 1676 | 1700.4           | 1722             | $\text{mV}$                |
| $V_{CMP2REF}$                                  | Comparator 2 reference voltage                           | VCMPXREF[7:4] = 0000                                                                               | 176  | 199.4            | 224              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[7:4] = 0011                                                                               | 476  | 500.1            | 524              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[7:4] = 0111                                                                               | 876  | 899.7            | 923              | $\text{mV}$                |
|                                                |                                                          | VCMPXREF[7:4] = 1111                                                                               | 1677 | 1699.2           | 1722             | $\text{mV}$                |
| <b>FET HEALTH MONITOR</b>                      |                                                          |                                                                                                    |      |                  |                  |                            |
| $V_{DSFLT}$                                    | FET D-S Fault Threshold                                  | $SWEN = \text{L}$                                                                                  | 0.35 | 0.49             | 0.59             | $\text{V}$                 |
| <b>ADDRESS SELECT (ADDR0/1)</b>                |                                                          |                                                                                                    |      |                  |                  |                            |
| $I_{ADDR}$                                     | ADDR0 pin pull-up current                                |                                                                                                    | 3.85 | 5.05             | 6.25             | $\mu\text{A}$              |
|                                                | ADDR1 pin pull-up current                                |                                                                                                    | 3.85 | 5.05             | 6.25             | $\mu\text{A}$              |
| <b>SINGLE POINT FAILURE (ILIM, IMON, IREF)</b> |                                                          |                                                                                                    |      |                  |                  |                            |

## 7.5 Electrical Characteristics (continued)

(Test conditions unless otherwise noted)  $-40^\circ\text{C} \leq T_J \leq 125^\circ\text{C}$ ,  $V_{IN} = 12\text{ V}$ ,  $VDD = 12\text{ V}$ ,  $OUT = \text{Open}$ ,  $V_{EN/UVLO} = 2\text{ V}$ ,  $SWEN = 10\text{ k}\Omega$  pull-up to 5 V,  $R_{ILIM} = 550\text{ }\Omega$ ,  $R_{IMON} = 1.1\text{ k}\Omega$ ,  $DVDT = \text{Open}$ ,  $FLT = 10\text{ k}\Omega$  pull-up to 5 V,  $PG = 10\text{ k}\Omega$  pull-up to 5 V,  $TEMP = \text{Open}$ ,  $ADDR0 = \text{Open}$ ,  $ADDR1 = \text{Open}$ ,  $SCL$ ,  $SDA$  and  $SMBA\#$  pulled up to 3.3 V. All voltages referenced to GND.

| PARAMETER          |                                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------------------------|-----------------|-----|-----|-----|------|
| $I_{OC\_BKP(LIN)}$ | Back-up overcurrent protection threshold (steady -state) |                 | 65  | 90  | 131 | A    |
| $I_{OC\_BKP(SAT)}$ | Back-up overcurrent protection threshold (start-up)      |                 | 55  | 90  | 112 | A    |

## 7.6 Logic Interface DC Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER              |                                | TEST CONDITIONS                                                  | MIN  | TYP  | MAX | UNIT          |
|------------------------|--------------------------------|------------------------------------------------------------------|------|------|-----|---------------|
| <b>GPIOx</b>           |                                |                                                                  |      |      |     |               |
| $V_{OL}$               | GPIOx output logic low         | Pin configured as output, de-asserted Low. Sink current = 20 mA. |      | 0.27 |     | V             |
| $V_{OH}$               | GPIOx output logic high        | Pin configured as output, asserted high                          | 1.7  |      |     | V             |
| $V_{IH}$               | GPIOx input logic high         | Pin configured as input                                          | 1.65 |      |     | V             |
| $V_{IL}$               | GPIOx input logic low          | Pin configured as input                                          |      | 0.75 |     | V             |
| $R_{GPIO}$             | GPIOx pin pull-down resistance | Pin configured as output, de-asserted Low                        |      | 13   |     | $\Omega$      |
| $I_{GPIOLKG}$          | GPIOx pin leakage current      | Pin configured as output, asserted high                          |      | 1    |     | $\mu\text{A}$ |
| <b>PMBus (SCL/SDA)</b> |                                |                                                                  |      |      |     |               |
| $C_{PMB-BUS}$          | PMBus Bus Capacitance          |                                                                  | 400  |      |     | pF            |
| $C_{PMB-PIN}$          | PMBus Pin Capacitance - SCL    |                                                                  |      | 10   |     | pF            |
| $C_{PMB-PIN}$          | PMBus Pin Capacitance - SDA    |                                                                  |      | 10   |     | pF            |
| $V_{PULLUP\_PMBus}$    | PMBus interface pull ups       |                                                                  | 1.62 | 3.63 |     | V             |
| $V_{IL\_PMBus}$        | SDA Input logic low            |                                                                  |      | 0.85 |     | V             |
| $V_{IL\_PMBus}$        | SCL Input logic low            |                                                                  |      | 0.85 |     | V             |
| $V_{IH\_PMBus}$        | SCL Input logic high           |                                                                  | 1.35 |      |     | V             |
| $V_{IH\_PMBus}$        | SDA Input logic high           |                                                                  | 1.35 |      |     | V             |
| $V_{OL\_PMBus}$        | Low-level output voltage - SCL | $I_{OL} = -20\text{ mA}$                                         |      | 0.4  |     | V             |
| $V_{OL\_PMBus}$        | Low-level output voltage - SDA | $I_{OL} = -20\text{ mA}$                                         |      | 0.4  |     | V             |

## 7.7 Telemetry

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                                                  | TEST CONDITIONS | MIN  | TYP       | MAX | UNIT |
|-------------------------------------|--------------------------------------------------|-----------------|------|-----------|-----|------|
| <b>Telemetry</b>                    |                                                  |                 |      |           |     |      |
| ADC Resolution                      |                                                  |                 | 10   |           |     | bits |
| ADC Voltage reference ( $V_{REF}$ ) |                                                  |                 | 1.95 |           |     | V    |
| Analog Input Range                  |                                                  |                 | 0    | $V_{REF}$ |     | V    |
| Sampling rate                       | ADC normal mode (Default)                        |                 | 460  |           |     | KHz  |
|                                     | ADC high performance mode (DEVICE_CONFIG[3] = 1) |                 | 270  |           |     | KHz  |
| DNL                                 | ADC normal mode (Default)                        |                 | 4    |           |     | LSB  |
|                                     | ADC high performance mode (DEVICE_CONFIG[3] = 1) |                 | 0.75 |           |     | LSB  |

## 7.7 Telemetry (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                                                                            | MIN   | TYP | MAX  | UNIT |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| INL                              | ADC normal mode (Default)                                                                                                                  |       |     | 6    | LSB  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1)                                                                                           |       |     | 2.9  | LSB  |
| V <sub>AUX</sub> Absolute error  | ADC normal mode (Default), V <sub>AUX</sub> = 1.95 V (Full-scale), 1 sample                                                                | -1.5  |     | 1.5  | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>AUX</sub> = 1.95 V (Full-scale), 1 sample                                         | -1    |     | 1    | %FS  |
|                                  | ADC normal mode (Default), V <sub>AUX</sub> = 1.95 V (Full-scale), 128 sample average                                                      | -1    |     | 1    | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>AUX</sub> = 1.95 V (Full-scale), 128 sample average                               | -0.5  |     | 0.5  | %FS  |
| V <sub>IN</sub> Absolute error   | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IN</sub> = 12 V, 1 sample                                                         | -1.5  |     | 1.5  | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IN</sub> = 12 V, 128 sample average                                               | -0.75 |     | 0.75 | %FS  |
| V <sub>OUT</sub> Absolute error  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>OUT</sub> = 12 V, 1 sample                                                        | -1.5  |     | 1.5  | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>OUT</sub> = 12 V, 128 sample average                                              | -0.75 |     | 0.75 | %FS  |
| V <sub>TEMP</sub> Absolute error | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>TEMP</sub> = 1.95 V (Full-scale), 1 sample                                        | -10   |     | 10   | °C   |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>TEMP</sub> = 1.95 V (Full-scale), 128 sample average                              | -8    |     | 8    | °C   |
| IMON Absolute error              | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IMON</sub> = 0.8 V, 1 sample                                                      | -1    |     | 1    | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IMON</sub> = 0.8 V, 128 sample average                                            | -0.5  |     | 0.5  | %FS  |
| P <sub>IN</sub> Absolute error   | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IN</sub> = 12 V, V <sub>IMON</sub> = 1.95 V (Full-scale), 1 sample                | -2    |     | 2    | %FS  |
|                                  | ADC high performance mode (DEVICE_CONFIG[3] = 1), V <sub>IN</sub> = 12 V, V <sub>IMON</sub> = 1.95 V (Full-scale), 128 sample average      | -1.25 |     | 1.25 | %FS  |
| E <sub>IN</sub> absolute error   | ADC high performance mode (DEVICE_CONFIG[3] = 1), Accumulated energy over 5 ms interval, V <sub>IN</sub> = 12 V, V <sub>IMON</sub> = 0.8 V | -2.5  |     | 2.5  | %    |

## 7.8 PMBus Interface Timing Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                                                                                        | TEST CONDITIONS          | MIN  | TYP  | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------------------|--------------------------|------|------|-----|------|
| <b>PMBus Timing Characteristics</b> |                                                                                        |                          |      |      |     |      |
| PMB <sub>CLKR</sub>                 | PMBus clock frequency range                                                            | PMBus Clock Requirements | 0.05 | 1.2  | MHz |      |
| t <sub>PMB-BUF</sub>                | PMBus Free time between STOP and START conditions                                      |                          | 0.5  |      |     | μs   |
| t <sub>PMB-HD-STA</sub>             | Hold time after Repeated Start Condition                                               |                          | 0.26 |      |     | μs   |
| t <sub>PMB-SU-STO</sub>             | Stop condition Setup time                                                              |                          | 0.26 |      |     | μs   |
| t <sub>PMB-HD-DAT</sub>             | SDA Hold Time                                                                          |                          | 0    |      |     | μs   |
| t <sub>PMB-SU-DAT</sub>             | SDA Setup Time                                                                         |                          | 50   |      |     | ns   |
| t <sub>PMB-TIMEOUT</sub>            | SCLK low timeout                                                                       |                          | 25   | 35   | ms  |      |
| t <sub>PMB-LOW</sub>                | SCLK low time                                                                          |                          | 0.5  |      |     | μs   |
| t <sub>PMB-HIGH</sub>               | SCLK high time                                                                         |                          | 0.26 | 50   | μs  |      |
| t <sub>R-PMB</sub>                  | SDA/SCLK rise time<br>(V <sub>IL(MAX)</sub> -150 mV to V <sub>IH(MIN)</sub> +150 mV)   | 100 kHz Class            |      | 300  | ns  |      |
|                                     |                                                                                        | 400 kHz Class            |      | 300  | ns  |      |
|                                     |                                                                                        | 1000 kHz Class           |      | 120  | ns  |      |
| t <sub>F-PMB</sub>                  | SDA/SCLK fall time,<br>(V <sub>IH(MIN)</sub> +150 mV to V <sub>IL(MAX)</sub> + 150 mV) | 100 kHz Class            |      | 1000 | ns  |      |
|                                     |                                                                                        | 400 kHz Class            |      | 300  | ns  |      |
|                                     |                                                                                        | 1000 kHz Class           |      | 120  | ns  |      |

## 7.9 External EEPROM Interface Timing Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                  |                                                                                            | TEST CONDITIONS | MIN  | TYP | MAX | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| <b>EE Interface Timing Characteristics</b> |                                                                                            |                 |      |     |     |      |
| EE <sub>CLKR</sub>                         | EECLK clock frequency range                                                                |                 |      | 0.4 | MHz |      |
| t <sub>EE-SU-STO</sub>                     | Stop condition Setup time                                                                  |                 | 0.26 |     |     | μs   |
| t <sub>EE-HD-DAT</sub>                     | EEDATA Hold Time                                                                           |                 | 0    |     |     | μs   |
| t <sub>EE-SU-DAT</sub>                     | EEDATA Setup Time                                                                          |                 | 50   |     |     | ns   |
| t <sub>HD-STA</sub>                        | Hold time after (REPEATED) START Condition                                                 |                 | 0.6  |     |     | μs   |
| t <sub>EE-LOW</sub>                        | EECLK low time                                                                             |                 | 0.5  |     |     | μs   |
| t <sub>EE-HIGH</sub>                       | EECLK high time                                                                            |                 | 0.26 | 50  | μs  |      |
| t <sub>R-EE</sub>                          | EEDATA/EECLK rise time<br>(V <sub>IL(MAX)</sub> -150 mV to V <sub>IH(MIN)</sub> +150 mV)   | 400 kHz Class   |      | 300 | ns  |      |
| t <sub>F-EE</sub>                          | EEDATA/EECLK fall time,<br>(V <sub>IH(MIN)</sub> +150 mV to V <sub>IL(MAX)</sub> + 150 mV) | 400 kHz Class   |      | 300 | ns  |      |

## 7.10 Timing Requirements

| PARAMETER       |                                               | TEST CONDITIONS                                                                           | MIN | TYP  | MAX | UNIT    |
|-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|---------|
| $t_{OVP}$       | Overvoltage protection response time          | $V_{IN} > V_{OVP(R)}$ to $SWEN \downarrow$                                                |     | 1.2  |     | $\mu s$ |
| $t_{InsDly}$    | Insertion delay                               | $V_{DD} > V_{UVP(R)}$ to $SWEN \uparrow$ , $INS\_DLY = 0x00$                              |     | 14   |     | ms      |
|                 |                                               | $V_{DD} > V_{UVP(R)}$ to $SWEN \uparrow$ , $INS\_DLY = 0x07$                              |     | 560  |     | ms      |
| $t_{FFT}$       | Fixed Fast-Trip response time Hard Short      | $I_{OUT} > 1.3 \times I_{FFT}$ to $I_{OUT} \downarrow$                                    |     | 267  |     | ns      |
| $t_{SFT}$       | Scalable Fast-Trip response time              | $I_{OUT} > 3 \times I_{OCP}$ to $I_{OUT} \downarrow$                                      |     | 343  |     | ns      |
| $t_{CMP1}$      | TEMP/CMP pin comparator (COMP1) response time | $VCMP1THR = 1 V$ , $V_{TEMP/CMP} > 1.2 \times VCMP1THR$ to $CMP1OUT \uparrow$             |     | 377  |     | ns      |
| $t_{CMP2}$      | AUX pin comparator (COMP2) response time      | $VCMP2THR = 1 V$ , $V_{AUX} > 1.2 \times VCMP1THR$ to $CMP2OUT \uparrow$                  |     | 377  |     | ns      |
| $t_{OC\_TIMER}$ | Overcurrent blanking interval                 | $I_{OUT} = 1.3 \times I_{OCP}$ , $OC\_TIMER = 0x00$                                       |     | 0    |     | ms      |
|                 |                                               | $I_{OUT} = 1.3 \times I_{OCP}$ , $OC\_TIMER = 0x14$ (Default)                             |     | 2.1  |     | ms      |
|                 |                                               | $I_{OUT} = 1.3 \times I_{OCP}$ , $OC\_TIMER = 0xFF$                                       |     | 27.3 |     | ms      |
| $t_{RETRY}$     | Auto-Retry Interval                           | $RETRY\_CONFIG[2:0] = 000$                                                                |     | 55   |     | ms      |
|                 |                                               | $RETRY\_CONFIG[2:0] = 111$                                                                |     | 6940 |     | ms      |
| $t_{EN(DG)}$    | EN/UVLO de-glitch time                        |                                                                                           |     | 12.2 |     | $\mu s$ |
| $t_{SU\_TMR}$   | Start-up timeout interval                     | $SWEN \uparrow$ to $FLT \downarrow$                                                       |     | 232  |     | ms      |
| $t_{QOD}$       | QOD enable timer                              | $V_{SD(F)} < V_{EN/UVLO} < V_{UVLO(F)}$                                                   |     | 4.38 |     | ms      |
| $t_{Discharge}$ | QOD discharge time (90% to 10% of $V_{OUT}$ ) | $V_{SD(F)} < V_{EN/UVLO} < V_{UVLO(F)}$ , $V_{IN} = 12 V$ , $C_{OUT} = 1 mF$              |     | 488  |     | ms      |
| $t_{PGA}$       | PG assertion delay                            | DEVICE_CONFIG[15] = 0, Device in steady state, $V_{OUT} > V_{OUT\_PGTH}$ to $PG \uparrow$ |     | 98   |     | $\mu s$ |
| $t_{PGD}$       | PG assertion delay                            | DEVICE_CONFIG[15] = 1, Device in steady state, $V_{OUT} > V_{OUT\_PGTH}$ to $PG \uparrow$ |     | 36.6 |     | ms      |
| $t_{PGD}$       | PG De-assertion de-glitch                     | Device in steady state, $V_{OUT} < V_{OUT\_PGTH}$ to $PG \downarrow$                      |     | 34   |     | $\mu s$ |

## 7.11 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical values are taken at  $T_J = 25^\circ\text{C}$  unless specifically noted otherwise.  $V_{IN} = 12\text{ V}$ ,  $R_{OUT} = 500\ \Omega$ ,  $C_{OUT} = 1\text{ mF}$

| PARAMETER          |                         | $C_{dVdt} = 22\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 10 | $C_{dVdt} = 22\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 00 | $C_{dVdt} = 22\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 11 | $C_{dVdt} = 33\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 10 | $C_{dVdt} = 33\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 00 | $C_{dVdt} = 33\text{ nF}$ ,<br>DEVICE_CONF<br>IG[10:9] = 11 | UNITS |
|--------------------|-------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------|
| SR <sub>ON</sub>   | Output rising slew rate | 1.99                                                        | 0.96                                                        | 2.92                                                        | 1.34                                                        | 0.66                                                        | 2.01                                                        | V/ms  |
| t <sub>D,ON</sub>  | Turn on delay           | 1.47                                                        | 2.99                                                        | 0.98                                                        | 2.19                                                        | 4.37                                                        | 1.42                                                        | ms    |
| t <sub>R</sub>     | Rise time               | 5.07                                                        | 10.36                                                       | 3.41                                                        | 7.40                                                        | 15.2                                                        | 4.94                                                        | ms    |
| t <sub>ON</sub>    | Turn on time            | 6.55                                                        | 13.36                                                       | 4.39                                                        | 9.53                                                        | 19.57                                                       | 6.36                                                        | ms    |
| t <sub>D,OFF</sub> | Turn off delay          | 1.1                                                         | 1.1                                                         | 1.1                                                         | 1.1                                                         | 1.1                                                         | 1.1                                                         | ms    |
| t <sub>F</sub>     | Fall time               | Depends on $R_{OUT}$ and $C_{OUT}$                          |                                                             |                                                             |                                                             |                                                             |                                                             | ms    |

## 7.12 Typical Characteristics



图 7-1. ON Resistance Across Temperature



图 7-2. VDD Undervoltage Thresholds Across Temperature



图 7-3. VIN Undervoltage Thresholds Across Temperature



图 7-4. VIN Undervoltage Thresholds Across Temperature (VIN\_UV\_FLT = 0x38)



图 7-5. VIN Undervoltage Thresholds Across Temperature (VIN\_UV\_FLT = 0x8D)



图 7-6. VIN Overvoltage Protection Threshold Across Temperature (VIN\_OV\_FLT = 0x0E (Default))

## 7.12 Typical Characteristics (continued)



## 7.12 Typical Characteristics (continued)



图 7-13. VIREF DAC Transfer Function



图 7-14. Steady-state Overcurrent Protection Threshold (Circuit-Breaker) Accuracy



图 7-15. ILIM Gain Across Load and Temperature



图 7-16. Startup Overcurrent Protection Threshold (Current Limit) Accuracy



图 7-17. Scalable Fast-trip Threshold Ratio Across Temperature (Steady-state)



图 7-18. Scalable Fast-trip Threshold Ratio Across Temperature (Startup)

## 7.12 Typical Characteristics (continued)



图 7-19. Fixed Fast-trip Threshold Across Temperature



图 7-20. Backup Overcurrent Protection Threshold (Startup) Accuracy



图 7-21. Backup Overcurrent Protection Threshold (Steady-state) Accuracy



图 7-22. DVDT Pin Charging Current Across Temperature



图 7-23. DVDT Gain Across Temperature



ADC high performance mode (DEVICE\_CONFIG[3] = 1)

图 7-24. ADC INL

## 7.12 Typical Characteristics (continued)



Figure 7-25. ADC Histogram (Mid-scale Analog Input)



Figure 7-26. General Purpose DAC1 Transfer Function



Figure 7-27. General Purpose DAC2 Transfer Function



Figure 7-28. General Purpose Comparators Reference DAC Transfer Function



Figure 7-29. SWEN/General Purpose Input Pin Logic Thresholds Across Temperature



Figure 7-30. PGOOD/FLT/General Purpose Output Pin Logic Level Across Temperature

## 7.12 Typical Characteristics (continued)



图 7-31. QOD Sink Current Across Temperature



图 7-32. Junction Temperature vs Load Current (No Air-Flow)



图 7-33. Junction Temperature vs Load Current (With Air-Flow)



EN held high, IN supply ramped up to 12 V. C<sub>OUT</sub> = 18 mF, C<sub>dVdt</sub> = 33 nF

图 7-34. Power Up Using Supply



IN hot-plugged to 12 V supply. C<sub>OUT</sub> = 18 mF, C<sub>dVdt</sub> = 33 nF, Insertion Delay programmed to 25 ms (INS\_DLY = 0x01)

图 7-35. Input Hot Plug



IN hot-plugged to 12 V supply. C<sub>OUT</sub> = 18 mF, C<sub>dVdt</sub> = 33 nF, Insertion Delay programmed to 560 ms (INS\_DLY = 0x07)

图 7-36. Input Hot Plug

## 7.12 Typical Characteristics (continued)



IN supply held steady at 12 V, EN pin held high, PMBus OPERATION OFF Command.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-37. Power Down Using PMBus Command



IN supply held steady at 12 V, EN pin held high, PMBus OPERATION ON Command.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-38. Power Up Using PMBus Command



IN supply held steady at 12 V, EN pin held high, PMBus POWER\_CYCLE Command.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ , Default delay setting (RETRY\_CONFIG[2:0] = 000b)

图 7-39. Power Cycle Using PMBus Command



IN supply held steady at 12 V, EN pin toggled from low to high.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-40. Power Up Using EN



IN supply held steady at 12 V, EN pin toggled from high to low.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ ,  $I_{LOAD} = 50 \text{ A}$

图 7-41. Power Down Using EN



IN supply held steady at 12 V, EN pin toggled from high to low.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ ,  $I_{LOAD} = 0 \text{ A}$

图 7-42. Power Down Using EN Without Output Discharge

## 7.12 Typical Characteristics (continued)



IN supply held steady at 12 V, EN pin pulled down to 1 V for > 5 ms.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ ,  $I_{LOAD} = 0 \text{ A}$

图 7-43. Power Down Using EN With Output Discharge



VIN Undervoltage falling threshold programmed to 10.8 V (VIN\_UV\_FLT = 0x8D), EN held high, IN supply ramped down from 12 V to 10.5 V and then ramped up again to 12 V.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-44. Input Undervoltage Protection



VIN Overvoltage rising threshold programmed to 13.78 V (VIN\_OV\_FLT = 0x0B), EN held high, IN supply ramped up from 12 V to 15 V and then ramped down again to 12 V.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-45. Input Overvoltage Protection



VIN Overvoltage rising threshold programmed to 13.78 V (VIN\_OV\_FLT = 0x0B), EN held high, IN supply ramped up from 12 V to 15 V and then ramped down again to 12 V.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$

图 7-46. Input Overvoltage Protection



IN supply held steady at 12 V, EN toggled from low to high.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ , DVDT scaling at 100 % (default, DEVICE\_CONFIG[10:9] = 10b)

图 7-47. Inrush Current Control



IN supply held steady at 12 V, EN toggled from low to high.  $C_{OUT} = 18 \text{ mF}$ ,  $C_{dVdt} = 33 \text{ nF}$ , DVDT scaling at 50 % (DEVICE\_CONFIG[10:9] = 00b)

图 7-48. Inrush Current Control

## 7.12 Typical Characteristics (continued)



**Figure 7-49. Power Good Assertion**



**Figure 7-50. Power Good Assertion**



**Figure 7-51. Transient Overcurrent Blanking**



**Figure 7-52. Overcurrent Protection**



**Figure 7-53. Fault Response - Latch-off**



**Figure 7-54. Fault Response - Auto-retry**

## 7.12 Typical Characteristics (continued)



Device in steady-state, Load current ramped up from 50 A to 70 A for 100 ms and then ramped down to 0 A. OCP threshold set to 55 A, Overcurrent blanking delay set to 15 ms (OC\_TIMER = 0x89), Auto-retry 4 times configuration (RETRY\_CONFIG[5:3] = 010b), Auto-retry delay set to 55 ms (RETRY\_CONFIG[2:0] = 000b)

图 7-55. Fault Response Followed By Recovery With Auto-retry



OUT shorted to GND. IN supply held steady at 12 V, EN pin toggled from low to high.

图 7-56. Power Up into Short-Circuit Protection



Device in steady-state, OUT shorted to GND. OCP threshold set to 55 A, Short-circuit fast recovery disabled (Default, DEVICE\_CONFIG[13] = 0b)

图 7-57. Short-Circuit Protection During Steady-state



Device in steady-state, OUT shorted to GND. OCP threshold set to 55 A, Short-circuit fast recovery disabled (Default, DEVICE\_CONFIG[13] = 0b)

图 7-58. Short-Circuit Protection During Steady-state



Device in steady-state, OUT shorted to GND. OCP threshold set to 55 A, Short-circuit fast recovery enabled (Default, DEVICE\_CONFIG[13] = 1b)

图 7-59. Short-Circuit Protection During Steady-state With Fast Recovery Enabled



Sudden step in input supply voltage during steady-state causes output current spike without triggering a false fast-trip.

图 7-60. Input Line Transient Response

## 8 Detailed Description

### 8.1 Overview

The TPS25990 is an eFuse with integrated power switch to manage load voltage and load current. The device is equipped with a PMBus compatible digital interface which allows a host to control, configure, monitor and debug the device. The device starts its operation by monitoring the VDD and IN bus. When  $V_{DD}$  and  $V_{IN}$  exceed the respective Undervoltage Protection (UVP) thresholds, the device waits for the insertion delay timer duration to wait for the supply to stabilize before starting up. Next the device samples the EN/UVLO pin and SWEN pins. A high level on both these pins enables the internal MOSFET to start conducting and allows current to flow from IN to OUT. When either EN/UVLO or SWEN is held low, the internal MOSFET is turned off.

After a successful start-up sequence, the TPS25990 device now actively monitors its load current and input voltage, and controls the internal FET to ensure that the programmed overcurrent threshold is not exceeded and input overvoltage spikes are cut off. This action keeps the system safe from harmful levels of voltage and current. At the same time, a user-programmable overcurrent blanking timer allows the system to pass transient peaks in the load current profile without tripping the eFuse. Similarly, voltage transients on the supply line are intelligently masked to prevent nuisance trips. This feature ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime.

The TPS25990 allows the host to monitor various system parameters and status over the PMBus interface. It is also possible to change the device configuration over the PMBus interface to control device behavior as per system needs. This includes various warning/fault thresholds, timers and pin functions. The configuration values can also be stored in the internal non-volatile OTP memory or an external EEPROM so that the device can start up with some pre-defined configuration without host intervention at every power-up.

The TPS25990 also provides advanced telemetry features such as high speed ADC sample buffering ("digital oscilloscope") and Blackbox fault recording which simplify system design and debugging and facilitate predictive maintenance.

The device has an integrated high accuracy and high bandwidth analog load current monitor, which allows the system to precisely monitor the load current in steady state as well as during transients. This feature facilitates the implementation of advanced dynamic platform power management techniques such as Intel PSYS to maximize system power usage and throughput without sacrificing safety and reliability.

For systems needing higher load current support, the TPS25990 can be connected in parallel with other high current eFuses like TPS25985x. The TPS25990 acts as a primary controller and enables control, telemetry and configuration of the whole chain over PMBus.

All devices share current during start-up as well as steady-state to avoid over-stressing some of the devices more than others which can result in premature or partial shutdown of the parallel chain. The devices synchronize their operating states to ensure graceful start-up, shutdown and response to faults. This makes the whole chain function as a single very high current eFuse rather than a bunch of independent eFuses operating asynchronously.

The device has integrated protection circuits to ensure device safety and reliability under recommended operating conditions. The internal FET SOA is protected at all times using a thermal shutdown mechanism, which turns off the FET whenever the junction temperature ( $T_J$ ) becomes too high for the FET to operate safely.

## 8.2 Functional Block Diagram





**图 8-2. Adjustable Undervoltage Protection**

$$V_{IN(UV)} = V_{UVLO(R)} \frac{R_1 + R_2}{R_2} \quad (1)$$

The VIN UVLO fault threshold can also be programmed using PMBus® writes to VIN\_UV\_FLT register.

The EN/UVLO pin implements a bi-level threshold and can be used to control the device from an external host.

1.  $V_{EN} > V_{UVLO(R)}$ : Device is fully ON.
2.  $V_{SD(F)} < V_{EN} < V_{UVLO(F)}$ : The FET along with most of the controller circuitry is turned OFF, except for some critical bias and digital circuitry. Holding the EN/UVLO pin in this state for a duration greater than  $t_{QOD}$  activates the Output Discharge function.
3.  $V_{EN} < V_{SD(F)}$ : All active circuitry inside the part is turned OFF and it retains no digital state memory. It also resets latched faults, status flags and configuration values written to the registers through PMBus® writes.

### 8.3.2 Insertion Delay

The TPS25990 implements insertion delay at start-up to ensure the supply has stabilized before the device tries to turn on the power to the load. This is helpful in hotswap applications where a card is hot-plugged into a live backplane and can have some contact bounce before the card is firmly plugged into the connector. The device initially waits for the VDD supply to rise above the  $V_{UVP}$  threshold and all the internal bias voltages to settle. After that, the device remains off for an additional delay of  $t_{INSDLY}$  irrespective of the EN/UVLO pin condition. This action helps to prevent any unexpected behavior in the system if the device tries to turn on before the card has made firm contact with the backplane or if there is any supply ringing or noise during start-up.

The insertion delay can be changed by programming the [INS\\_DLY](#) register value in the Non-volatile memory/EEPROM using PMBus®.

### 8.3.3 Overvoltage Protection

The TPS25990 implements overvoltage lockout to protect the load from input overvoltage conditions. If the input voltage on IN exceeds the OVP rising threshold, the power FET is turned OFF within  $t_{OVP}$ . The OVP comparator on the IN pin uses a default internal overvoltage protection threshold of  $V_{OVP(R)}$ , which can be changed by programming the non-volatile configuration memory or dynamically through PMBus® register writes to the [VIN\\_OV\\_FLT](#) register. The OVP comparator has in-built hysteresis for improved noise immunity. After the voltage on IN falls below the OVP falling threshold ( $V_{OVP(F)}$ ), the FET is turned ON in a dVdt controlled manner.



**图 8-3. Input Overvoltage Protection Response**

### 8.3.4 Inrush Current, Overcurrent, and Short-Circuit Protection

TPS25990 incorporates four levels of protection against overcurrent:

1. Adjustable slew rate (dVdt) for inrush current control
2. Active current limit with an adjustable threshold ( $I_{LIM}$ ) for overcurrent protection during start-up
3. Circuit-breaker with an adjustable threshold ( $I_{OCP}$ ) and blanking timer ( $t_{OC\_TIMER}$ ) for overcurrent protection during steady-state
4. Fast-trip response to severe overcurrent faults with a programmable threshold to quickly protect against severe short-circuits under all conditions, as well as a fixed threshold ( $I_{FFT}$ ) during steady state

#### 8.3.4.1 Slew rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance, there can be a large inrush current. If the inrush current is not managed properly, it can put excessive stress on the system power supply causing it to droop and even damage the input connectors. This action can lead to unexpected restarts elsewhere in the system. The inrush current during turn-on is directly proportional to the load capacitance and rising slew rate. 式 2 can be used to find the slew rate (SR) required to limit the inrush current ( $I_{INRUSH}$ ) for a given load capacitance ( $C_{LOAD}$ ):

$$SR \left( \frac{V}{ms} \right) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)} \quad (2)$$

A capacitor can be added to the DVDT pin to control the rising slew rate and lower the inrush current during turn-on. This is also a function of the dVdt rate scaling factor which can be digitally programmed through PMBus® writes to the **DEVICE\_CONFIG** register. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using 式 3.

$$C_{dVdt} (pF) = \frac{42000 \times k}{SR \left( \frac{V}{ms} \right)} \quad (3)$$

where  $k = 1$ , if **DEVICE\_CONFIG[10:9] = 10** (Default)

$k = 0.5$ , if **DEVICE\_CONFIG[10:9] = 00**

$k = 0.75$ , if **DEVICE\_CONFIG[10:9] = 01**

$k = 1.5$ , if **DEVICE\_CONFIG[10:9] = 11**

The fastest output slew rate is achieved by leaving the dVdt pin open and setting **DEVICE\_CONFIG[10:9] = 11**.

#### 注

High turn-on slew rates in combination with high input power path inductance can result in oscillations during start-up. This can be mitigated using one or more of the following steps:

1. Reduce the input inductance.
2. Increase the capacitance on VIN pin.
3. Increase the DVDT pin capacitor value or change the DVDT scaling factor using **DEVICE\_CONFIG[10:9]** register bits to reduce the slew rate or increase the start-up time. TI recommends using a minimum start-up time of 5 ms.

#### 8.3.4.1.1 Start-Up Timeout

If the start-up is not completed, that is, the FET is not fully turned on within a certain timeout interval ( $t_{SU\_TMR}$ ) after SWEN is asserted, the device registers it as a fault. The fault status is reported in the **STATUS\_MFR\_SPECIFIC** register Bit[6]. FLT is asserted low and the device goes into latch-off or auto-retry mode depending on the **RETRY\_CONFIG** register setting.

#### 8.3.4.2 Steady-State Overcurrent Protection (Circuit-Breaker)

The TPS25990 responds to output overcurrent conditions during steady-state by performing a circuit-breaker action after a user-adjustable transient fault blanking interval. This action allows the device to support a higher peak current for a short user-defined interval but also ensures robust protection in case of persistent output faults.

The device constantly senses the output load current and provides an analog current output ( $I_{IMON}$ ) on the IMON pin which is proportional to the load current, which in turn produces a proportional voltage ( $V_{IMON}$ ) across the IMON pin resistor ( $R_{IMON}$ ) as per [式 4](#).

$$V_{IMON} = I_{OUT} \times G_{IMON} \times R_{IMON} \quad (4)$$

Where  $G_{IMON}$  is the current monitor gain ( $I_{IMON} : I_{OUT}$ )

The overcurrent condition is detected by comparing this voltage against the voltage on the IREF pin as a reference. The reference voltage ( $V_{IREF}$ ) can be controlled in two ways, which sets the overcurrent protection threshold ( $I_{OCP}$ ) accordingly.

- The reference voltage ( $V_{IREF}$ ) can be generated using internal DAC and can be changed by programming the non-volatile configuration memory or dynamically through PMBus® writes to the **VIREF** register.
- It is also possible to drive the IREF pin from an external low impedance precision reference voltage source.

The overcurrent protection threshold during steady-state ( $I_{OCP}$ ) can be calculated using [式 5](#).

$$I_{OCP} = \frac{V_{IREF}}{G_{IMON} \times R_{IMON}} \quad (5)$$

#### 注

TI recommends to add a 1 nF capacitor from IREF pin to GND for improved noise immunity.

After an overcurrent condition is detected, that is the load current exceeds the programmed current limit threshold ( $I_{OCP}$ ), but stays lower than the short-circuit threshold ( $I_{SCP}$ ), the device starts running the internal overcurrent blanking digital timer (**OC\_TIMER**). If the load current drops below the current limit threshold before

the **OC\_TIMER** expires, the circuit-breaker action is not engaged. This action allows short overload transient pulses to pass through the device without tripping the circuit. At the same time, the **OC\_TIMER** is reset so that it is at its default state before the next overcurrent event. This ensures the full blanking timer interval is provided for every overcurrent event.

If the overcurrent condition persists, the **OC\_TIMER** continues to run and after it expires, the circuit-breaker action turns off the FET immediately.

式 6 can be used to calculate the  $R_{IMON}$  value for the desired overcurrent threshold.

$$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP}} \quad (6)$$

The duration for which transients are allowed can be programmed using **OC\_TIMER** register setting through PMBus® writes.

图 8-4 illustrates the overcurrent response for TPS25990 eFuse. After the part shuts down due to a circuit-breaker fault, it either stays latched off or restarts automatically based on the **RETRY\_CONFIG** register setting.



图 8-4. Steady-state Overcurrent (Circuit-Breaker) Response

When a transient overcurrent condition (the load current exceeds the programmed current limit threshold but the OC\_TIMER does not expire) is detected, the device:

- sets the OC\_DET bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as OC\_DET and relative time stamp information
- increases the Blackbox RAM address pointer in the [BB\\_TIMER](#) register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write.

---

注

It is assumed that the [VIN\\_UV\\_WARN](#), [VIN\\_OV\\_WARN](#), and [VOUT\\_UV\\_WARN](#) events are not triggered because of a step load transient.

---

When a persistent overcurrent condition (the load current exceeds the programmed current limit threshold and the OC\_TIMER expires) is detected, the device:

- sets the FET\_OFF and NONE\_OF\_THE ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, INPUT\_STATUS, PGOODB, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the OCFLT bit in the [STATUS\\_INPUT](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting [SMBA](#), if it is not masked setting the STATUS\_IN, PGOODB, and STATUS\_OUT bits in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PG signal, if the GPIO1 pin is configured as PGOOD Output in the [GPIO\\_CONFIG\\_12](#) register
- asserts the [FLT](#) signal, if it is not masked setting the OCFLT bit high in the [FAULT\\_MASK](#) register and the GPIO2 pin is configured as [FLT](#) Output in the [GPIO\\_CONFIG\\_12](#) register

---

注

It is assumed that the [VIN\\_UV\\_WARN](#) and [VIN\\_OV\\_WARN](#) events are not triggered because of a step load transient.

---

### 8.3.4.3 Active Current Limiting During Start-Up

The TPS25990 responds to output overcurrent conditions during start-up by actively limiting the current. The device constantly senses the current flowing through the device ( $I_{DEVICE}$ ) and provides an analog current output ( $I_{ILIM}$ ) on the ILIM pin, which in turn produces a proportional voltage ( $V_{ILIM}$ ) across the ILIM pin resistor ( $R_{ILIM}$ ) as per [式 7](#).

$$V_{ILIM} = I_{DEVICE} \times G_{ILIM} \times R_{ILIM} \quad (7)$$

Where  $G_{ILIM}$  is the current monitor gain ( $I_{ILIM} : I_{DEVICE}$ )

The overcurrent condition is detected by comparing this voltage against a threshold which is a scaled voltage ( $CLREF_{SAT}$ ) derived from the reference voltage ( $V_{IREF}$ ) on the IREF pin as presented in [式 8](#).

$$CLREF_{SAT} = \frac{0.7 \times V_{IREF}}{3} \quad (8)$$

The reference voltage ( $V_{IREF}$ ) can be controlled in two ways, which sets the overcurrent protection threshold ( $I_{ILIM}$ ) accordingly.

- The reference voltage ( $V_{IREF}$ ) can be generated using internal DAC and can be changed by programming the non-volatile configuration memory or dynamically through PMBus® writes to the [VIREF](#) register.

- It is also possible to drive the IREF pin from an external low impedance precision reference voltage source.

The active current limit ( $I_{LIM}$ ) threshold during start-up can be calculated using [式 9](#).

$$I_{ILIM} = \frac{CLREF_{SAT}}{G_{ILIM} \times R_{ILIM}} \quad (9)$$

When the load current during start-up exceeds  $I_{LIM}$ , the device tries to regulate and hold the load current at  $I_{LIM}$ .

During current regulation, the output voltage drops, resulting in increased device power dissipation across the FET. If the device internal temperature ( $T_J$ ) exceeds the thermal shutdown threshold, the FET is turned off. After the part shuts down due to a TSD fault, it either stays latched off or restarts automatically after a delay based on the [RETRY\\_CONFIG](#) register setting. See [Overtemperature protection](#) section for more details on device response to overtemperature.

---

注

The active current limit block employs a foldback mechanism during start-up based on the output voltage ( $V_{OUT}$ ). When  $V_{OUT}$  is below the foldback threshold ( $V_{FB}$ ), the current limit threshold is further lowered.

---

#### 8.3.4.4 Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When an output short-circuit is detected, the internal fast-trip comparator triggers a fast protection sequence to prevent the current from building up further and causing any damage or excessive input supply droop. This action enables the user to adjust the fast-trip threshold as per system rating, rather than using a high fixed threshold which may not be suitable for all systems. The fast-trip comparator employs a scalable threshold ( $I_{SFT}$ ) which is a function of the circuit-breaker threshold ( $I_{OCP}$ ) and a digitally programmable scaling factor. The default fast-trip threshold is equal to  $2 \times I_{OCP}$  during steady-state and  $1.5 \times I_{LIM}$  during inrush. The scaling factor for steady-state fast-trip threshold can be programmed to a different value using the [DEVICE\\_CONFIG\[12:11\]](#) register bits. Available programming options are  $1.5 \times$ ,  $2 \times$ ,  $1.75 \times$  and  $2.25 \times$ . After the current exceeds the fast-trip threshold, the TPS25990 turns off the FET within  $t_{SFT}$ .

The device also employs a higher fixed fast-trip threshold ( $I_{FFT}$ ) to provide fast protection against hard short-circuits during steady-state (FET in linear region). After the current exceeds  $I_{FFT}$ , the FET is turned off completely within  $t_{FFT}$ .

The device response after a fast-trip event can be configured using the SC\_RETRY bit in the [DEVICE\\_CONFIG](#) register through PMBus® register writes or non-volatile configuration memory. There are 2 programming options available:

1. **SC\_RETRY = 0 (Default setting):** The device latches a fault and remains off till a restart is triggered either externally or through internal auto-retry mechanism as per the [RETRY\\_CONFIG](#) register setting.

When a short-circuit fault occurs with the SC\_RETRY bit in the [DEVICE\\_CONFIG](#) register low, the device:

- sets the FET\_OFF and NONE\_OF\_THE\_ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, PGOODB, and NONE\_OF\_THE\_ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the PGOODB and SC\_FLT bits in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the PGOODB and STATUS\_OUT bits in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PG signal, if the GPIO1 pin is configured as PGOOD Output in the [GPIO\\_CONFIG\\_12](#) register
- asserts the FLT signal, if it is not masked setting the SC\_FLT bit high in the [FAULT\\_MASK](#) register and the GPIO2 pin is configured as 'FLT Output' in the [GPIO\\_CONFIG\\_12](#) register

2. **SC\_RETRY = 1:** The device attempts to turn the FET back ON fully after a short de-glitch interval (30  $\mu$ s). This allows the FET to try and recover quickly after a transient overcurrent event and minimizes the output voltage droop. However, if the fault is persistent, the device enters current limit causing the junction temperature to rise and eventually enter thermal shutdown. The device latches a fault and remains off till a restart is triggered either externally or through internal auto-retry mechanism as per the [RETRY\\_CONFIG](#) register setting. See [Overtemperature Protection](#) section for details on the device response to overtemperature.

When a short-circuit fault occurs with the SC\_RETRY bit in the [DEVICE\\_CONFIG](#) register high, the device:

- sets the FET\_OFF, STATUS\_TEMP, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, MFR\_STATUS, PGOODB, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the OT\_FLT bit in the [STATUS\\_TEMP](#) register
- sets the SOA\_FLT bit in the [STATUS\\_MFR\\_SPECIFIC](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the PGOODB, MFR\_STATUS, STATUS\_TEMP, and STATUS\_OUT bits in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PG signal, if the GPIO1 pin is configured as PGOOD Output in the [GPIO\\_CONFIG\\_12](#) register
- asserts the  $\overline{\text{FLT}}$  signal, if it is not masked setting the SOA\_FLT and TEMP\_FLT bits high in the [FAULT\\_MASK](#) register and the GPIO2 pin is configured as 'FLT Output' in the [GPIO\\_CONFIG\\_12](#) register

 8-5 illustrates the short-circuit response for TPS25990 eFuse.

In some of the systems, for example blade servers and telecom equipment which house multiple hot-pluggable blades or line cards connected to a common supply backplane, there can be transients on the supply due to switching of large currents through the inductive backplane. This can result in current spikes on adjacent cards which can potentially be large enough to trigger the fast-trip comparator of the eFuse. The TPS25990 uses a proprietary algorithm to avoid nuisance tripping in such cases thereby facilitating uninterrupted system operation.

#### 注

- The VIN\_TRAN status bit in [STATUS\\_MFR\\_SPECIFIC\\_2](#) register is set to indicate if an input line transient event was detected and masked.
- The input line transient masking feature can be optionally disabled by setting the VIN\_TRAN\_DIS bit high in the [DEVICE\\_CONFIG](#) register.



图 8-5. Short-Circuit Response

### 8.3.5 Single Point Failure Mitigation

The TPS25990 relies on the proper component connections and biasing on the IMON, ILIM and IREF pins along with the appropriate threshold digital configurations to provide overcurrent and short-circuit protection under all circumstances. As an added safety measure, the device uses the following mechanisms to ensure that the device provides some form of overcurrent protection even if any of these pins are not connected correctly in the system or the associated components have a failure in the field or if the configuration registers are not programmed correctly.

#### 8.3.5.1 IMON Pin Single Point Failure

- IMON pin open:** In this case, the IMON pin voltage is internally pulled up to a higher voltage and exceeds the threshold ( $V_{REF}$ ), causing the part to perform a circuit-breaker action even if there is no significant current flowing through the device.

- **IMON pin shorted to GND directly or through a very low resistance:** In this case, the IMON pin voltage is held at a low voltage and is not allowed to exceed the threshold ( $V_{IREF}$ ) even if there is significant current flowing through the device, thereby rendering the primary overcurrent protection mechanism ineffective. The device relies on an internal overcurrent sense mechanism to provide some protection as a backup. If the device detects that the backup current sense threshold ( $I_{OC\_BKP}$ ) is exceeded but at the same time the primary overcurrent detection on IMON pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the  $FLT$  pin is asserted. At the same time, the  $SPFAIL$  status bit in [STATUS\\_MFR\\_SPECIFIC\\_2](#) register is set and the  $SMBA\#$  signal is asserted.

#### 8.3.5.2 ILIM Pin Single Point Failure

- **ILIM pin open:** In this case, the ILIM pin voltage is internally pulled up to a higher voltage and exceeds the  $V_{IREF}$  threshold, causing the part to engage the current limit even if there is no significant current flowing through the device.
- **ILIM pin shorted to GND directly or through a very low resistance:** In this case, the ILIM pin voltage is held at a low voltage and is not allowed to exceed the start-up current limit threshold even if there is significant current flowing through the device, thereby rendering the primary current limit mechanism ineffective during start-up. The device relies on an internal overcurrent detection mechanism to provide some protection as a backup. If the device detects that the load current exceeds the backup overcurrent threshold ( $I_{OC\_BKP}$ ) but at the same time the primary overcurrent detection on ILIM pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the  $FLT$  pin is asserted. At the same time, the  $SPFAIL$  status bit in [STATUS\\_MFR\\_SPECIFIC\\_2](#) register is set and the  $SMBA\#$  signal is asserted.

#### 8.3.5.3 IREF Pin Single Point Failure

- **IREF DAC set incorrectly or externally forced to higher voltage:** In this case, the IREF pin ( $V_{IREF}$ ) is pulled up internally or externally to a voltage which is higher than the target value as per the recommended  $I_{OC}$  or  $I_{LIM}$  calculations, preventing the primary circuit-breaker, active current limit, and short-circuit protection from getting triggered even if there is significant current flowing through the device. The device relies on an internal overcurrent detection mechanism to provide some protection as a backup. If the device detects that the load current exceeds backup overcurrent threshold ( $I_{OC\_BKP}$ ) but at the same time the primary overcurrent or short-circuit detection on ILIM or IMON pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the  $FLT$  pin is asserted. At the same time, the  $SPFAIL$  status bit in [STATUS\\_MFR\\_SPECIFIC\\_2](#) register is set and the  $SMBA\#$  signal is asserted.
- **IREF pin shorted to GND:** In this case, the  $V_{IREF}$  threshold is set to 0 V, causing the part to perform active current limit or circuit-breaker action even if there is no significant current flowing through the device.

#### 8.3.6 Analog Load Current Monitor (IMON)

The TPS25990 allows the system to monitor the output load current accurately by providing an analog current on the IMON pin which is proportional to the current through the FET. The benefit of having a current output is that the signal can be routed across a board without adding significant errors due to voltage drop or noise coupling from adjacent traces. The current output also allows the IMON pins of multiple eFuse devices (TPS25990 or TPS25985x) to be tied together to get the total current in a parallel configuration. The IMON signal can be converted to a voltage by dropping it across a resistor at the point of monitoring. The user can sense the voltage ( $V_{IMON}$ ) across the  $R_{IMON}$  to get a measure of the output load current using [式 10](#).

$$I_{OUT} = \frac{V_{IMON}}{G_{IMON} \times R_{IMON}} \quad (10)$$

The TPS25990 IMON circuit is designed to provide high bandwidth and high accuracy across load and temperature conditions, irrespective of board layout and other system operating conditions. This design allows the IMON signal to be used for advanced dynamic platform power management techniques such as Intel PSYS or PROCHOT to maximize system power usage and platform throughput without sacrificing safety or reliability.



图 8-6. Analog Load Current Monitor Response

注

1. The IMON pin provides load current monitoring information only during steady-state. During inrush, the IMON pin reports zero load current.
2. The ILIM pin reports the individual device load current at all times and can also be used as an analog load current monitor for each individual device.
3. TI recommends adding a 22 pF capacitor from IMON pin to GND for noise filtering purposes.
4. Care must be taken to minimize parasitic capacitance on the ILIM pin to avoid any impact on the overcurrent and short-circuit protection timing during start-up.

### 8.3.7 Overtemperature Protection

The TPS25990 employs an internal thermal shutdown mechanism to protect itself when the internal FET becomes too hot to operate safely. When the TPS25990 detects thermal overload, it shuts down. Thereafter it either remains latched-off until the device is power cycled or re-enabled, or restarts automatically after delay based on the device Auto-retry configuration.

The overtemperature threshold has a default threshold (TSD) which can be digitally programmed to a lower value using the [OT\\_FLT](#) register based on system needs.

表 8-1. Overtemperature Protection Summary

| Auto-Retry Configuration | Enter TSD                                           | Exit TSD                                                                                                                                                                |
|--------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Latch-Off                | $V_{TEMP} \geq OT\_FLT$ threshold or $T_J \geq TSD$ | $V_{TEMP} < OT\_FLT - OT_{Hys}$ or $T_J < TSD - TSD_{HYS}$<br>VDD cycled to 0 V and then above $V_{UVP(R)}$ or EN/UVLO toggled below $V_{SD(F)}$                        |
| Auto-Retry               | $V_{TEMP} \geq OT\_FLT$ threshold or $T_J \geq TSD$ | $V_{TEMP} < OT\_FLT - OT_{Hys}$ or $T_J < TSD - TSD_{HYS}$<br>Retry Timer expired or VDD cycled to 0 V and then above $V_{UVP(R)}$ or EN/UVLO toggled below $V_{SD(F)}$ |

### 8.3.8 Analog Junction Temperature Monitor (TEMP)

The TPS25990 allows the system to monitor the junction temperature ( $T_J$ ) accurately by providing an analog voltage on the TEMP pin which is proportional to the temperature of the die. This voltage is sensed by an ADC input and reported using the [READ\\_TEMPERATURE\\_1](#) PMBus® command for digital telemetry. In a multi-device parallel configuration involving TPS25990 and TPS25985x, the TEMP outputs of all devices can be tied together. In this configuration, the TEMP signal reports the temperature of the hottest device in the chain.

## 注

1. The TEMP pin voltage is used only for external monitoring and does not interfere with the overtemperature protection scheme of each individual device which is based purely on the internal temperature monitor.
2. TI recommends to add a capacitance of 22 pF on the TEMP pin to filter out glitches during system transients.

### 8.3.9 FET Health Monitoring

The TPS25990 can detect and report certain conditions which are indicative of a failure of the power path FET. If undetected or unreported, these conditions can compromise system performance either by not providing power to the load correctly or the necessary level of protection. After a FET failure is detected, the TPS25990 tries to turn off the internal FET by pulling the gate low and asserts the  $\overline{\text{FLT}}$  pin. The specific FET fault type is also reported in the [STATUS\\_MFR\\_SPECIFIC](#) status register.

- **D-S short:** D-S short can result in a constant uncontrolled power delivery path formed from source to load, either due to a board assembly defect or due to internal FET failure. This condition is detected at start-up by checking if  $V_{\text{IN-OUT}} < V_{\text{DSFLT}}$  before the FET is turned ON. If yes, the device engages the internal output discharge to try and discharge the output. If the  $V_{\text{OUT}}$  doesn't discharge below  $V_{\text{FB}}$  within a certain allowed interval, the device asserts the  $\overline{\text{FLT}}$  pin and sets the [FET\\_FAULT\\_DS](#) bit in the [STATUS\\_MFR\\_SPECIFIC](#) status register.

## 注

There is an option to disable the D-S fault detection digitally by setting the [DIS\\_VDSFLT](#) bit in the [DEVICE\\_CONFIG](#) register. This allows the device start-up into a pre-charged output without triggering the D-S fault.

- **G-D short:** The TPS25990 detects this kind of FET failure at all times by checking if the gate voltage is close to  $V_{\text{IN}}$  even when the internal control logic is trying to hold the FET in OFF condition. If this condition is detected, the device asserts the  $\overline{\text{FLT}}$  pin and sets the [FET\\_FAULT\\_GD](#) bit in the [STATUS\\_MFR\\_SPECIFIC](#) status register.
- **G-S short:** The TPS25990 detects this kind of FET failure during start-up by checking if the FET G-S voltage fails to reach the necessary overdrive voltage within a certain timeout period ( $t_{\text{SU\_TMR}}$ ) after the gate driver is turned ON. While in steady-state, if the G-S voltage becomes low before the controller logic has signaled to the gate driver to turn off the FET, it is latched as a fault. If this condition is detected, the device asserts the  $\overline{\text{FLT}}$  pin and sets the [FET\\_FAULT\\_GS](#) bit in the [STATUS\\_MFR\\_SPECIFIC](#) status register.

### 8.3.10 General Purpose Digital Input/Output Pins

The TPS25990 has four (4) general purpose digital input/output pins which can be configured for different functions as per system needs.

1. General Purpose Digital Input
2. General Purpose Digital Output
3. Fault ( $\overline{\text{FLT}}$ ) Indication Output
4. Power Good (PG) Indication Output
5. SWEN Input/Output
6. SMBus Alert (SMBA#) Indication Output
7. General Purpose Comparator-1 Output
8. General Purpose Comparator-2 Output
9. External EEPROM I2C Clock (EECLK)
10. External EEPROM I2C Data (EEDATA)

#### 8.3.10.1 Fault Response and Indication ( $\overline{\text{FLT}}$ )

表 8-2 summarizes the device response to various fault conditions.

**表 8-2. Fault Summary**

| Event or Condition                                                          | Device Response                                | Fault Latched Internally | FLT Pin Status | Pin Indication Masking Option | Delay         |
|-----------------------------------------------------------------------------|------------------------------------------------|--------------------------|----------------|-------------------------------|---------------|
| Steady-state                                                                | None                                           | N/A                      | H              | N/A                           |               |
| Inrush                                                                      | None                                           | N/A                      | H              | N/A                           |               |
| Overtemperature                                                             | Shutdown                                       | Y                        | L              | Y                             |               |
| Undervoltage (EN/UVLO)                                                      | Shutdown                                       | N                        | H              | N/A                           |               |
| Undervoltage (VDD UVP)                                                      | Shutdown                                       | N                        | H              | N/A                           |               |
| Undervoltage (VIN UVP)                                                      | Shutdown                                       | N                        | H              | N/A                           |               |
| Overvoltage (VIN OVP)                                                       | Shutdown                                       | N                        | H              | N/A                           |               |
| Transient overcurrent                                                       | None                                           | N                        | H              | N/A                           |               |
| Persistent overcurrent (steady-state)                                       | Circuit-Breaker                                | Y                        | L              | Y                             | $t_{ITIMER}$  |
| Persistent overcurrent (start-up)                                           | Current Limit                                  | N                        | H              | N/A                           |               |
| Output short-circuit                                                        | Fast-trip                                      | Y                        | L              | Y                             | $t_{FT}$      |
| Output short-circuit (Fast recovery configuration)                          | Fast-trip followed by current limited Start-up | N                        | H              | N/A                           |               |
| ILIM pin open (start-up)                                                    | Shutdown                                       | Y                        | L              | Y                             |               |
| ILIM pin short (start-up)                                                   | Shutdown (if $I_{OUT} > I_{OC\_BKP}$ )         | Y                        | L              | Y                             |               |
| ILIM pin open (steady-state)                                                | Active current sharing loop always active      | N                        | H              | N/A                           |               |
| ILIM pin short (steady-state)                                               | Active current sharing loop disabled           | N                        | H              | N/A                           |               |
| IMON pin open (steady-state)                                                | Shutdown                                       | Y                        | L              | Y                             |               |
| IMON pin short (steady-state)                                               | Shutdown (If $I_{OUT} > I_{OC\_BKP}$ )         | Y                        | L              | Y                             | 45 $\mu$ s    |
| IREF pin open (start-up)                                                    | Shutdown (If $I_{OUT} > I_{OC\_BKP}$ )         | Y                        | L              | Y                             |               |
| IREF pin open (steady-state)                                                | Shutdown (if $I_{OUT} > I_{OC\_BKP}$ )         | Y                        | L              | Y                             | $t_{ITIMER}$  |
| IREF pin short (steady-state)                                               | Shutdown                                       | Y                        | L              | Y                             |               |
| IREF pin short (start-up)                                                   | Shutdown                                       | Y                        | L              | Y                             |               |
| Start-up timeout                                                            | Shutdown                                       | Y                        | L              | N                             | $t_{SU\_TMR}$ |
| FET health fault (G-S)                                                      | Shutdown                                       | Y                        | L              | Y                             | 10 $\mu$ s    |
| FET health fault (G-D)                                                      | Shutdown                                       | Y                        | L              | Y                             |               |
| FET health fault (D-S)                                                      | Shutdown                                       | N                        | L              | Y                             | $t_{SU\_TMR}$ |
| External fault (SWEN pulled low externally while device is not in UV or OV) | Shutdown                                       | Y                        | L              | Y                             |               |

**表 8-2. Fault Summary (continued)**

| Event or Condition | Device Response                             | Fault Latched Internally | FLT Pin Status | Pin Indication Masking Option | Delay |
|--------------------|---------------------------------------------|--------------------------|----------------|-------------------------------|-------|
| Comparator-1 fault | Configurable through DEVICE_CONFIG register | Y                        | L              | Y                             |       |
| Comparator-2 fault | Configurable through DEVICE_CONFIG register | Y                        | L              | Y                             |       |

**注**

GPIO2 pin is configured as  $\overline{\text{FLT}}$  by default to provide an active low fault indication.  $\overline{\text{FLT}}$  is an open-drain pin and must be pulled up to an external supply. Refer to [GPIO\\_CONFIG\\_12](#) register for more details and configuration options.

The device response after a fault varies based on the [RETRY\\_CONFIG](#) register setting. The device latches a fault as per the table above and thereafter follows an auto-retry or latch-off response. For auto-retry configuration, the latched faults also trigger the start of the Auto-Retry Timer, while keeping the  $\overline{\text{FLT}}$  pin pulled low. On expiry of the timer period ( $t_{\text{RETRY}}$ ), the  $\overline{\text{FLT}}$  pin pull-down is released and the device is ready to restart automatically. When the device turns on again, it follows the usual DVDT limited start-up sequence.

The only exception to this is during Short-circuit fault when the device is configured for fast recovery using the SC\_RETRY bit in the [DEVICE\\_CONFIG](#) register. In this case, the device turns off quickly and then automatically turns back on in a current limited manner. This allows the system to try and recover quickly from any transient faults. See [Short-Circuit Protection](#) section for more details.

For faults that are latched internally, power cycling the part or pulling the EN/UVLO pin voltage below  $V_{SD(F)}$  clears the fault and the  $\overline{\text{FLT}}$  pin is de-asserted. This action also clears the Auto-retry timer. Pulling the EN/UVLO just below the UVLO threshold has no impact on the device in this condition. This is true in case of latch-off and auto-retry configurations.

In a parallel eFuse configuration involving TPS25990 and TPS25985x, the fault response is determined by the TPS25990 as the primary device. However, if the primary device fails to register a fault, there is a fail-safe mechanism in the secondary device to take control and turn off the entire chain by pulling the SWEN pin low and enter a latch-off condition. Thereafter, the device can be turned on again only by power cycling VDD below  $V_{UVP(F)}$  or by cycling EN/UVLO pin below  $V_{SD(F)}$ .

### 8.3.10.2 Power Good Indication (PG)

Power Good is an active high digital output which is asserted high to indicate when the device is in steady-state and capable of delivering maximum power.

**表 8-3. PG Indication Summary**

| Event or Condition                                                    | FET Status | PG Pin Status | PG Delay  |
|-----------------------------------------------------------------------|------------|---------------|-----------|
| Device disabled ( $V_{EN} < V_{UVLO}$ )                               | OFF        | L             | $t_{PGD}$ |
| VIN Undervoltage ( $V_{IN} < V_{UVP}$ or $V_{IN} < V_{IN\_UV\_FLT}$ ) | OFF        | L             |           |
| VDD Undervoltage ( $V_{DD} < V_{UVP}$ )                               | OFF        | L             |           |
| VIN Overvoltage ( $V_{IN} > V_{IN\_OV\_FLT}$ )                        | OFF        | L             | $t_{PGD}$ |
| Steady-state                                                          | ON         | H             | $t_{PGA}$ |
| Inrush                                                                | ON         | L             | $t_{PGA}$ |

**表 8-3. PG Indication Summary (continued)**

| Event or Condition                                                   | FET Status | PG Pin Status                                                      | PG Delay                  |
|----------------------------------------------------------------------|------------|--------------------------------------------------------------------|---------------------------|
| Transient overcurrent                                                | ON         | H                                                                  | N/A                       |
| Circuit-breaker (persistent overcurrent followed by OC_TIMER expiry) | OFF        | L                                                                  | $t_{OC\_TIMER} + t_{PGD}$ |
| Fast-trip                                                            | OFF        | L ( $V_{OUT} < V_{OUT\_PGTH}$ )<br>H ( $V_{OUT} > V_{OUT\_PGTH}$ ) | $t_{PGD}$<br>N/A          |
| Overtemperature                                                      | Shutdown   | L                                                                  | $t_{PGD}$                 |

---

注

GPIO1 pin is configured as PG output by default. Refer to [GPIO\\_CONFIG\\_12](#) register for more details and configuration options.

---

After power up, PG is pulled low initially. The device initiates an inrush sequence in which the gate driver circuit starts charging the gate capacitance from the internal charge pump. When the FET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the device is capable of delivering full power, the PG pin is asserted high after a de-glitch time ( $t_{PGA}$ ). The PG assertion delay can be optionally increased by setting the PG\_DVDT\_DLY bit in the [DEVICE\\_CONFIG](#) register.

The PG is de-asserted if the output voltage falls below a threshold at any point during normal operation or the device detects a fault (except short-circuit). The PG de-assertion threshold can be digitally programmed through the [VOUT\\_PGT](#) register. The PG de-assertion de-glitch time is  $t_{PGD}$ .



图 8-7. TPS25990 PG Timing Diagram

The PG is an open-drain pin and must be pulled up to an external supply.

注

When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

### 8.3.10.3 Parallel Device Synchronization (SWEN)

The SWEN pin is a signal which is driven high when the FET must be turned ON. When the SWEN pin is driven low (internally or externally), it signals the driver circuit to turn OFF the FET. This pin serves both as a control and handshake signal and allows multiple devices in a parallel configuration to synchronize their FET ON and OFF transitions.

**表 8-4. SWEN Summary**

| Device State                                                                         | FET Driver Status | SWEN                                                                                     |
|--------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------|
| Steady-state                                                                         | ON                | H                                                                                        |
| Inrush                                                                               | ON                | H                                                                                        |
| Overtemperature shutdown                                                             | OFF               | L                                                                                        |
| Auto-retry timer running                                                             | OFF               | L                                                                                        |
| Device disabled ( $V_{EN} < V_{UVLO}$ )                                              | OFF               | L                                                                                        |
| VIN Undervoltage ( $V_{IN} < V_{UVP}$ or $V_{IN} < V_{IN\_UV\_FLT}$ )                | OFF               | L                                                                                        |
| VDD Undervoltage ( $V_{DD} < V_{UVP}$ )                                              | OFF               | L                                                                                        |
| Insertion delay                                                                      | OFF               | L                                                                                        |
| VIN Overvoltage ( $V_{IN} > V_{IN\_OV\_FLT}$ )                                       | OFF               | L                                                                                        |
| Transient overcurrent                                                                | ON                | H                                                                                        |
| Circuit-breaker (persistent overcurrent followed by <a href="#">OC_TIMER</a> expiry) | OFF               | L                                                                                        |
| Fast-trip                                                                            | OFF               | L                                                                                        |
| Fast-trip response mono-shot running ( <a href="#">DEVICE_CONFIG[13] = 1</a> )       | OFF               | L                                                                                        |
| Fast-trip response mono-shot running ( <a href="#">DEVICE_CONFIG[13] = 1</a> )       | ON                | H                                                                                        |
| FET health fault                                                                     | OFF               | L                                                                                        |
| External fault (SWEN pulled low by secondary device in parallel chain)               | OFF               | L (held low by TPS25990 even if secondary device releases the pull down after some time) |

The SWEN is an open-drain pin and must be pulled up through a 100 kΩ resistance to an external supply generated using the input voltage to the eFuse.

**注**

1. GPIO3 pin is configured as SWEN by default. Refer to [GPIO\\_CONFIG\\_34](#) register for more details and configuration options.
2. The SWEN pullup supply needs to be powered up before the eFuse is turned on. TI recommends to use a system standby rail which is derived from the input of the eFuse and is powered up before the eFuse. The exception to this is when TPS25990 is used as a standalone device and the GPIO3 pin is digitally configured for some function other than SWEN.

In a primary and secondary parallel configuration, the SWEN pin is used by the primary device to control the ON and OFF transitions of the secondary devices. At the same time, it allows the secondary devices to communicate any faults or other conditions which can prevent it from turning on the primary device.

To maintain state machine synchronization, the devices rely on SWEN level transitions as well as timing for handshakes. This ensures all the devices turn ON and OFF synchronously and in the same manner (for

example, dVdt controlled or current limited start-up). There are also fail-safe mechanisms in the SWEN control and handshake logic to ensure the entire chain is turned off safely even if the primary device is unable to take control in case of a fault.

---

### 注

TI recommends to keep the parasitic loading on the SWEN pin to a minimum to avoid synchronization timing issues.

---

### 8.3.11 Stacking Multiple eFuses for Unlimited Scalability

For systems needing higher current than supported by a single TPS25990, it is possible to connect TPS25990 in parallel with one or more TPS25985x devices to deliver the desired total system current. Conventional eFuses do not share current evenly between themselves during steady-state due to mismatches in their path resistances (which includes the individual device  $R_{DS\text{ON}}$  variation from part to part, as well as the parasitic PCB trace resistance). This fact can lead to multiple problems in the system:

1. Some devices always carry higher current as compared to other devices, which can result in accelerated failures in those devices and an overall reduction in system operational lifetime.
2. As a result, thermal hotspots form on the board, devices, traces, and vias carrying higher current, leading to reliability concerns for the PCB. In addition, this problem makes thermal modeling and board thermal management more challenging for designers.
3. The devices carrying higher current can hit their individual circuit-breaker threshold prematurely even while the total system load current is lower than the overall circuit-breaker threshold. This action can lead to false tripping of the eFuse chain during normal operation. This has the effect of lowering the current-carrying capability of the parallel chain. In other words, the current rating of the parallel eFuse chain needs to be derated as compared to the sum of the current ratings of the individual eFuses. This de-rating factor is a function of the path resistance mismatch, the number of devices in parallel, and the individual eFuse circuit-breaker accuracy.

The need for de-rating has an adverse impact on the system design. The designer is forced to make one of these trade-offs:

1. Limit the operating load current of the system to below the derated overcurrent threshold of the eFuse chain. Essentially, it means lower platform capabilities than are supported by the power supply (PSU).
2. Increase the overall circuit-breaker threshold to allow the desired system load current to pass through without tripping. As a consequence, the power supply (PSU) must be oversized to deliver higher currents during faults to account for the degradation of the overall circuit-breaker accuracy.

In either case, the system suffers from poor power supply utilization, which can mean sub-optimal system throughput or increased installation and operating costs, or both.

The TPS25990 and TPS25985x devices use a proprietary technique to address these problems and provide unlimited scalability of the solution by paralleling as many eFuses as needed. This is incorporated without significant current imbalance or any degradation in accuracy.

For this scheme to work correctly, the devices must be connected in the following manner:

- The SWEN pins of all the devices are connected together.
- The IMON pins of all the devices need to be connected together. The  $R_{IMON}$  resistor value on the combined IMON pin can be calculated using [式 11](#).

$$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}} \quad (11)$$

- The IREF pins of all the devices need to be connected together. The TPS25990 generates the  $V_{IREF}$  reference voltage for the whole chain using its internal DAC which can be programmed using PMBus® writes to the [VIREF](#) register. This allows the overcurrent protection thresholds to be dynamically adjusted during

system operation. It is also possible to drive the IREF pin using a low impedance external precision voltage reference.

- The start-up current limit and active current sharing threshold for each device is set independently using the ILIM pin. The  $R_{ILIM}$  value for the TPS25990 must be selected based on the following equation.

$$R_{ILIM(25990)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{9} \quad (12)$$

The  $R_{ILIM}$  value for each TPS25985x must be selected based on the following equation.

$$R_{ILIM(25985)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{12} \quad (13)$$

Where N = Number of devices in parallel chain ( $1 \times \text{TPS25990} + (N - 1) \times \text{TPS25985}$ )

#### 注

- The active current sharing scheme is engaged when the current through any eFuse while in steady-state exceeds the individual current sharing threshold set by the  $R_{ILIM}$  based on [式 14](#).

$$R_{ILIM} = \frac{1.1 \times V_{IREF}}{3 \times G_{ILIM} \times I_{LIM(ACS)}} \quad (14)$$

- The active current sharing scheme is disengaged when the total system current exceeds the system overcurrent (circuit-breaker) threshold ( $I_{OCP(TOTAL)}$ ).

### 8.3.11.1 Current Balancing During Start-Up

The TPS25990 implements a proprietary current balancing mechanism during start-up, which allows TPS25990 and TPS25985x devices connected in parallel to share the inrush current and distribute the thermal stress across all the devices. This feature helps to complete a successful start-up with all the devices and avoid a scenario where some of the eFuses hit thermal shutdown prematurely. This in effect increases the inrush current capability of the parallel chain. The improved inrush performance makes it possible to support very large load capacitors on high current platforms without compromising the inrush time or system reliability.

### 8.3.12 General Purpose Comparators

The device has two (2) general purpose comparators (CMP1 and CMP2) whose inputs, thresholds and outputs can be digitally configured. This allows the user complete flexibility to use these comparators as per system needs.

#### Comparator-1:

- The positive input of the comparator can be connected to either the TEMP/CMP pin, or internally to the IMON pin. Refer to the [DEVICE\\_CONFIG](#) register for more details and configuration options.
- The comparator threshold can be digitally configured using an internal DAC (CMP1REF). Refer to the [VCMPxREF](#) register for more details and configuration options.
- The comparator output can be digitally configured to be an output on one of the GPIO pins or used to trigger a fault which controls the FET ON/OFF status internally. Also, the comparator output polarity can be digitally configured. Refer to the [GPIO\\_CONFIG\\_12](#), [GPIO\\_CONFIG\\_34](#), and [DEVICE\\_CONFIG](#) registers for more details and configuration options.

#### Comparator-2:

- The comparator's positive input is internally connected to the AUX pin.
- The comparator threshold can be digitally configured using an internal DAC (CMP2REF). Refer to the [VCMPxREF](#) register for more details and configuration options.
- The comparator output can be digitally configured to be an output on one of the GPIO pins or used to trigger a fault which controls the FET ON/OFF status internally. Also, the comparator output polarity can be digitally configured. Refer to the [GPIO\\_CONFIG\\_12](#), [GPIO\\_CONFIG\\_34](#), and [DEVICE\\_CONFIG](#) registers for more details and configuration options.

These comparators can be used for various purposes. Here is one such example:

- **Programmable fast overcurrent detect (PROCHOT#):** Comparator-1 is configured to take IMON pin as the input and an appropriate reference voltage is set using the internal DAC (CMP1REF) in the **VCMPxREF** register. The comparator output is configured to be brought out on one of the General Purpose I/O pins. This pin is connected to the PROCHOT# pin of the processor. When the load current crosses the set threshold, the GPIOx goes low and signals the processor to throttle down immediately.



**图 8-8. Programmable Fast Overcurrent (PROCHOT#) Detect Using Internal Comparator and General Purpose I/O**



**图 8-9. PROCHOT# Response Using Internal Comparator**

### 8.3.13 Output Discharge

The TPS25990 has an integrated output discharge function which discharges the capacitors on the OUT pin using an internal constant current ( $I_{QOD}$ ) sink path to GND. The output discharge function is activated when the EN/UVLO is held low ( $V_{SD(F)} < V_{EN} < V_{UVLO(F)}$ ) for a minimum interval ( $t_{QOD}$ ). The output discharge function helps to rapidly remove the residual charge left on large output capacitors and prevents the bus from staying at some undefined voltage for extended periods of time. The output discharge is disengaged when  $V_{OUT} < V_{FB}$  or if the device detects a fault.

The output discharge function can result in excessive power dissipation inside the device leading to an increase in junction temperature ( $T_J$ ). The output discharge is disabled if the junction temperature ( $T_J$ ) crosses the device overtemperature threshold (TSD) to avoid long-term degradation of the part.

注

In a primary and secondary parallel eFuse configuration, TI recommends to hold EN/UVLO voltage below the  $V_{UVLO(F)}$  threshold of the secondary eFuse to activate output discharge for all the eFuses in the chain.

### 8.3.14 PMBus® Digital Interface

The TPS25990 is a PMBus® target device with an embedded digital telemetry controller block. This enables bi-directional communication with a host controller using a pre-defined set of commands to control, configure, monitor and debug the system.

The TPS25990 is compliant with PMBus® specifications version 1.3 Part I and Part II.

#### 8.3.14.1 PMBus® Device Addressing

The TPS25990 uses 7-bit I2C device addressing. Up to 25 different addresses can be generated using different pin-strapping combinations on the ADDR0 and ADDR1 pins as shown in 表 8-5. This allows multiple devices to be connected to the same I2C bus.

**表 8-5. TPS25990 PMBus® Address Decoding**

| ADDR0 Pin     | ADDR1 Pin     | PMBus® Device Address                                                                                                                       |
|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Open          | Open          | 0x40 (Default). Can be overwritten with a user defined address programmed into <a href="#">PMBUS_ADDR</a> register in the Config NVM space. |
| Open          | GND           | 0x41                                                                                                                                        |
| Open          | 75 kΩ to GND  | 0x42                                                                                                                                        |
| Open          | 150 kΩ to GND | 0x43                                                                                                                                        |
| Open          | 267 kΩ to GND | 0x44                                                                                                                                        |
| GND           | Open          | 0x45                                                                                                                                        |
| GND           | GND           | 0x46                                                                                                                                        |
| GND           | 75 kΩ to GND  | 0x47                                                                                                                                        |
| GND           | 150 kΩ to GND | 0x48                                                                                                                                        |
| GND           | 267 kΩ to GND | 0x49                                                                                                                                        |
| 75 kΩ to GND  | Open          | 0x4A                                                                                                                                        |
| 75 kΩ to GND  | GND           | 0x4B                                                                                                                                        |
| 75 kΩ to GND  | 75 kΩ to GND  | 0x4C                                                                                                                                        |
| 75 kΩ to GND  | 150 kΩ to GND | 0x4D                                                                                                                                        |
| 75 kΩ to GND  | 267 kΩ to GND | 0x4E                                                                                                                                        |
| 150 kΩ to GND | Open          | 0x50                                                                                                                                        |
| 150 kΩ to GND | GND           | 0x51                                                                                                                                        |
| 150 kΩ to GND | 75 kΩ to GND  | 0x52                                                                                                                                        |
| 150 kΩ to GND | 150 kΩ to GND | 0x53                                                                                                                                        |
| 150 kΩ to GND | 267 kΩ to GND | 0x54                                                                                                                                        |
| 267 kΩ to GND | Open          | 0x55                                                                                                                                        |
| 267 kΩ to GND | GND           | 0x56                                                                                                                                        |
| 267 kΩ to GND | 75 kΩ to GND  | 0x57                                                                                                                                        |
| 267 kΩ to GND | 150 kΩ to GND | 0x58                                                                                                                                        |
| 267 kΩ to GND | 267 kΩ to GND | 0x59                                                                                                                                        |

注

1. TI recommends using low tolerance resistors on ADDR0 and ADDR1 to avoid address decoding errors.
2. TI recommends connecting 10 pF capacitors in parallel with resistors on ADDR0 and ADDR1 pins to improve noise immunity for correct address decoding.

### 8.3.14.2 SMBus™ Protocol

TPS25990 PMBus® interface is implemented over SMBus protocol using an I2C physical interface (SCL, SDA) for robust link. The following features are supported:

- Fast mode support (up to 1 MHz I2C clock speed)
- Bus timeout
- Support for Byte, Word and Block Read/Write with and without PEC
- Group command support
- SMBus Alert output pin (SMBA#) to alert/interrupt the host during certain system warning/fault events.
- Alert Response Address (ARA) support

### 8.3.14.3 SMBus™ Message Formats

TPS25990 supports the following SMBus message formats.

注

All these commands can be used with or without the optional PEC byte.



## ☒ 8-10. Send Byte



## ☒ 8-11. Receive Byte



## ☒ 8-12. Write Byte


**図 8-13. Read Byte**

**図 8-14. Write Word**

**図 8-15. Read Word**

**図 8-16. Block Read**

### 8.3.14.4 Packet Error Checking

TPS25990 supports optional PEC for all SMBus transactions.

When using packet error checking, an additional byte is added before the stop bit in each transaction.

For reads, the PEC byte is read from the target and the controller compares it to its own PEC byte calculation. For writes, the PEC byte is sent to the target from the controller, and the target compares it to its own PEC byte calculation.

After the comparison, if the PEC bytes differ, the target detects a PEC error. Thereafter, it takes the following actions as per the PMBus® Specification:

- Does not respond to or act upon the command
- Flushes the command code and any received data
- Sets the CML\_ERR bit in the [STATUS\\_BYTE](#) register

- Sets the INV\_PEC bit in the [STATUS\\_CML](#) register

and

- Notifies the controller of a fault condition by pulling the SMBA# line low

#### **8.3.14.5 Group Commands**

As required by PMBus® specification, TPS25990 supports the Group Command Protocol. The Group Command Protocol is used to send commands to more than one PMBus® target device. The commands are sent in one continuous transmission. When the target devices detect the STOP condition that ends the sending of commands, they all begin executing the command they received.

It is not necessary that all target devices receive the same command.

No more than one command can be sent to any one device in one Group Command packet.

The Group Command Protocol must not be used with commands that require the receiving device to respond with data, such as the [STATUS\\_BYTE](#) command.

The Group Command Protocol uses REPEATED START conditions to separate commands for each device. The Group Command Protocol begins with the START condition, followed by the seven bit address of the first target device to receive a command and then by the write bit zero (0). The secondary device ACKs and the host controller sends a command with the associated data byte or bytes.

After the last data byte is sent to the first device, the host controller does NOT send a STOP condition. Instead, it sends a REPEATED START condition, followed by the seven bit address of the second device to receive a command, a write bit and the command code and the associated data bytes.

If, and only if, this is the last target device to receive a command, the host controller sends a STOP condition. Otherwise, the host controller sends a REPEATED START condition and starts transmitting the address of the third device to receive a command.

This process continues until all target devices have received their command codes, data bytes, and if used and supported, PEC byte. Then when all target devices have received their information, the host controller sends a STOP condition.

If PEC is used, then each target device's sub-packet has its own PEC byte, computed only for that device's sub-packet, including that target device's address.

When the target devices who have received a command through this protocol detect the STOP condition, they are to begin execution immediately of the received command.

When using Packet Error Checking with the Group Command Protocol, the PEC byte is calculated using only the address, command and data bytes for each target device. For example, PEC 1 is calculated using Device Address 1 including the Write bit, Command Code 1, and the data associated with Command Code 1. PEC 1 need only be calculated by the device at Device Address 1.

Similarly, PEC Byte 2 is calculated using Device Address 2 including the Write bit, Command Code 2, and the data associated with Command Code 2. Device 1 must not continue calculating PEC 1 after it sees the Repeated Start.

#### **8.3.14.6 SMBus™ Alert Response Address (ARA)**

When there are multiple target devices on the bus with their SMBA# pins also tied together, if one or more target devices assert the SMBA#, the host controller needs a way to identify those target devices on the bus. It does so using the ARA mechanism, which is initiated by sending a read command to the ARA broadcast address 0x0C.



### 图 8-17. ARA Message Protocol

The ARA Automatic Mask is a mask that is set in response to a successful ARA read. An ARA read operation returns the PMBus® address of the lowest addressed target device on the bus that has its SMBA# asserted. A successful ARA read means that this target device was the one that returned its address. When a target device responds to the ARA read, it releases the SMBA# signal. When the last target device on the bus that has an SMBA# set has successfully reported its address, the SMBA# signal will de-asserted.

The way that the TPS25990 releases the SMBA# signal is by setting the ARA Automatic mask bit for all fault conditions present at the time of the ARA read. All status registers will still show the fault condition, but it will not generate an SMBA# alert on that fault again until the ARA Automatic mask is cleared by the host issuing the **CLEAR\_FAULTS** command to this part. This must be done as a routine part of servicing an SMBA# condition on a part, even if the ARA read is not done.

#### 8.3.14.7 PMBus® Commands

表 8-6 shows the list of PMBus® commands supported by the TPS25990 eFuse.

**表 8-6. TPS25990 PMBus® Commands List**

| Command Name             | Code | Type    | Description                                                                                     | PMBus® Transaction     | Default Value | Stored in On-chip Non-volatile Memory | Stored in EEPROM |
|--------------------------|------|---------|-------------------------------------------------------------------------------------------------|------------------------|---------------|---------------------------------------|------------------|
| OPERATION                | 01h  | Control | eFuse ON/OFF control                                                                            | Read/Write byte w/ PEC | 0x80          | N/A                                   | N/A              |
| CLEAR_FAULTS             | 03h  | Control | Clear all fault status bits and Blackbox RAM                                                    | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| RESTORE_FACTORY_DEFAULTS | 12h  | Control | Initialize/Reset all configuration registers to their factory default values                    | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| STORE_USER_ALL           | 15h  | Control | Store configuration values to NVM/EEPROM                                                        | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| RESTORE_USER_ALL         | 16h  | Control | Initialize all configuration registers with the user programmed values stored in NVM/EEPROM     | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| BB_ERASE                 | F5h  | Control | Erase Blackbox data in external EEPROM                                                          | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| FETCH_BB_EEPROM          | F6h  | Control | Fetch Blackbox EEPROM contents into internal shadow registers                                   | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |
| POWER_CYCLE              | D9h  | Control | Power down output and restart after a delay programmed through the <b>RETRY_CONFIG</b> register | Send byte w/ PEC       | N/A           | N/A                                   | N/A              |

表 8-6. PMBus® Commands List (continued)

| Command Name          | Code | Type      | Description                                                                                                    | PMBus® Transaction        | Default Value | Stored in On-chip Non-volatile Memory | Stored in EEPROM |
|-----------------------|------|-----------|----------------------------------------------------------------------------------------------------------------|---------------------------|---------------|---------------------------------------|------------------|
| MFR_WRITE_PROTECT     | F8h  | Control   | Enable/Disable write protection for OPERATION & POWER_CYCLE commands, configuration registers, NVM, and EEPROM | Read/write byte w/ PEC    | 0x00          | N/A                                   | N/A              |
| CAPABILITY            | 19h  | Telemetry | Supported PMBus® features                                                                                      | Read byte w/ PEC          | 0xD0          | Y                                     | N                |
| STATUS_BYTE           | 78h  | Telemetry | Status register lower byte                                                                                     | Read byte w/ PEC          | Undefined     | N                                     | N                |
| STATUS_WORD           | 79h  | Telemetry | Status register word                                                                                           | Read word w/ PEC          | Undefined     | N                                     | Y                |
| STATUS_OUT            | 7Ah  | Telemetry | OUT bus status                                                                                                 | Read byte w/ PEC          | Undefined     | N                                     | N                |
| STATUS_IOUT           | 7Bh  | Telemetry | OUT current status                                                                                             | Read byte w/ PEC          | Undefined     | N                                     | N                |
| STATUS_INPUT          | 7Ch  | Telemetry | IN bus status                                                                                                  | Read byte w/ PEC          | Undefined     | N                                     | Y                |
| STATUS_TEMP           | 7Dh  | Telemetry | Device temperature status                                                                                      | Read byte w/ PEC          | Undefined     | N                                     | N                |
| STATUS_CML            | 7Eh  | Telemetry | Communications, Memory, Logic status                                                                           | Read byte w/ PEC          | Undefined     | N                                     | N                |
| STATUS_MFR_SPECIFIC   | 80h  | Telemetry | Manufacturer specific fault status                                                                             | Read byte w/ PEC          | Undefined     | N                                     | Y                |
| STATUS_MFR_SPECIFIC_2 | F3h  | Telemetry | Additional manufacturer specific fault status                                                                  | Read word w/ PEC          | Undefined     | N                                     | N                |
| PMBUS_REVISION        | 98h  | Telemetry | PMBus® Specifications Part I and II rev 1.3                                                                    | Read byte w/ PEC          | 0x33          | Y                                     | N                |
| MFR_ID                | 99h  | Telemetry | Manufacturer name                                                                                              | Block read 2 bytes w/ PEC | "TI"          | Y                                     | N                |
| MFR_MODEL             | 9Ah  | Telemetry | Device name                                                                                                    | Block read 8 bytes w/ PEC | "TPS25990"    | Y                                     | N                |
| MFR_REVISION          | 9Bh  | Telemetry | Device revision                                                                                                | Block read 1 byte w/ PEC  | 0x01          | Y                                     | N                |
| READ_VIN              | 88h  | Telemetry | Input voltage                                                                                                  | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_VOUT             | 8Bh  | Telemetry | Output voltage                                                                                                 | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_IIN              | 89h  | Telemetry | Input current                                                                                                  | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_TEMPERATURE_1    | 8Dh  | Telemetry | Device temperature                                                                                             | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_VAUX             | D0h  | Telemetry | Auxiliary analog input voltage                                                                                 | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_PIN              | 97h  | Telemetry | Instantaneous input power                                                                                      | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_EIN              | 86h  | Telemetry | Accumulated input energy                                                                                       | Block read 6 bytes w/ PEC | Undefined     | N                                     | N                |
| READ_VIN_AVG          | DCh  | Telemetry | Average input voltage                                                                                          | Read word w/ PEC          | Undefined     | N                                     | N                |
| READ_VIN_MIN          | D1h  | Telemetry | Minimum input voltage                                                                                          | Read word w/ PEC          | Undefined     | N                                     | N                |

**表 8-6. TPS25990 PMBus® Commands List (continued)**

| Command Name    | Code | Type          | Description                                                     | PMBus® Transaction         | Default Value | Stored in On-chip Non-volatile Memory | Stored in EEPROM |
|-----------------|------|---------------|-----------------------------------------------------------------|----------------------------|---------------|---------------------------------------|------------------|
| READ_VIN_PEAK   | D2h  | Telemetry     | Peak input voltage                                              | Read word w/ PEC           | Undefined     | N                                     | Y                |
| READ_VOUT_AVG   | DDh  | Telemetry     | Average output voltage                                          | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_VOUT_MIN   | DAh  | Telemetry     | Minimum output voltage                                          | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_IIN_AVG    | DEh  | Telemetry     | Average input current                                           | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_IIN_PEAK   | D4h  | Telemetry     | Peak input current                                              | Read word w/ PEC           | Undefined     | N                                     | Y                |
| READ_TEMP_AVG   | D6h  | Telemetry     | Average device temperature                                      | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_TEMP_PEAK  | D7h  | Telemetry     | Peak device temperature                                         | Read word w/ PEC           | Undefined     | N                                     | Y                |
| READ_PIN_AVG    | DFh  | Telemetry     | Average input power                                             | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_PIN_PEAK   | D5h  | Telemetry     | Peak input power                                                | Read word w/ PEC           | Undefined     | N                                     | N                |
| READ_SAMPLE_BUF | D8h  | Telemetry     | ADC sample buffer                                               | Block read 64 bytes w/ PEC | Undefined     | N                                     | N                |
| READ_BB_RAM     | FDh  | Telemetry     | Blackbox RAM registers                                          | Block read 7 bytes w/ PEC  | Undefined     | N                                     | Y                |
| READ_BB_EEPROM  | F4h  | Telemetry     | Blackbox EEPROM content                                         | Block read 16 bytes w/ PEC | Undefined     | N                                     | Y                |
| BB_TIMER        | FAh  | Telemetry     | Blackbox tick timer                                             | Read byte w/ PEC           | Undefined     | N                                     | Y                |
| PMBUS_ADDR      | FBh  | Configuration | PMBus® device address for ADDR0 = Open and ADDR1 = Open setting | Read/write byte w/ PEC     | 0x40          | Y                                     | Y                |
| VIN_UV_WARN     | 58h  | Configuration | Input undervoltage warning threshold                            | Read/write word w/ PEC     | 0x0095        | N                                     | N                |
| VIN_UV_FLT      | 59h  | Configuration | Input undervoltage fault threshold                              | Read/write word w/ PEC     | 0x008D        | Y                                     | Y                |
| VIN_OV_WARN     | 57h  | Configuration | Input overvoltage warning threshold                             | Read/write word w/ PEC     | 0x00A5        | N                                     | N                |
| VIN_OV_FLT      | 55h  | Configuration | Input overvoltage fault threshold                               | Read/write word w/ PEC     | 0x000E        | Y                                     | Y                |
| VOUT_UV_WARN    | 43h  | Configuration | Output undervoltage warning threshold                           | Read/write word w/ PEC     | 0x0095        | N                                     | N                |
| VOUT_PGTH       | 5Fh  | Configuration | Output threshold for Power Good de-assertion                    | Read/write word w/ PEC     | 0x008D        | Y                                     | Y                |
| OT_WARN         | 51h  | Configuration | Overtemperature warning threshold                               | Read/write word w/ PEC     | 0x007E        | N                                     | N                |
| OT_FLT          | 4Fh  | Configuration | Overtemperature fault threshold                                 | Read/write word w/ PEC     | 0x0085        | Y                                     | Y                |

表 8-6. PMBus® Commands List (continued)

| Command Name    | Code | Type          | Description                                                    | PMBus® Transaction     | Default Value | Stored in On-chip Non-volatile Memory | Stored in EEPROM |
|-----------------|------|---------------|----------------------------------------------------------------|------------------------|---------------|---------------------------------------|------------------|
| PIN_OP_WARN     | 6Bh  | Configuration | Input overpower warning threshold                              | Read/write word w/ PEC | 0x00FF        | N                                     | N                |
| IIN_OC_WARN     | 5Dh  | Configuration | Input overcurrent warning threshold                            | Read/write word w/ PEC | 0x00FF        | N                                     | N                |
| VIREF           | E0h  | Configuration | Reference voltage for current regulation and protection blocks | Read/write byte w/ PEC | 0x32          | Y                                     | Y                |
| GPIO_CONFIG_1_2 | E1h  | Configuration | GPIO1 & GPIO2 configuration                                    | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |
| GPIO_CONFIG_3_4 | E2h  | Configuration | GPIO3 & GPIO4 configuration                                    | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |
| ALERT_MASK      | DBh  | Configuration | SMB Alert assertion mask                                       | Read/write word w/ PEC | 0x0100        | N                                     | N                |
| FAULT_MASK      | E3h  | Configuration | FLT assertion mask                                             | Read/write word w/ PEC | 0x0000        | Y                                     | Y                |
| DEVICE_CONFIG   | E4h  | Configuration | Device configuration                                           | Read/write word w/ PEC | 0x1400        | Y                                     | Y                |
| BB_CONFIG       | E5h  | Configuration | Blackbox configuration                                         | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |
| OC_TIMER        | E6h  | Configuration | Transient overcurrent blanking timer                           | Read/write byte w/ PEC | 0x14          | N                                     | N                |
| RETRY_CONFIG    | E7h  | Configuration | Auto-retry configuration                                       | Read/write byte w/ PEC | 0x84          | Y                                     | Y                |
| ADC_CONFIG_1    | E8h  | Configuration | ADC Configuration                                              | Read/write byte w/ PEC | 0x00          | N                                     | N                |
| ADC_CONFIG_2    | E9h  | Configuration | ADC Configuration                                              | Read/write byte w/ PEC | 0x00          | N                                     | N                |
| PK_MIN_AVG      | EAh  | Configuration | Peak/Min/Average configuration                                 | Read/write byte w/ PEC | 0x00          | N                                     | N                |
| VCMPxREF        | EBh  | Configuration | General purpose comparator reference thresholds                | Read/write byte w/ PEC | 0xFF          | Y                                     | Y                |
| PSU_VOLTAGE     | ECh  | Configuration | PSU nominal voltage                                            | Read/write byte w/ PEC | 0x9D          | N                                     | N                |
| CABLE_DROP      | EDh  | Configuration | Maximum cable voltage drop expected                            | Read/write byte w/ PEC | 0xFF          | N                                     | N                |
| GPDAC1          | F0h  | Configuration | General purpose DAC1 output current                            | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |
| GPDAC2          | F1h  | Configuration | General purpose DAC1 output voltage                            | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |
| INS_DLY         | F9h  | Configuration | Insertion delay                                                | Read/write byte w/ PEC | 0x00          | Y                                     | Y                |

### 8.3.14.7.1 Detailed Descriptions of PMBus® Commands

#### 8.3.14.7.1.1 OPERATION (01h, Read/Write Byte)

OPERATION is a PMBus® standard command that controls the FET inside the eFuse in conjunction with the input from the EN/UVLO pin. This command may be used to switch the eFuse ON and OFF under host control. It is also used to re-enable the eFuse after a fault-triggered shutdown.

This command uses the PMBus® read or write byte protocol.

**表 8-7. OPERATION Command Description**

| Bit | Name     | Value   | Description           | Default | Access     |
|-----|----------|---------|-----------------------|---------|------------|
| 7   | ON       | 1       | eFuse output enabled  | 1       | Read/Write |
|     |          | 0       | eFuse output disabled |         |            |
| 6:0 | RESERVED | 0000000 | N/A                   | 0000000 |            |

**注**

- This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.
- Writing an OFF command followed by an ON command will clear all the fault and warning bits in the status registers. Writing only an ON command after a fault-triggered shutdown will not clear the status registers.
- OFF command engages quick output discharge (QOD).

**8.3.14.7.1.2 CLEAR\_FAULTS (03h, Send Byte)**

CLEAR\_FAULTS is a standard PMBus® command that resets all latched warning/fault/status flags and de-asserts the SMBA# signal. If a fault or warning condition still exists when the CLEAR\_FAULTS command is executed, the SMBA# signal may re-assert almost immediately or may not de-assert at all. Issuing the CLEAR\_FAULTS command alone will not cause the eFuse to switch back ON in the event of a turn-off due to any fault. That must be done by issuing an [OPERATION](#) OFF command followed by [OPERATION](#) ON command or a [POWER\\_CYCLE](#) command after the fault condition is cleared, or through an auto-retry sequence. This command also clears the [BB\\_RAM](#) contents and resets the [BB\\_TIMER](#) register to zero (0). This command has no effect on Blackbox EEPROM memory contents.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

**注**

TI recommends sending the CLEAR\_FAULTS command after every successful power-up of the device to clear the warning and fault bits set in the status registers during initialization, if any. This also ensures the SMBA# is de-asserted.

**8.3.14.7.1.3 RESTORE\_FACTORY\_DEFAULTS (12h, Send Byte)**

RESTORE\_FACTORY\_DEFAULTS is a standard PMBus® command that initializes or resets all the configuration RAM registers to their hardware defaults. Read the INIT\_DONE bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register to check if initialization was completed successfully.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

**注**

This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.

**8.3.14.7.1.4 STORE\_USER\_ALL (15h, Send Byte)**

STORE\_USER\_ALL is a standard PMBus® command that writes the contents of the certain Configuration RAM registers to their respective non-volatile configuration memory (NVM) or EEPROM locations. The TPS25990 has two (2) one-time programmable banks in the NVM which are available to the users to store their custom configurations. This command will try to write to NVM Bank-1 first if it's not programmed yet. If NVM Bank-1 is

already programmed, it will attempt to write to NVM Bank-2 if it's not programmed. If NVM Bank-2 is already programmed, it will attempt to write to Page-2 of an external EEPROM if available and configured.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

---

注

- This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.
- The external EEPROM needs to be enabled by setting the EXT\_EEPROM bit in the [DEVICE\\_CONFIG](#) register. In addition, it is done by configuring two (2) of the four (4) GPIOs as EECLK and EEDATA appropriately in the [GPIO\\_CONFIG\\_12](#) and [GPIO\\_CONFIG\\_34](#) registers. Make sure those two (2) selected GPIO pins are physically connected to the EEPROM clock and data pins respectively on the board.
- The MEMORY\_FLT bit in the [STATUS\\_CML](#) register gets set if the STORE\_USER\_ALL command is unsuccessful. TI recommends reading the [STATUS\\_CML](#) register after sending the STORE\_USER\_ALL command to verify whether it was successful or not.
- The NVM inside the TPS25990x eFuse only has **two (2)** one-time programmable banks available for user programming. If an external EEPROM is not used, before sending the STORE\_USER\_ALL command the user should ensure that at least one bank of internal NVM is available for programming by reading the CONFIG\_NVM\_STAT bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register.

---

#### 8.3.14.7.1.5 RESTORE\_USER\_ALL (16h, Send Byte)

RESTORE\_USER\_ALL is a standard PMBus® command that initializes certain configuration RAM registers to their user programmed values from NVM or EEPROM.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

The device follows the following sequence in response to the command:

- If NVM Bank-2 is programmed, the device will read from Bank-2. If the computed checksum matches the saved original checksum, the NVM configuration values will be loaded into the respective registers.
- Next, if an external EEPROM is connected as described in [セクション 8.3.14.7.1.4](#), and there is a valid configuration file in Page-2 of the connected EEPROM, the device will try to read from EEPROM Page-2. If the calculated checksum matches the stored checksum, the configuration values from EEPROM will be transferred into the device configuration registers.
- If NVM Bank-2 is not programmed, the device reads NVM Bank-1. If the calculated checksum matches the stored checksum, NVM configuration values will be loaded into the configuration registers. If NVM Bank-1 is not programmed, factory default values will be retained in the registers.

---

注

- This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.
- Read the MEMORY\_FLT bit in the [STATUS\\_CML](#) register and the INIT\_DONE bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register to check if initialization was completed successfully.

---

#### 8.3.14.7.1.6 BB\_ERASE (F5h, Send Byte)

BB\_ERASE is a manufacturer specific command which fills the EEPROM Page-0 (where Blackbox information is stored) with all zeroes (0).

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

---

注

This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

---

#### 8.3.14.7.1.7 *FETCH\_BB\_EEPROM (F6h, Send Byte)*

FTECH\_BB\_EEPROM is a manufacturer specific command which loads the Blackbox contents from the external EEPROM (Page-0) into the Blackbox shadow registers internal to the device.

Those values can then be read back through PMBus® using the [READ\\_BB\\_EEPROM](#) command.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

#### 8.3.14.7.1.8 *POWER\_CYCLE (D9h, Send Byte)*

POWER\_CYCLE is a manufacturer specific command used to power down the output and power ON after a delay. The delay can be configured using the [RETRY\\_CONFIG](#) register.

This command uses the PMBus® send byte protocol. There is no data byte for this command. This command is write only.

---

注

- This command should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.
- If the device is turned OFF due a fault, issuing a POWER\_CYCLE command alone doesn't alter the state of the device. This command should be preceded by a [CLEAR\\_FAULTS](#) command.
- This command only attempts to reset the power path. Device state and register contents are preserved.
- This command also engages quick output discharge (QOD) to discharge the output load and checks if the output is fully discharged before starting again.

---

#### 8.3.14.7.1.9 *MFR\_WRITE\_PROTECT (F8h, Read/Write Byte)*

MFR\_WRITE\_PROTECT is a manufacturer specific command used to lock or unlock access to the configuration registers, NVM and EEPROM to prevent accidental/spurious PMBus® writes from altering the device configuration. It also blocks access to the [OPERATION](#), [RESTORE\\_FACTORY\\_DEFAULTS](#), [STORE\\_USER\\_ALL](#), [RESTORE\\_USER\\_ALL](#), [BB\\_ERASE](#), and [POWER\\_CYCLE](#) commands to prevent accidental/spurious PMBus® writes from altering the device state. The device is locked by default after power up or enable recycling.

This command uses the PMBus® read or write byte protocol.

A valid unlock command contains a data byte with Bit[7] equal to one (1) followed by a 7-bit password that matches a predefined pattern of 0x0100010. Writing 0xA2h in the MFR\_WRITE\_PROTECT register unlocks the device. Writing 0x00h in the MFR\_WRITE\_PROTECT register locks the device.

---

注

Writing a data byte other than 0xA2h or 0x00h in the MFR\_WRITE\_PROTECT register will not change the lock status of the device, but will generate a CML error and set the INV\_DATA bit in [STATUS\\_CML](#) register.

---

**表 8-8. MFR\_WRITE\_PROTECT Command Description**

| Bit | Name   | Value   | Description                                                | Default | Access     |
|-----|--------|---------|------------------------------------------------------------|---------|------------|
| 7   | UNLOCK | 0       | <i>Lock Bit</i><br>Configuration register/NVM space locked | 0       | Read/Write |
|     |        | 1       | Configuration register/NVM space unlocked                  |         |            |
| 6:0 | PWD    | 0000000 | <i>Password</i><br>Configuration register/NVM space locked | 0000000 |            |
|     |        | 0100010 | Configuration register/NVM space unlocked                  |         |            |

**8.3.14.7.1.10 CAPABILITY (19h, Read Byte)**

CAPABILITY is a standard PMBus® command that allows a host system to determine some key capabilities of a PMBus® device.

This command uses the PMBus® read byte protocol. There is one data byte formatted as shown in [表 8-9](#).

**表 8-9. CAPABILITY Register Description**

| Bit | Name        | Value | Description                                                           | Default | Access |
|-----|-------------|-------|-----------------------------------------------------------------------|---------|--------|
| 7   | PEC Support | 1     | <i>Packet Error Correction (PEC) support</i><br>PEC supported         | 1       | Read   |
|     |             | 0     | PEC not supported                                                     |         |        |
| 6:5 | Bus Speed   | 00    | <i>Maximum bus interface speed</i><br>100 kHz                         | 10      |        |
|     |             | 01    | 400 kHz                                                               |         |        |
|     |             | 10    | 1 MHz                                                                 |         |        |
|     |             | 11    | Reserved for future use                                               |         |        |
| 4   | SMBA/ARA    | 1     | <i>SMB Alert/Alert Response Address support</i><br>SMBA/ARA supported | 1       |        |
|     |             | 0     | SMBA/ARA not supported                                                |         |        |
| 3:0 | Reserved    | 0000  | Reserved                                                              | 0000    |        |

### 8.3.14.7.1.11 STATUS\_BYTE (78h, Read Byte)

The TPS25990 implements all PMBus® status registers relevant to an eFuse/Hot-swap power controller. [图 8-18](#) shows a bit map of the TPS25990 status register.

STATUS\_BYTE is a standard PMBus® command that returns one byte of information with a summary of the most critical faults.

This command uses the PMBus® read byte protocol.

To clear bits in this register, the underlying faults must be removed and the [CLEAR\\_FAULTS](#) command must be issued by the host controller.

**表 8-10. STATUS\_BYTE Register Description**

| Bit | Name                  | Value | Description                                                                                           | Default | Access |
|-----|-----------------------|-------|-------------------------------------------------------------------------------------------------------|---------|--------|
| 7   | BUSY                  | 1     | <i>Device busy status</i><br>Device is busy                                                           | 0       |        |
|     |                       | 0     | Device is not busy                                                                                    |         |        |
| 6   | FET_OFF               | 1     | <i>FET drive status</i><br>FET gate driver disabled                                                   | 0       |        |
|     |                       | 0     | FET gate drive enabled                                                                                |         |        |
| 5:4 | Reserved              | 00    | Reserved                                                                                              | 00      |        |
| 3   | VIN_UV_FLT            | 1     | <i>VIN undervoltage</i><br>VIN UV fault detected                                                      | 0       |        |
|     |                       | 0     | VIN UV fault not detected                                                                             |         |        |
| 2   | STATUS_TEMP           | 1     | <i>Overtemperature fault</i><br>Active bits set in <a href="#">STATUS_TEMP</a> register               | 0       | Read   |
|     |                       | 0     | No active bits set in <a href="#">STATUS_TEMP</a> register                                            |         |        |
| 1   | CML_ERR               | 1     | <i>Communication, Memory or Logic error</i><br>Active bits set in <a href="#">STATUS_CML</a> register | 0       |        |
|     |                       | 0     | No active bits set in <a href="#">STATUS_CML</a> register                                             |         |        |
| 0   | NONE_OF_THE_AB<br>OVE | 1     | An event other than the ones listed in bits 7:1 has occurred                                          | 0       |        |
|     |                       | 0     | An event other than the ones listed in bits 7:1 has not occurred                                      |         |        |

### 8.3.14.7.1.12 STATUS\_WORD (79h, Read Word)

STATUS\_WORD is a standard PMBus® command that returns two bytes of information with a summary of the eFuse fault conditions.

This command uses the PMBus® read word protocol.

To clear the bits in this register, the underlying faults must be removed and the **CLEAR\_FAULTS** command must be issued by the host controller.

The low byte of STATUS\_WORD is the same register as the **STATUS\_BYTE** command. The STATUS\_WORD register contents are described in [图 8-18](#) and [表 8-11](#).



**图 8-18. Status Register Bit Map**

**表 8-11. STATUS\_WORD Register Description**

| Bit  | Name         | Value                               | Description                                                                                             | Default | Access |
|------|--------------|-------------------------------------|---------------------------------------------------------------------------------------------------------|---------|--------|
| 15   | OUT_STATUS   | 1                                   | <i>OUTPUT fault status</i><br>Active bits set in the <b>STATUS_OUT</b> register                         | 0       |        |
|      |              | 0                                   | No active bits set in the <b>STATUS_OUT</b> register                                                    |         |        |
| 14   | IOUT_STATUS  | 1                                   | <i>IOUT fault status</i><br>Active bits set in the <b>STATUS_IOUT</b> register                          | 0       |        |
|      |              | 0                                   | No active bits set in the <b>STATUS_IOUT</b> register                                                   |         |        |
| 13   | INPUT_STATUS | 1                                   | <i>INPUT fault status</i><br>Active bits set in the <b>STATUS_INPUT</b> register                        | 0       |        |
|      |              | 0                                   | No active bits set in the <b>STATUS_INPUT</b> register                                                  |         |        |
| 12   | MFR_STATUS   | 1                                   | <i>Manufacturer specific fault status</i><br>Active bits set in the <b>STATUS_MFR_SPECIFIC</b> register | 0       | Read   |
|      |              | 0                                   | No active bits set in the <b>STATUS_MFR_SPECIFIC</b> register                                           |         |        |
| 11   | PGOODB       | 1                                   | <i>Power Good status</i><br>PGOOD de-asserted                                                           | 1       |        |
|      |              | 0                                   | PGOOD asserted                                                                                          |         |        |
| 10:9 | Reserved     | 00                                  | Reserved                                                                                                | 00      |        |
| 8    | UNKNOWN      | 1                                   | An event other than the ones listed in bits 15:1 has occurred                                           | 0       |        |
|      |              | 0                                   | An event other than the ones listed in bits 15:1 has not occurred                                       |         |        |
| 7:0  |              | Same as <b>STATUS_BYTE</b> register |                                                                                                         |         |        |

图 8-19 描绘了 **STATUS\_BYTE** 寄存器、**STATUS\_WORD** 寄存器和更详细的 **STATUS** 寄存器之间的关系。

Based on the information in these bytes, the host can get more insight by reading the appropriate status registers.



**图 8-19. Summary of the Status Registers**

#### 8.3.14.7.1.13 STATUS\_OUT (7Ah, Read Byte)

STATUS\_OUT is a standard PMBus® command that returns one data byte with contents as shown in 表 8-12.

This command uses the PMBus® read byte protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEAR\\_FAULTS](#) command must be issued by the host controller.

**表 8-12. STATUS\_OUT Register Description**

| Bit | Name         | Value | Description                                                    | Default | Access |  |
|-----|--------------|-------|----------------------------------------------------------------|---------|--------|--|
| 7:6 | Reserved     | 00    | Reserved                                                       | 00      | Read   |  |
| 5   | VOUT_UV_WARN | 1     | VOUT undervoltage warning<br>VOUT UV warning threshold crossed | 0       |        |  |
|     |              | 0     | VOUT UV warning threshold not crossed                          |         |        |  |
| 4:0 | Reserved     | 00    | Reserved                                                       | 00      |        |  |

#### 8.3.14.7.1.14 STATUS\_IOUT (7Bh, Read Byte)

STATUS\_IOUT is a standard PMBus® command that returns one data byte with contents as shown in 表 8-13.

**表 8-13. STATUS\_IOUT Register Description**

| Bit | Name     | Value    | Description | Default  | Access |
|-----|----------|----------|-------------|----------|--------|
| 7:0 | Reserved | 00000000 | Reserved    | 00000000 | Read   |

---

注

The input and output current information is identical for this device, so all the bits in this register are reserved. Refer to the [STATUS\\_INPUT](#) register instead for status information.

---

#### 8.3.14.7.1.15 STATUS\_INPUT (7Ch, Read Byte)

STATUS\_INPUT is a standard PMBus® command that returns the status flags related to input voltage, current, and power as shown in 表 8-14.

This command uses the PMBus® read byte protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEAR\\_FAULTS](#) command must be issued by the host controller.

**表 8-14. STATUS\_INPUT Register Description**

| Bit | Name        | Value | Description                                                                                                                                                                                        | Default | Access |
|-----|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| 7   | VIN_OV_FLT  | 1     | VIN overvoltage fault<br>VIN OV fault threshold crossed                                                                                                                                            | 0       |        |
|     |             | 0     | VIN OV fault threshold not crossed                                                                                                                                                                 |         |        |
| 6   | VIN_OV_WARN | 1     | VIN overvoltage warning<br>VIN OV warning threshold crossed                                                                                                                                        | 0       |        |
|     |             | 0     | VIN OV warning threshold not crossed                                                                                                                                                               |         |        |
| 5   | VIN_UV_WARN | 1     | VIN undervoltage warning<br>VIN UV warning threshold crossed                                                                                                                                       | 0       |        |
|     |             | 0     | VIN UV warning threshold not crossed                                                                                                                                                               |         |        |
| 4   | VIN_UV_FLT  | 1     | VIN undervoltage fault<br>VIN UV fault threshold crossed                                                                                                                                           | 0       | Read   |
|     |             | 0     | VIN UV fault threshold not crossed                                                                                                                                                                 |         |        |
| 3   | Reserved    | 0     | Reserved                                                                                                                                                                                           | 0       |        |
| 2   | OC_FLT      | 1     | Overcurrent fault (Inrush & steady-state)<br>Input current crossed overcurrent fault threshold (Inrush) or OC_TIMER expired after input current crossed overcurrent fault threshold (steady-state) | 0       |        |
|     |             | 0     | Input current below overcurrent fault threshold or OC_TIMER not expired                                                                                                                            |         |        |

**表 8-14. STATUS\_INPUT Register Description (continued)**

| Bit | Name       | Value | Description                                                                                           | Default | Access |
|-----|------------|-------|-------------------------------------------------------------------------------------------------------|---------|--------|
| 1   | OC_WARN    | 1     | Overcurrent warning<br>(Inrush & steady-state)<br>Input current crossed overcurrent warning threshold | 0       |        |
|     |            | 0     | Input current below overcurrent warning threshold                                                     |         |        |
| 0   | IN_OP_WARN | 1     | Overpower warning<br>Input overpower warning threshold crossed                                        | 0       |        |
|     |            | 0     | Input overpower warning threshold not crossed                                                         |         |        |

#### 8.3.14.7.1.16 STATUS\_TEMP (7Dh, Read Byte)

STATUS\_TEMP is a standard PMBus® command that returns the status flags related to the overtemperature fault and warning as shown in [表 8-15](#).

This command uses the PMBus® read byte protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEAR\\_FAULTS](#) command must be issued by the host controller.

**表 8-15. STATUS\_TEMP Register Description**

| Bit | Name     | Value  | Description                                                                                             | Default | Access |
|-----|----------|--------|---------------------------------------------------------------------------------------------------------|---------|--------|
| 7   | OT_FLT   | 1      | Overtemperature fault<br>Device temperature crossed<br>overtemperature fault threshold (TSD/<br>OT_FLT) | 0       | Read   |
|     |          | 0      | Device temperature below<br>overtemperature fault threshold (TSD/<br>OT_FLT)                            |         |        |
| 6   | OT_WARN  | 1      | Overtemperature warning<br>Device temperature crossed<br>overtemperature warning threshold              | 0       |        |
|     |          | 0      | Device temperature below<br>overtemperature warning threshold                                           |         |        |
| 5:0 | Reserved | 000000 | Reserved                                                                                                | 000000  |        |

**8.3.14.7.1.17 STATUS\_CML (7Eh, Read Byte)**

STATUS\_CML is a standard PMBus® command that returns the status flags related to communication, logic, and memory faults as shown in [表 8-16](#).

This command uses the PMBus® read byte protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEAR\\_FAULTS](#) command must be issued by the host controller.

**表 8-16. STATUS\_CML Register Description**

| Bit | Name       | Value                        | Description                                                                                                                                                                                                                       | Default | Access |
|-----|------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| 7   | INV_CMD    | 1                            | <i>Command status</i><br>Invalid/unsupported command received                                                                                                                                                                     | 0       |        |
|     |            | 0                            | Valid/supported command received                                                                                                                                                                                                  |         |        |
| 6   | INV_DATA   | 1                            | <i>Data status</i><br>Invalid/unsupported data received                                                                                                                                                                           | 0       |        |
|     |            | 0                            | Valid/supported data received                                                                                                                                                                                                     |         |        |
| 5   | INV_PEC    | 1                            | <i>Packet Error Check status</i><br>PEC failed                                                                                                                                                                                    | 0       |        |
|     |            | 0                            | PEC passed                                                                                                                                                                                                                        |         |        |
| 4   | MEMORY_FLT | 1                            | <i>Memory fault status</i><br>Memory related fault - Configuration Memory Content Invalid (Empty or corrupted)<br>OR<br><a href="#">STORE_USER_ALL</a> or <a href="#">RESTORE_USER_A</a> <a href="#">LL</a> commands unsuccessful | 0       | Read   |
|     |            |                              | 0<br>No memory related fault                                                                                                                                                                                                      |         |        |
| 3:1 | Reserved   | 000                          | Reserved                                                                                                                                                                                                                          | 000     |        |
| 0   | OTHER      | Other communications failure |                                                                                                                                                                                                                                   | 0       |        |

### 注

The SMBA# signal may be asserted due to a CML fault if the CML\_ERR is unmasked in the [ALERT\\_MASK](#) register. If there are multiple PMBus® devices on the same bus, TI recommends unmasking the CML\_ERR only while communicating with the TPS25990 and masking it at all other times. This prevents TPS25990 from asserting the SMBA# due to CML faults generated by other devices on the bus.

#### 8.3.14.7.1.18 STATUS\_MFR\_SPECIFIC (80h, Read Byte)

STATUS\_MFR\_SPECIFIC is a standard PMBus® command that returns manufacturer-specific status information as shown in [表 8-17](#).

This command uses the PMBus® read byte protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEARFAULTS](#) command must be issued by the host controller.

**表 8-17. STATUS\_MFR\_SPECIFIC Register Description**

| Bit | Name         | Value | Description                                                                                                                | Default | Access |
|-----|--------------|-------|----------------------------------------------------------------------------------------------------------------------------|---------|--------|
| 7   | FET_FAULT_GD | 1     | <i>FET fault type</i><br>Gate to drain fault                                                                               | 0       |        |
|     |              | 0     | No gate to drain fault                                                                                                     |         |        |
| 6   | FET_FAULT_GS | 1     | <i>FET fault type</i><br>Gate to source fault                                                                              | 0       |        |
|     |              | 0     | No gate to source fault                                                                                                    |         |        |
| 5   | FET_FAULT_DS | 1     | <i>FET fault type</i><br>Drain to source fault                                                                             | 0       |        |
|     |              | 0     | No drain to source fault                                                                                                   |         |        |
| 4   | BB_RAM_FULL  | 1     | <i>BB RAM fill status</i><br>Seven (7) events have been recorded                                                           | 0       |        |
|     |              | 0     | Seven (7) events not yet recorded                                                                                          |         |        |
| 3   | SOA_FLT      | 1     | <i>FET SOA status</i><br>Device turned off due to SOA limit violation                                                      | 0       | Read   |
|     |              | 0     | FET operating within SOA limit                                                                                             |         |        |
| 2   | EXT_FLT      | 1     | <i>External fault</i><br>Device turned off due to SWEN pin being pulled low externally by another device in parallel chain | 0       |        |
|     |              | 0     | SWEN pin not pulled low externally by another device in parallel chain                                                     |         |        |
| 1   | CMP2_FLT     | 1     | <i>AUX (CMP2) comparator fault indication</i><br>CMP2 fault detected                                                       | 0       |        |
|     |              | 0     | CMP2 fault not detected                                                                                                    |         |        |
| 0   | CMP1_FLT     | 1     | <i>TEMP/CMP (CMP1) comparator fault indication</i><br>CMP1 fault detected                                                  | 0       |        |
|     |              | 0     | CMP1 fault not detected                                                                                                    |         |        |

#### **8.3.14.7.1.19 STATUS\_MFR\_SPECIFIC\_2 (F3h, Read Word)**

STATUS\_MFR\_SPECIFIC\_2 is a manufacturer specific command which returns additional status information as shown in [表 8-18](#).

This command uses the PMBus® read word protocol.

To clear the bits in this register, the underlying faults must be removed and the [CLEARFAULTS](#) command must be issued by the host controller.

**表 8-18. STATUS\_MFR\_SPECIFIC\_2 Register Description**

| Bit   | Name        | Value | Description                                                                                                                                  | Default | Access |
|-------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| 15:14 | Reserved    | 00    | Reserved                                                                                                                                     | 00      |        |
| 13    | PGOODB      |       | <i>PGOOD status</i>                                                                                                                          | 0       |        |
|       |             | 1     | PGOOD low                                                                                                                                    |         |        |
| 12    | SPFAIL      |       | <i>Single point failure (ILIM/IMON/IREF)</i>                                                                                                 | 0       |        |
|       |             | 1     | Single point failure detected                                                                                                                |         |        |
| 11    | SC_FLT      |       | <i>Single point failure not detected</i>                                                                                                     | 0       |        |
|       |             | 1     | <i>Short-circuit fault</i><br>Short-circuit fault threshold crossed                                                                          |         |        |
| 10    | OC_DET      |       | <i>Short-circuit fault threshold not crossed</i>                                                                                             | 0       | Read   |
|       |             | 1     | <i>Overcurrent detected (Inrush &amp; steady-state)</i><br>Input current crossed overcurrent fault threshold but <b>OC_TIMER</b> not expired |         |        |
| 9     | EIN_OF_WARN |       | Input current below overcurrent fault threshold                                                                                              | 0       |        |
|       |             | 1     | <i>EIN register overflow</i><br>EIN register overflowed                                                                                      |         |        |
| 8     | VIN_TRAN    |       | EIN register not overflowed                                                                                                                  | 0       |        |
|       |             | 1     | <i>VIN transient warning indication</i><br>VIN transient detected                                                                            |         |        |
| 7     | EE_DET      |       | VIN transient not detected                                                                                                                   | 0       |        |
|       |             | 1     | <i>External EEPROM detect status</i><br>External EEPROM detected                                                                             |         |        |
| 0     |             |       | External EEPROM not detected                                                                                                                 |         |        |

**表 8-18. STATUS\_MFR\_SPECIFIC\_2 Register Description (continued)**

| Bit | Name            | Value | Description                                                                                                          | Default | Access |
|-----|-----------------|-------|----------------------------------------------------------------------------------------------------------------------|---------|--------|
| 6   | EE_PROG         | 1     | External EEPROM programmed status<br>External EEPROM programmed                                                      | 0       |        |
|     |                 | 0     | External EEPROM not programmed                                                                                       |         |        |
| 5   | AVG_DONE        | 1     | Average computation complete status<br>Average computation done                                                      | 0       | Read   |
|     |                 | 0     | Average computation ongoing                                                                                          |         |        |
| 4   | VIN_CABLE_FLT   | 1     | <i>Input cable fault indication</i><br>Cable fault detected                                                          | 0       |        |
|     |                 | 0     | Cable fault not detected                                                                                             |         |        |
| 3   | RETRY_REC       | 1     | <i>Fault recovery/retry status</i><br>Device has recovered from fault through auto-retry                             | 0       |        |
|     |                 | 0     | Normal power up i.e.<br>Device has not recovered from fault through auto-retry                                       |         |        |
| 2   | POWER_CYCLE_REC | 1     | <i>Power Cycle command status</i><br>Device has recovered from power cycle                                           | 0       | Read   |
|     |                 | 0     | Normal power up i.e.<br>Device has not recovered from power cycle                                                    |         |        |
| 1   | INIT_DONE       | 1     | <i>Register Initialization status</i><br>Register Initialization Complete, All default/Config values loaded into RAM | 0       | Read   |
|     |                 | 0     | Register Initialization not complete                                                                                 |         |        |

**表 8-18. STATUS\_MFR\_SPECIFIC\_2 Register Description (continued)**

| Bit | Name            | Value | Description                                         | Default | Access |
|-----|-----------------|-------|-----------------------------------------------------|---------|--------|
| 0   | CONFIG_NVM_STAT | 1     | Configuration NVM<br>Not available to be programmed | 0       | Read   |
|     |                 | 0     | Available to be programmed                          |         | Read   |

**8.3.14.7.1.20 PMBUS\_REVISION (98h, Read Byte)**

PMBUS\_REVISION is a standard PMBus® command which returns the revision of the PMBus® standard to which the device conforms.

The command has one data byte. Bits[7:4] indicate the revision of PMBus® specification Part I to which the device is compliant. Bits[3:0] indicate the revision of PMBus® specification Part II to which the device is compliant. To access this command, use the PMBus® read byte protocol.

This command returns 0x33h from the TPS25990x eFuse. This implies the device is compliant with Part I rev 1.3 and Part II rev 1.3.

**8.3.14.7.1.21 MFR\_ID (99h, Block Read)**

MFR\_ID is a standard PMBus® command that returns the manufacturer name.

This command uses the PMBus® block read protocol with a block size of two (2). This register contains 0x5449h, which represents "TI" in ASCII.

**8.3.14.7.1.22 MFR\_MODEL (9Ah, Block Read)**

MFR\_MODEL is a standard PMBus® command that returns the device part number.

This command uses the PMBus® block read protocol with a block size of eight (8). This register contains 0x5450533235393930h, which represents "TPS25990" in ASCII.

**8.3.14.7.1.23 MFR\_REVISION (9Bh, Block Read)**

MFR\_REVISION is a standard PMBus® command that returns the device revision.

This command uses the PMBus® block read protocol with a block size of one (1). This register contains 0x01h.

**8.3.14.7.1.24 READ\_VIN (88h, Read Word)**

READ\_VIN is a standard PMBus® command that returns the 10-bit measured input voltage value.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-19. READ\_VIN Register Description**

| Bit  | Name     | Description                      | Minimum Value | Maximum Value    | Access |
|------|----------|----------------------------------|---------------|------------------|--------|
| 15:0 | READ_VIN | Value measured for input voltage | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

**8.3.14.7.1.25 READ\_VOUT (8Bh, Read Word)**

READ\_VOUT is a standard PMBus® command that returns the 10-bit measured output voltage value.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-20. READ\_VOUT Register Description**

| Bit  | Name      | Description                       | Minimum Value | Maximum Value    | Access |
|------|-----------|-----------------------------------|---------------|------------------|--------|
| 15:0 | READ_VOUT | Value measured for output voltage | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

#### 8.3.14.7.1.26 READ\_IIN (89h, Read Word)

READ\_IIN is a standard PMBus® command that returns the 10-bit measured input current value.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in A.

**表 8-21. READ\_IIN Register Description**

| Bit  | Name     | Description                      | Minimum Value | Maximum Value                      | Access |
|------|----------|----------------------------------|---------------|------------------------------------|--------|
| 15:0 | READ_IIN | Value measured for input current | 0x0000 (0 A)  | 0x03FF (107250/R <sub>MON</sub> A) | Read   |

#### 8.3.14.7.1.27 READ\_TEMPERATURE\_1 (8Dh, Read Word)

READ\_TEMPERATURE\_1 is a standard PMBus® command that returns the 10-bit measured device temperature value.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value °C.

**表 8-22. READ\_TEMPERATURE\_1 Register Description**

| Bit  | Name                   | Description                           | Minimum Value    | Maximum Value   | Access |
|------|------------------------|---------------------------------------|------------------|-----------------|--------|
| 15:0 | READ_TEMPERATU<br>RE_1 | Value measured for device temperature | 0x0000 (-229 °C) | 0x03FF (501 °C) | Read   |

#### 8.3.14.7.1.28 READ\_VAUX (D0h, Read Word)

READ\_VAUX is a manufacturer specific command that reports the 10-bit measured voltage on the AUX pin.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-23. READ\_VAUX Register Description**

| Bit  | Name      | Description                                                          | Minimum Value | Maximum Value   | Access |
|------|-----------|----------------------------------------------------------------------|---------------|-----------------|--------|
| 15:0 | READ_VAUX | Value measured for auxiliary voltage source connected at the AUX pin | 0x0000 (0 V)  | 0x03FF (1.95 V) | Read   |

---

#### 注

Voltages greater than or equal to 1.95 V to ground are reported as full scale (0x03FFh). Voltages less than or equal to 0 V referenced to ground are reported as 0 V (0x0000h).

### 8.3.14.7.1.29 READ\_PIN (97h, Read Word)

READ\_PIN is a PMBus® standard command which returns the input power (input voltage multiplied by input current).

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in W.

**表 8-24. READ\_PIN Register Description**

| Bit  | Name     | Description                    | Minimum Value | Maximum Value                        | Access |
|------|----------|--------------------------------|---------------|--------------------------------------|--------|
| 15:0 | READ_PIN | Value measured for input power | 0x0000 (0 W)  | 0x03FF (2089230/R <sub>IMON</sub> W) | Read   |

### 8.3.14.7.1.30 READ\_EIN (86h, Block Read)

The READ\_EIN command is a standard PMBus® command which returns information to the host for computing the accumulated energy and average power consumption by a system powered by the eFuse. The information provided by this command is independent of any device specific averaging period, sampling frequency, or calculation algorithm.

This command uses the PMBus® block read protocol with a block size of six (6).

This command returns six (6) bytes of data. The first two (2) bytes are the two's complement and signed output of an accumulator that continuously sums samples of the instantaneous input power (the product of the samples of the input voltage and input current). These two data bytes are encoded in the DIRECT format as described in セクション 8.3.14.10. The accumulator values are scaled so that the units are in “watt-samples”. This value in “watt-samples” must be multiplied by the effective ADC sampling period to obtain the real world value of energy accumulation in joules. If Bit[3] of the [DEVICE\\_CONFIG](#) register is set to high, the effective ADC sampling period is 18  $\mu$ s (typical). Otherwise, it will be 11  $\mu$ s (typical) by default.

The third data byte, ROLLOVER\_COUNT is a count of rollover events for the accumulator. This byte is an unsigned integer indicating the number of times the accumulator has rolled over from its maximum positive value of 7FFFh to zero. The ROLLOVER\_COUNT will periodically roll over from its maximum positive value to zero. It is up to the host to keep track of the state of the ROLLOVER\_COUNT and account for the rollovers.

The other three (3) data bytes are a 24-bit unsigned integer that counts the number of samples of the instantaneous input power accumulated till now. This value will also roll over periodically from its maximum positive value to zero.

The combination of the accumulator and the rollover count may overflow within a few seconds. It is left to the host software to detect this overflow and handle it appropriately. Similarly, the sample count value will overflow. However, this event only occurs every five (5) minutes if Bit[3] of the [DEVICE\\_CONFIG](#) register is set to high, otherwise every three (3) minutes.

**表 8-25. READ\_EIN Register Description**

| BYTE | Description                      | DEFAULT | Access |
|------|----------------------------------|---------|--------|
| 0    | Power Accumulator Low Byte       | 0x00    | Read   |
| 1    | Power Accumulator High Byte      | 0x00    |        |
| 2    | Power Accumulator Rollover Count | 0x00    |        |
| 3    | Sample Count Low byte            | 0x00    |        |
| 4    | Sample Count Mid byte            | 0x00    |        |
| 5    | Sample Count High byte           | 0x00    |        |

The host uses the accumulator value and rollover count to calculate the current “energy count” in “watt-samples” using 式 15.

$$Energy\_Count = (Rollover\_Count \times Accumulator\_Roll\_Over\_Value) + Accumulator\_Value \quad (15)$$

Where the Accumulator\_Roll\_Over\_Value is the maximum possible positive value of the accumulator plus one (1). It is necessary to add one (1) to the maximum accumulator value to make the average power calculation correctly. The Accumulator\_Roll\_Over\_Value is calculated using 式 16.

$$Accumulator\_Roll\_Over\_Value = \frac{1}{m} \left[ \left\{ (Y_{MAX} + 1) \times 10^{-R} \right\} - b \right] = \frac{1}{m} \left[ \left\{ (2^{15}) \times 10^{-R} \right\} - b \right] \quad (16)$$

表 8-67 includes the “m, b, R” coefficients used in 式 16. Accumulator\_Value is obtained using the coefficients in 表 8-67 and 式 19. The real world value of energy accumulation in joules is calculated using 式 17.

$$Accumulated\_Energy = Energy\_Count \times Effective\_ADC\_Sampling\_Period \quad (17)$$

If Bit[3] of the **DEVICE\_CONFIG** register is set to high, the Effective\_ADC\_Sampling\_Period is 18  $\mu$ s (typical). Otherwise, it will be 11  $\mu$ s (typical) by default. The host calculates the average power in watt since the last reading using 式 18.

$$Average\_Power = \frac{Current\_Energy\_Count - Last\_Energy\_Count}{Current\_Sample\_Count - Last\_Sample\_Count} \quad (18)$$

### 注

The ADC HI PERF bit in the **DEVICE\_CONFIG** register) defines the ADC internal operating modes. The effective ADC sampling period is 11  $\mu$ s in normal mode and 18  $\mu$ s in high performance mode. The device is configured for normal mode by default. If it is necessary to change the ADC internal modes, it must be done before the downstream loads are enabled. It should not be changed under normal operation. This results in the wrong real world value for energy accumulation.

#### 8.3.14.7.1.31 READ\_VIN\_AVG (DCh, Read Word)

READ\_VIN\_AVG is a manufacturer-specific command that reports 10-bit average value of input voltage.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-26. READ\_VIN\_AVG Register Description**

| Bit  | Name         | Description                              | Minimum Value | Maximum Value    | Access |
|------|--------------|------------------------------------------|---------------|------------------|--------|
| 15:0 | READ_VIN_AVG | Value measured for average input voltage | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

The sample count for averaging can be programmed through PMBus® using Bit[2:0] in the **PK\_MIN\_AVG** register. The contents of READ\_VIN\_AVG register can be reset to zero (0x0000h) by setting Bit[6] in the **PK\_MIN\_AVG** register.

#### 8.3.14.7.1.32 READ\_VIN\_MIN (D1h, Read Word)

READ\_VIN\_MIN is a manufacturer-specific command that reports 10-bit minimum input voltage measured since a power-on reset or the last RESET\_MIN (Bit[5] in the **PK\_MIN\_AVG** register) made high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in 表 8-67 and 式 19, to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-27. READ\_VIN\_MIN Register Description**

| Bit  | Name         | Description                                                        | Minimum Value | Maximum Value    | Access |
|------|--------------|--------------------------------------------------------------------|---------------|------------------|--------|
| 15:0 | READ_VIN_MIN | Value measured for minimum input voltage since reset or last clear | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

**8.3.14.7.1.33 READ\_VIN\_PEAK (D2h, Read Word)**

READ\_VIN\_PEAK is a manufacturer-specific command that reports 10-bit maximum input voltage measured since a power-on reset or the last RESET\_PEAK (Bit[7] in the [PK\\_MIN\\_AVG](#) register) command issued.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-28. READ\_VIN\_PEAK Register Description**

| Bit  | Name          | Description                                                        | Minimum Value | Maximum Value    | Access |
|------|---------------|--------------------------------------------------------------------|---------------|------------------|--------|
| 15:0 | READ_VIN_PEAK | Value measured for maximum input voltage since reset or last clear | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

**8.3.14.7.1.34 READ\_VOUT\_AVG (DDh, Read Word)**

READ\_VOUT\_AVG is a manufacturer-specific command that reports 10-bit average values of output voltage telemetry. Data are updated with each data cycle, reducing averaged telemetry read latency. Average count can be programmed through PMBus® using Bit[2:0] in the [PK\\_MIN\\_AVG](#) register. The contents of READ\_VOUT\_AVG register can be reset to zero (0x0000h) by setting Bit[6] in the [PK\\_MIN\\_AVG](#) register high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-29. READ\_VOUT\_AVG Register Description**

| Bit  | Name          | Description                               | Minimum Value | Maximum Value    | Access |
|------|---------------|-------------------------------------------|---------------|------------------|--------|
| 15:0 | READ_VOUT_AVG | Value measured for average output voltage | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

**8.3.14.7.1.35 READ\_VOUT\_MIN (DAh, Read Word)**

READ\_VOUT\_MIN is a manufacturer-specific command that reports 10-bit minimum output voltage measured since a power-on reset or the last RESET\_MIN (Bit[5] in the [PK\\_MIN\\_AVG](#) register) made high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in V.

**表 8-30. READ\_VOUT\_MIN Register Description**

| Bit  | Name          | Description                                                         | Minimum Value | Maximum Value    | Access |
|------|---------------|---------------------------------------------------------------------|---------------|------------------|--------|
| 15:0 | READ_VOUT_MIN | Value measured for minimum output voltage since reset or last clear | 0x0000 (0 V)  | 0x03FF (19.48 V) | Read   |

#### 8.3.14.7.1.36 READ\_IIN\_AVG (DEh, Read Word)

READ\_IIN\_AVG is a manufacturer-specific command that reports 10-bit average values of input current telemetry. Data are updated with each data cycle, reducing averaged telemetry read latency. Average count can be programmed through PMBus® using Bit[2:0] in the [PK\\_MIN\\_AVG](#) register. The contents of READ\_IIN\_AVG register can be reset to zero (0x0000h) by setting Bit[6] in the [PK\\_MIN\\_AVG](#) register to high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in A.

**表 8-31. READ\_IIN\_AVG Register Description**

| Bit  | Name         | Description                              | Minimum Value | Maximum Value                       | Access |
|------|--------------|------------------------------------------|---------------|-------------------------------------|--------|
| 15:0 | READ_IIN_AVG | Value measured for average input current | 0x0000 (0 A)  | 0x03FF (107250/R <sub>IMON</sub> A) | Read   |

#### 8.3.14.7.1.37 READ\_IIN\_PEAK (D4h, Read Word)

READ\_IIN\_PEAK is a manufacturer-specific command that reports 10-bit maximum input current measured since a power-on reset or the last RESET\_PEAK (Bit[7] in the [PK\\_MIN\\_AVG](#) register) made high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in A.

**表 8-32. READ\_IIN\_PEAK Register Description**

| Bit  | Name          | Description                                                        | Minimum Value | Maximum Value                       | Access |
|------|---------------|--------------------------------------------------------------------|---------------|-------------------------------------|--------|
| 15:0 | READ_IIN_PEAK | Value measured for maximum input current since reset or last clear | 0x0000 (0 A)  | 0x03FF (107250/R <sub>IMON</sub> A) | Read   |

#### 8.3.14.7.1.38 READ\_TEMP\_AVG (D6h, Read Word)

The READ\_TEMP\_AVG command is a manufacturer-specific command that reports 10-bit average values of device temperature or auxiliary input voltage telemetry based on the state of Bit[7] in the [ADC\\_CONFIG\\_2](#) register. If this bit is set high, the READ\_TEMP\_AVG command reports average values of auxiliary input voltage telemetry, otherwise average values of device temperature telemetry. Default state of Bit[7] in the [ADC\\_CONFIG\\_2](#) register is low. Data are updated with each data cycle, reducing averaged telemetry read latency. Average count can be programmed through PMBus® using Bit[2:0] in the [PK\\_MIN\\_AVG](#) register. The contents of READ\_TEMP\_AVG register can be reset to zero (0x0000h) by setting Bit[6] in the [PK\\_MIN\\_AVG](#) register high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in °C or V.

**表 8-33. READ\_TEMP\_AVG Register Description**

| Bit  | Bit[7] in the<br><a href="#">ADC_CONFIG_2</a><br>register | Name          | Description                                        | Minimum Value    | Maximum Value   | Access |
|------|-----------------------------------------------------------|---------------|----------------------------------------------------|------------------|-----------------|--------|
| 15:0 | 1                                                         | READ_VAUX_AVG | Value measured for average auxiliary input voltage | 0x0000 (0 V)     | 0x03FF (1.95 V) | Read   |
|      | 0                                                         | READ_TEMP_AVG | Value measured for average device temperature      | 0x0000 (-229 °C) | 0x03FF (501 °C) |        |

Make sure to use the DIRECT format calculation coefficients correctly based on the state of Bit[7] in the [ADC\\_CONFIG\\_2](#) register.

#### 8.3.14.7.1.39 READ\_TEMP\_PEAK (D7h, Read Word)

READ\_TEMP\_PEAK is a manufacturer-specific command that reports 10-bit maximum device temperature measured since a power-on reset or the last RESET\_PEAK (Bit[7] in the [PK\\_MIN\\_AVG](#) register) made high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in °C.

**表 8-34. READ\_TEMP\_PEAK Register Description**

| Bit  | Name           | Description                                                             | Minimum Value    | Maximum Value   | Access |
|------|----------------|-------------------------------------------------------------------------|------------------|-----------------|--------|
| 15:0 | READ_TEMP_PEAK | Value measured for maximum device temperature since reset or last clear | 0x0000 (-229 °C) | 0x03FF (501 °C) | Read   |

#### 8.3.14.7.1.40 READ\_PIN\_AVG (DFh, Read Word)

READ\_PIN\_AVG is a manufacturer-specific command that reports 10-bit average values of input power telemetry. Data are updated with each data cycle, reducing averaged telemetry read latency. Average count can be programmed through PMBus® using Bit[2:0] in the [PK\\_MIN\\_AVG](#) register. The contents of this register can be reset to zero (0x0000h) by setting Bit[6] in the [PK\\_MIN\\_AVG](#) register high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in W.

**表 8-35. READ\_PIN\_AVG Register Description**

| Bit  | Name         | Description                            | Minimum Value | Maximum Value                        | Access |
|------|--------------|----------------------------------------|---------------|--------------------------------------|--------|
| 15:0 | READ_PIN_AVG | Value measured for average input power | 0x0000 (0 W)  | 0x03FF (2089230/R <sub>IMON</sub> W) | Read   |

#### 8.3.14.7.1.41 READ\_PIN\_PEAK (D5h, Read Word)

READ\_PIN\_PEAK is a manufacturer-specific command that reports 10-bit maximum input power measured since a power-on reset or the last RESET\_PEAK (Bit[7] in the [PK\\_MIN\\_AVG](#) register) made high.

This command uses the PMBus® read word protocol.

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data read from this register into a real-world value in W.

**表 8-36. READ\_PIN\_PEAK Register Description**

| Bit  | Name          | Description                                                      | Minimum Value | Maximum Value                        | Access |
|------|---------------|------------------------------------------------------------------|---------------|--------------------------------------|--------|
| 15:0 | READ_PIN_PEAK | Value measured for maximum input power since reset or last clear | 0x0000 (0 W)  | 0x03FF (2089230/R <sub>IMON</sub> W) | Read   |

#### 8.3.14.7.1.42 READ\_SAMPLE\_BUF (D8h, Block Read)

READ\_SAMPLE\_BUF is a manufacturer-specific command used to read the latest sixty-four (64) samples of a particular parameter from a round-robin ADC buffer available in the device RAM. This allows multiple ADC samples to be captured at a higher speed and read out at on go without the bottleneck of reading individual samples sequentially over the PMBus® serial interface. This allows the system designer to reconstruct the time domain profile/waveform of that parameter in a given time interval. This could be useful during design or system debugging by functioning like an in-built "digital oscilloscope". The rate at which ADC samples are updated in the buffer depends on the effective ADC sampling period and the decimation rate/sample skip count. If Bit[3] of the [DEVICE\\_CONFIG](#) register is set to high, the effective ADC sampling period is 18  $\mu$ s (typical). Otherwise, it will be 11  $\mu$ s (typical) by default. The ADC channel to sample for buffering and the decimation rate/sample skip count can be configured through the [ADC\\_CONFIG\\_2](#) register. By selecting different decimation rates, users can choose between "fine time resolution with short aperture" and "coarse time resolution with wide aperture".

This command uses the PMBus® block read protocol with a block size of sixty-four (64).

Follow the PMBus® DIRECT format conversion using the coefficients in [表 8-67](#) and [式 19](#), to convert the hexadecimal data bytes into their real-world values in the appropriate unit.

The ADC sample buffer starts buffering as soon as the device powers up. The buffering is paused under two different conditions:

1. The instant READ\_SAMPLE\_BUF command is issued. This ensures the sample buffer is not overwritten with new values while the host is reading out the previous set of values. After sixty-four (64) bytes have been read, it will again start buffering new samples.
2. In the event of a fault, which is latched internally as shown in [表 8-2](#). This ensures the snapshot of the samples prior to the fault event is preserved even if there's a delay from host in reading out the sample buffer. After issuing the [CLEAR\\_FAULTS](#) command, or writing [OPERATION OFF](#) command followed by [OPERATION ON](#) command, or toggling the EN/UVLO pin, it will again start buffering new samples.

**图 8-20. ADC Sample Buffering Example**



## 注

The ADC samples are truncated from 10-bits to 8-bits while filling up the ADC sample buffer. Make sure to use the DIRECT format calculation coefficients correctly.

#### 8.3.14.7.1.43 READ\_BB\_RAM (FDh, Block Read)

READ\_BB\_RAM is a manufacturer-specific command used to read the contents of the Blackbox buffer RAM, which is seven (7) bytes deep as described in [セクション 8.3.14.11](#).

This command uses the PMBus® block read protocol with a block size of seven (7).

[表 8-37](#) presents details of the Blackbox RAM registers. There are seven (7) Blackbox RAM registers, starting from BB\_RAM\_0 to BB\_RAM\_6. Descriptions of all seven (7) registers (BB\_RAM\_0 to BB\_RAM\_6) are identical.

**表 8-37. BB\_RAM Register Description**

| Bit | Name       | Value | Description                                                                           | Default | Access |
|-----|------------|-------|---------------------------------------------------------------------------------------|---------|--------|
| 7:5 | EVENT_ID   | 111   | Event identifier<br>VIN_UV_WARN                                                       | 000     | Read   |
|     |            | 110   | VIN_OV_WARN                                                                           |         |        |
|     |            | 101   | OC_WARN                                                                               |         |        |
|     |            | 100   | OT_WARN                                                                               |         |        |
|     |            | 011   | OC_DET                                                                                |         |        |
|     |            | 010   | VIN_TRAN                                                                              |         |        |
|     |            | 001   | IN_OP_WARN                                                                            |         |        |
|     |            | 000   | None                                                                                  |         |        |
| 4   | BB_TMR_EXP | 1     | Blackbox timer expiry<br>Blackbox timer overflowed at least once since the last event | 0       |        |
|     |            | 0     | Blackbox timer has not overflowed                                                     |         |        |
| 3:0 | BB_TICK    | 0000  | Blackbox tick timer                                                                   | 0000    |        |

The Blackbox RAM contents get reset under the following events:

- Input power recycle at VIN or VDD pin
- ENABLE recycling
- [CLEAR\\_FAULTS](#) command
- [OPERATION OFF](#) command followed by [OPERATION ON](#) command
- Initiation of an auto-retry sequence

#### **8.3.14.7.1.44 READ\_BB\_EEPROM (F4h, Block Read)**

READ\_BB\_EEPROM is a manufacturer-specific command used to read contents stored in the Blackbox shadow registers internal to the TPS25990 eFuse. Before issuing this command, the [FETCH\\_BB\\_EEPROM](#) command needs to be sent to load the Blackbox contents from the external EEPROM (Page-0) as described in [セクション 8.3.14.11](#) into the Blackbox shadow registers. READ\_BB\_EEPROM retrieves sixteen (16) bytes of Blackbox information stored in the EEPROM as shown below.

- BB\_RAM\_0 to BB\_RAM\_6 [Seven (7) bytes]
- BB\_TIMER [One (1) byte]
- STATUS\_WORD [Two (2) bytes]
- STATUS\_MFR\_SPECIFIC [One (1) byte]
- STATUS\_INPUT [One (1) byte]
- VIN\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
- IIN\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
- TEMPERATURE\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
- CHECKSUM [One (1) byte]

This command uses the PMBus® block read protocol with a block size of sixteen (16).

VIN\_PEAK, IIN\_PEAK, and TEMPERATURE\_PEAK data use the PMBus® DIRECT format. Use the coefficients in [表 8-67](#) and [式 19](#) to convert the hexadecimal data read from these registers into their real-world value in the appropriate units.

---

#### 注

The peak input voltage, input current, and temperature values are truncated from 10-bits to 8-bits while stored in an external EEPROM. Make sure to use the DIRECT format calculation coefficients correctly.

---

#### **8.3.14.7.1.45 BB\_TIMER (FAh, Read Byte)**

BB\_TIMER is a manufacturer-specific command used to read the following:

- Blackbox RAM address pointer, indicating which Blackbox RAM has been filled to date. After filling up all seven (7) Blackbox RAM locations, it resets to zero.
- Blackbox timer expiry bit, showing if the Blackbox tick timer has overflowed at least once since the last event. This bit indicates if the Blackbox RAM event entries are relatively recent or old. This bit is latched when the timer overflows and resets to zero along with the free running timer when the next event occurs.
- Blackbox tick timer, a free running timer, which is reset to zero after every event. The timer update rate can be configured through the [BB\\_CONFIG](#) register. This allows users to tradeoff between fine resolution and longer time span depending on their debugging needs.

To access the BB\_TIMER register, use the PMBus® read byte protocol. The whole content of this register resets to zero (0) at the instant the [CLEAR\\_FAULTS](#) command is issued. The details of the BB\_TIMER register are shown in [表 8-38](#).

**表 8-38. BB\_TIMER Register Description**

| Bit | Name       | Value          | Description                                                                                                           | Default | Access |
|-----|------------|----------------|-----------------------------------------------------------------------------------------------------------------------|---------|--------|
| 7:5 | BB_PTR     | 000            | <i>BB RAM address pointer</i><br>Either all seven (7) Blackbox RAM registers are empty or all are filled up till date | 000     | Read   |
|     |            | 001            | BB_RAM_0 filled up till date                                                                                          |         |        |
|     |            | 010            | BB_RAM_0 and BB_RAM_1 filled up till date                                                                             |         |        |
|     |            | 011            | BB_RAM_0, BB_RAM_1, and BB_RAM_2 filled up till date                                                                  |         |        |
|     |            | 100            | BB_RAM_0, BB_RAM_1, BB_RAM_2, and BB_RAM_3 filled up till date                                                        |         |        |
|     |            | 101            | BB_RAM_0, BB_RAM_1, BB_RAM_2, BB_RAM_3, and BB_RAM_4 filled up till date                                              |         |        |
|     |            | 110            | BB_RAM_0, BB_RAM_1, BB_RAM_2, BB_RAM_3, BB_RAM_4, and BB_RAM_5 filled up till date                                    |         |        |
|     |            | 111            | Reserved                                                                                                              |         |        |
| 4   | BB_TMR_EXP | 1              | <i>Blackbox timer expiry</i><br>Blackbox timer overflowed at least once since the last event                          | 0       |        |
|     |            | 0              | Blackbox timer has not overflowed                                                                                     |         |        |
| 3:0 | BB_TICK    | Blackbox timer |                                                                                                                       | 0000    |        |

**8.3.14.7.1.46 PMBUS\_ADDR (FBh, Read/Write Byte)**

PMBUS\_ADDR is a manufacturer-specific command used for reading and configuring a user-specific device address apart from the addresses mentioned in 表 8-5. The device uses this address for I2C communication

instead of the default value (0x40) when ADDR0 and ADDR1 pins are OPEN. This updated device address can be stored in the NVM and the device responds to this revised address upon power up next time.

This command uses the PMBus® read or write byte protocol.

#### 8.3.14.7.1.47 VIN\_UV\_WARN (58h, Read/Write Word)

VIN\_UV\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the input undervoltage warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between real word units and hexadecimal values. This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VIN ADC telemetry value. If the measured VIN value falls below the value in this register, the VIN\_UV\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the input voltage rises above the VIN\_UV\_WARN threshold, and the CLEAR\_FAULTS command is sent afterwards, this warning flag and alert are cleared.

**表 8-39. VIN\_UV\_WARN Register Description**

| Bit  | Name        | Description                          | Minimum Value | Maximum Value    | Default Value     | Access     |
|------|-------------|--------------------------------------|---------------|------------------|-------------------|------------|
| 15:0 | VIN_UV_WARN | Input undervoltage warning threshold | 0x0000 (0 V)  | 0x00FF (19.42 V) | 0x0095h (11.35 V) | Read/Write |

When an input undervoltage warning is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the STATUS\_BYTE register
- sets the INPUT\_STATUS bit in the upper byte of the STATUS\_WORD register
- sets the VIN\_UV\_WARN bit in the STATUS\_INPUT register
- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as VIN\_UV\_WARN and relative time stamp information
- increases the Blackbox RAM address pointer in the BB\_TIMER register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write.
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN bit in the ALERT\_MASK register and the GPIO4 pin is configured as SMBA# Output in the GPIO\_CONFIG\_34 register

**注**

A write command to this register should be preceded by the MFR\_WRITE\_PROTECT command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.48 VIN\_UV\_FLT (59h, Read/Write Word)

VIN\_UV\_FLT is a standard PMBus® command for configuring or reading an 8-bit threshold for the input undervoltage fault detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VIN ADC telemetry value. Once the input voltage has fallen below the undervoltage fault threshold, the output is turned off, and the VIN\_UV\_FLT flags are set in the respective registers. The SMBA# signal is asserted. 250 mV (typical) of hysteresis is added to the value in this register. This is to provide the rising threshold the input voltage must rise above for this fault to clear. Once the input voltage rises above the rising threshold, the output is turned back on. However, the fault flags and alerts remain until cleared by the host by sending the CLEAR\_FAULTS command.

**表 8-40. VIN\_UV\_FLT Register Description**

| Bit  | Name       | Description                        | Minimum Value | Maximum Value    | Default Value     | Access     |
|------|------------|------------------------------------|---------------|------------------|-------------------|------------|
| 15:0 | VIN_UV_FLT | Input undervoltage fault threshold | 0x0000 (0 V)  | 0x00FF (19.42 V) | 0x008Dh (10.74 V) | Read/Write |

When an input undervoltage fault is detected, the device:

- sets the FET\_OFF, VIN\_UV\_FLT, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, INPUT\_STATUS, PGOODB, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the VIN\_UV\_FLT bit in the [STATUS\\_INPUT](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN, PGOODB, and STATUS\_OUT bits in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PGOOD signal, if the GPIO1 pin is configured as PGOOD output in the [GPIO\\_CONFIG\\_12](#) register

---

注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

---

#### 8.3.14.7.1.49 VIN\_OV\_WARN (57h, Read/Write Word)

VIN\_OV\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the input overvoltage warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#) to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VIN ADC telemetry value. If the measured VIN value rises above the value in this register, the VIN\_OV\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the input voltage falls below the VIN\_OV\_WARN threshold, and the [CLEAR\\_FAULTS](#) command is sent afterwards, this warning flag and alert are cleared.

**表 8-41. VIN\_OV\_WARN Register Description**

| Bit  | Name        | Description                         | Minimum Value | Maximum Value    | Default Value     | Access     |
|------|-------------|-------------------------------------|---------------|------------------|-------------------|------------|
| 15:0 | VIN_OV_WARN | Input overvoltage warning threshold | 0x0000 (0 V)  | 0x00FF (19.42 V) | 0x00A5h (12.57 V) | Read/Write |

When an input overvoltage warning is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the [STATUS\\_BYTE](#) register
- sets the INPUT\_STATUS bit in the upper byte of the [STATUS\\_WORD](#) register
- sets the VIN\_OV\_WARN bit in the [STATUS\\_INPUT](#) register
- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as VIN\_OV\_WARN and relative time stamp information
- increases the Blackbox RAM address pointer in the [BB\\_TIMER](#) register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write.
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN bit in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register

### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.50 VIN\_OV\_FLT (55h, Read/Write Word)

VIN\_OV\_FLT is a standard PMBus® command for configuring or reading a 4-bit threshold for the input overvoltage fault detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#) to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register drive a DAC to set the thresholds for a comparator monitoring the input voltage. Once the input voltage exceeds the overvoltage fault rising threshold, the output is turned off, and the VIN\_OV\_FLT flags are set in the respective registers. The SMBA# signal is asserted. 250 mV (typical) of hysteresis is subtracted from the value in this register. This is to provide the falling threshold the input voltage must fall below for this fault to clear. Once the input voltage falls below the falling threshold, the output is turned back on. However, the fault flags and alerts remain until cleared by the host by sending the [CLEAR\\_FAULTS](#) command.

**表 8-42. VIN\_OV\_FLT Register Description**

| Bit  | Name       | Description                       | Minimum Value    | Maximum Value    | Default Value    | Access     |
|------|------------|-----------------------------------|------------------|------------------|------------------|------------|
| 15:0 | VIN_OV_FLT | Input overvoltage fault threshold | 0x0000h (2.96 V) | 0x00Fh (17.72 V) | 0x00Eh (16.74 V) | Read/Write |

When an input overvoltage fault is detected, the device:

- sets the FET\_OFF and NONE\_OF\_THE ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, INPUT\_STATUS, PGOODB and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the VIN\_OV\_FLT bit in the [STATUS\\_INPUT](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN, PGOODB, and STATUS\_OUT bits in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PG signal, if the GPIO1 pin is configured as PGOOD output in the [GPIO\\_CONFIG\\_12](#) register

### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.51 VOUT\_UV\_WARN (43h, Read/Write Word)

VOUT\_UV\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the output undervoltage warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#) to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VOUT ADC telemetry value. If the measured VOUT value falls below the value in this register, the VOUT\_UV\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the output voltage rises above the VOUT\_UV\_WARN threshold, and the [CLEAR\\_FAULTS](#) command is sent afterwards, this warning flag and alert are cleared.

表 8-43. VOUT\_UV\_WARN Register Description

| Bit  | Name        | Description                          | Minimum Value | Maximum Value     | Default Value     | Access     |
|------|-------------|--------------------------------------|---------------|-------------------|-------------------|------------|
| 15:0 | VIN_UV_WARN | Input undervoltage warning threshold | 0x0000h (0 V) | 0x00FFh (19.42 V) | 0x0095h (11.35 V) | Read/Write |

When an output undervoltage warning is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS bit in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_OV\_WARN bit in the [STATUS\\_OUT](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_OUT bit in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register.

---

注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

---

#### 8.3.14.7.1.52 VOUT\_PGTH (5Fh, Read/Write Word)

VOUT\_PGTH is a standard PMBus® command for setting or reading an 8-bit output voltage threshold at which [Power Good \(PGOOD\)](#) is be de-asserted. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#) to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VOUT ADC telemetry value. Once the output voltage has fallen below the VOUT\_PGTH threshold at any point of time during normal operation or the device detects a fault (except short-circuit), the PGOOD is de-asserted, and the PGOODB flags are set in the respective registers. The SMBA# signal is also asserted. 250 mV (typical) of hysteresis is added to the value in this register. In order for the PGOOD to be asserted again, the output voltage must rise above this rising threshold after clearing all underlying faults and enabling the FET internal to the device. However, the fault flags and alerts remain until cleared by the host by sending the [CLEAR\\_FAULTS](#) command.

表 8-44. VOUT\_PGTH Register Description

| Bit  | Name      | Description                              | Minimum Value | Maximum Value     | Default Value     | Access     |
|------|-----------|------------------------------------------|---------------|-------------------|-------------------|------------|
| 15:0 | VOUT_PGTH | Output power good de-assertion threshold | 0x0000h (0 V) | 0x00FFh (19.42 V) | 0x008Dh (10.74 V) | Read/Write |

When the output voltage is less than VOUT\_PGTH threshold, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the [STATUS\\_BYTE](#) register
- sets the PGOODB and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host by asserting SMBA#, if it is not masked setting the PGOODB bit in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register

---

注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

---

#### 8.3.14.7.1.53 OT\_WARN (51h, Read/Write Word)

OT\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the device overtemperature warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VTEMP ADC telemetry value. If the device temperature rises above the value in this register, the OT\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the device temperature falls below the OT\_WARN threshold, and the **CLEAR\_FAULTS** command is sent afterwards, this warning flag and alert are cleared.

**表 8-45. OT\_WARN Register Description**

| Bit  | Name    | Description                              | Minimum Value     | Maximum Value    | Default Value    | Access     |
|------|---------|------------------------------------------|-------------------|------------------|------------------|------------|
| 15:0 | OT_WARN | Device overtemperature warning threshold | 0x0000h (-229 °C) | 0x00FFh (500 °C) | 0x007Eh (131 °C) | Read/Write |

When an overtemperature warning is detected, the device:

- sets the STATUS\_TEMP bit in the **STATUS\_BYTE** register
- sets the OT\_WARN bit in the **STATUS\_TEMP** register
- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as OT\_WARN and relative time stamp information
- increases the Blackbox RAM address pointer in the **BB\_TIMER** register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_TEMP bit in the **ALERT\_MASK** register and the GPIO4 pin is configured as SMBA# Output in the **GPIO\_CONFIG\_34** register

**注**

A write command to this register should be preceded by the **MFR\_WRITE\_PROTECT** command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.54 OT\_FLT (4Fh, Read/Write Word)

OT\_FLT is a standard PMBus® command for configuring or reading an 8-bit threshold for the device overtemperature fault detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VTEMP ADC telemetry value. Once the device temperature exceeds the overtemperature fault threshold, the output is turned off, and the OT\_FLT flags are set in the respective registers. The SMBA# signal is asserted. Refer to [セクション 8.3.7](#) for more details on thermal shutdown. After the device recovers from an overtemperature fault, the **CLEAR\_FAULTS** command clears the OT\_FLT flag and alert.

**表 8-46. OT\_FLT Register Description**

| Bit  | Name    | Description                            | Minimum Value     | Maximum Value    | Default Value    | Access     |
|------|---------|----------------------------------------|-------------------|------------------|------------------|------------|
| 15:0 | OT_WARN | Device overtemperature fault threshold | 0x0000h (-229 °C) | 0x00FFh (500 °C) | 0x0085h (151 °C) | Read/Write |

When an overtemperature fault is detected, the device:

- sets the FET\_OFF, STATUS\_TEMP, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the [STATUS\\_BYTE](#) register
- sets the OUT\_STATUS, PGOODB, and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the VOUT\_UV\_WARN bit in the [STATUS\\_OUT](#) register
- sets the OT\_FLT bit in the [STATUS\\_TEMP](#) register
- sets the PGOODB bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host asserting SMBA#, if it is not masked setting the STATUS\_TEMP, PGOODB, and STATUS\_OUT bits high in the [ALERT\\_MASK](#) register and the GPIO4 pin is configured as SMBA# Output in the [GPIO\\_CONFIG\\_34](#) register
- deasserts the external PGOOD signal, if the GPIO1 pin is configured as PGOOD Output in the [GPIO\\_CONFIG\\_12](#) register
- asserts the [FLT](#) signal, if it is not masked setting the TEMP\_FLT bit high in the [FAULT\\_MASK](#) register and the GPIO2 pin is configured as [FLT](#) Output in the [GPIO\\_CONFIG\\_12](#) register

#### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.55 PIN\_OP\_WARN (6Bh, Read/Write Word)

PIN\_OP\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the input overpower warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#) to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the calculated telemetry power value. If the input power rises above the value in this register, the PIN\_OP\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the input power falls below the PIN\_OP\_WARN threshold, and the [CLEAR\\_FAULTS](#) command is sent afterwards, this warning flag and alert are cleared.

**表 8-47. PIN\_OP\_WARN Register Description**

| Bit  | Name        | Description                       | Minimum Value | Maximum Value                         | Default Value                         | Access     |
|------|-------------|-----------------------------------|---------------|---------------------------------------|---------------------------------------|------------|
| 15:0 | PIN_OP_WARN | Input overpower warning threshold | 0x0000h (0 W) | 0x00FFh (2089230/R <sub>IMON</sub> W) | 0x00FFh (2089230/R <sub>IMON</sub> W) | Read/Write |

When an input overpower warning is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the [STATUS\\_BYTE](#) register
- sets the INPUT\_STATUS and NONE\_OF\_THE ABOVE/UNKNOWN bits in the upper byte of the [STATUS\\_WORD](#) register
- sets the IN\_OP\_WARN bit in the [STATUS\\_INPUT](#) register
- may set the EIN\_OF\_WARN bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register

- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as IN\_OP\_WARN and relative time stamp information
- increments the Blackbox RAM address pointer in the **BB\_TIMER** register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write.
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN bit in the **ALERT\_MASK** register and the GPIO4 pin is configured as SMBA# Output in the **GPIO\_CONFIG\_34** register

#### 注

A write command to this register should be preceded by the **MFR\_WRITE\_PROTECT** command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.56 IIN\_OC\_WARN (5Dh, Read/Write Word)

IIN\_OC\_WARN is a standard PMBus® command for configuring or reading an 8-bit threshold for the input overcurrent warning detection. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write word protocol.

Contents of this register are compared to the VIMON ADC telemetry value. If the input current rises above the value in this register, the IIN\_OC\_WARN flags are set in the respective registers. The SMBA# signal is asserted. When the input current falls below the IIN\_OC\_WARN threshold, and the **CLEARFAULTS** command is sent afterwards, this warning flag and alert are cleared.

**表 8-48. IIN\_OC\_WARN Register Description**

| Bit  | Name        | Description                         | Minimum Value | Maximum Value                        | Default Value                        | Access     |
|------|-------------|-------------------------------------|---------------|--------------------------------------|--------------------------------------|------------|
| 15:0 | IIN_OC_WARN | Input overcurrent warning threshold | 0x0000h (0 A) | 0x00FFh (107250/R <sub>IMON</sub> A) | 0x00FFh (107250/R <sub>IMON</sub> A) | Read/Write |

When an input overcurrent warning is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the **STATUS\_BYTE** register
- sets the INPUT\_STATUS bit in the upper byte of the **STATUS\_WORD** register
- sets the OC\_WARN bit in the **STATUS\_INPUT** register
- may set the EIN\_OF\_WARN bit in the **STATUS\_MFR\_SPECIFIC\_2** register
- fills-up one of the Blackbox RAM registers (if available to write) writing the event identifier as OC\_WARN and relative time stamp information
- increments the Blackbox RAM address pointer in the **BB\_TIMER** register by one (1) if it was previously less than six (6), otherwise resets to zero (0). This change in the address pointer only occurs if one of the Blackbox RAM registers is available to write.
- notifies the host by asserting SMBA#, if it is not masked setting the STATUS\_IN bit high in the **ALERT\_MASK** register and the GPIO4 pin is configured as SMBA# Output in the **GPIO\_CONFIG\_34** register

#### 注

A write command to this register should be preceded by the **MFR\_WRITE\_PROTECT** command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.57 VIREF (E0h, Read/Write Byte)

VIREF is a manufacturer-specific command for configuring or reading a 6-bit reference threshold for overcurrent & short-circuit protections and active current sharing blocks as described in セクション 8.3.4.2, セクション 8.3.4.3, and セクション 8.3.4.4. This command uses the PMBus® DIRECT format. When reading and writing to this

register, use the coefficients shown in 表 8-67, 式 19, and 式 20 to convert between the real world units and hexadecimal values.

This command uses the PMBus® read or write byte protocol.

Contents of this register drive a DAC to set the threshold for different comparators monitoring the input current. The details of this register are shown in 表 8-49.

**表 8-49. VIREF Register Description**

| Bit | Name  | Description                                                                                                  | Minimum Value | Maximum Value   | Default Value | Access     |
|-----|-------|--------------------------------------------------------------------------------------------------------------|---------------|-----------------|---------------|------------|
| 7:0 | VIREF | Programmable reference voltage for overcurrent & short-circuit protections and active current sharing blocks | 0x00h (0.3 V) | 0x3Fh (1.186 V) | 0x32h (1 V)   | Read/Write |

---

注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

**8.3.14.7.1.58 GPIO\_CONFIG\_12 (E1h, Read/Write Byte)**

GPIO\_CONFIG\_12 is a manufacturer-specific command for configuring or reading functionalities of GPIO1 (Pin-19) and GPIO2 (Pin-20) as described in [セクション 8.3.10](#).

This command uses the PMBus® read byte protocol.

The details of this register are shown in 表 8-50.

**表 8-50. GPIO\_CONFIG\_12 Register Description**

| Bit | Name                | Value | Description                                                            | Default | Access     |  |  |
|-----|---------------------|-------|------------------------------------------------------------------------|---------|------------|--|--|
| 7:5 | GPIO1 configuration | 111   | <i>GPIO1 functionality</i><br>Reserved                                 | 000     | Read/Write |  |  |
|     |                     | 110   | EEDATA                                                                 |         |            |  |  |
|     |                     | 101   | EECLK                                                                  |         |            |  |  |
|     |                     | 100   | COMP1 output                                                           |         |            |  |  |
|     |                     | 011   | COMP2 output                                                           |         |            |  |  |
|     |                     | 010   | General purpose logic output                                           |         |            |  |  |
|     |                     | 001   | General purpose logic input                                            |         |            |  |  |
|     |                     | 000   | PGOOD Output                                                           |         |            |  |  |
| 4   |                     |       | <i>GPIO1 pin state when configured as general purpose input/output</i> | 0       | Read/Write |  |  |
|     |                     | 1     | Pin set to HI                                                          |         |            |  |  |
| 3:1 | GPIO2 configuration | 0     | Pin set to LO                                                          |         |            |  |  |
|     |                     | 111   | <i>GPIO2 functionality</i><br>Reserved                                 | 000     |            |  |  |
|     |                     | 110   | EEDATA                                                                 |         |            |  |  |
|     |                     | 101   | EECLK                                                                  |         |            |  |  |
|     |                     | 100   | COMP1 output                                                           |         |            |  |  |
|     |                     | 011   | COMP2 output                                                           |         |            |  |  |
|     |                     | 010   | General purpose logic output                                           |         |            |  |  |
|     |                     | 001   | General purpose logic input                                            |         |            |  |  |
| 0   |                     | 000   | FLT output                                                             | 0       |            |  |  |
|     |                     |       | <i>GPIO2 pin state when configured as general purpose input/output</i> |         |            |  |  |
|     |                     | 1     | Pin set to HI                                                          |         |            |  |  |
|     |                     | 0     | Pin set to LO                                                          |         |            |  |  |

### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.59 GPIO\_CONFIG\_34 (E2h, Read/Write Byte)

GPIO\_CONFIG\_34 is a manufacturer-specific command for configuring or reading functionalities of GPIO3 (PIN-21) and GPIO4 (PIN-17) as described in [セクション 8.3.10](#).

This command uses the PMBus® read byte protocol.

The details of this register are shown in [表 8-51](#).

**表 8-51. GPIO\_CONFIG\_34 Register Description**

| Bit                 | Name                | Value                                                                  | Description                            | Default | Access     |  |
|---------------------|---------------------|------------------------------------------------------------------------|----------------------------------------|---------|------------|--|
| 7:5                 | GPIO3 configuration | 111                                                                    | <i>GPIO3 functionality</i><br>Reserved | 000     | Read/Write |  |
|                     |                     | 110                                                                    | EEDATA                                 |         |            |  |
|                     |                     | 101                                                                    | EECLK                                  |         |            |  |
|                     |                     | 100                                                                    | COMP1 output                           |         |            |  |
|                     |                     | 011                                                                    | COMP2 output                           |         |            |  |
|                     |                     | 010                                                                    | General purpose logic output           |         |            |  |
|                     |                     | 001                                                                    | General purpose logic input            |         |            |  |
|                     |                     | 000                                                                    | SWEN                                   |         |            |  |
| 4                   | GPIO4 configuration | <i>GPIO3 pin state when configured as general purpose input/output</i> |                                        |         | Read/Write |  |
|                     |                     | 1                                                                      | Pin set to HI                          | 0       |            |  |
| 3:1                 |                     | 0                                                                      | Pin set to LO                          |         |            |  |
| GPIO4 configuration | 111                 | <i>GPIO4 functionality</i><br>Reserved                                 | 000                                    |         |            |  |
|                     | 110                 | EEDATA                                                                 |                                        |         |            |  |
|                     | 101                 | EECLK                                                                  |                                        |         |            |  |
|                     | 100                 | COMP1 output                                                           |                                        |         |            |  |
|                     | 011                 | COMP2 output                                                           |                                        |         |            |  |
|                     | 010                 | General purpose logic output                                           |                                        |         |            |  |
|                     | 001                 | General purpose logic input                                            |                                        |         |            |  |
| 0                   | GPIO4 configuration | 000                                                                    | SMBA# output                           | 0       |            |  |
|                     |                     | <i>GPIO4 pin state when configured as general purpose input/output</i> |                                        |         |            |  |
|                     |                     | 1                                                                      | Pin set to HI                          | 0       |            |  |
|                     |                     | 0                                                                      | Pin set to LO                          |         |            |  |

#### 注

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- When using a TPS25990 eFuse with one or more TPS25985x eFuse(s) in parallel, GPIO3 must be in its default configuration i.e. SWEN.

#### 8.3.14.7.1.60 ALERT\_MASK (DBh, Read/Write Word)

ALERT\_MASK is a manufacturer-specific command for configuring or reading the events which are allowed to assert the SMBA# signal.

This command uses the PMBus® read or write word protocol.

Each bit corresponds to one of the analog or digital faults or warnings that would normally result in SMBA# being asserted. When the corresponding bit is high, that condition does not cause SMBA# to be asserted. If that condition occurs, the registers where that condition is captured are still updated (STATUS registers and Blackbox) and the device ON/OFF control is still active. The details of this register are shown in [表 8-52](#).

**表 8-52. ALERT\_MASK Register Description**

| Bit  | Name        | Value   | Description                                                                        | Default | Access     |  |
|------|-------------|---------|------------------------------------------------------------------------------------|---------|------------|--|
| 15:9 | Reserved    | 0000000 | Reserved                                                                           | 0000000 | Read/Write |  |
| 8    | UNKNOWN     | 1       | UNKNOWN status bit doesn't assert SMBA#                                            | 1       |            |  |
|      |             | 0       | UNKNOWN status bit asserts SMBA#                                                   |         |            |  |
| 7    | PGOODB      | 1       | PGOOD falling doesn't assert SMBA#                                                 | 0       |            |  |
|      |             | 0       | PGOOD falling asserts SMBA#                                                        |         |            |  |
| 6    | GLBL_FLT    | 1       | GLBL_FLT doesn't assert SMBA#                                                      | 0       |            |  |
|      |             | 0       | GLBL_FLT asserts SMBA#                                                             |         |            |  |
| 5    | MFR_STATUS  | 1       | Active bits set in <a href="#">STATUS_MFR_SPECIFIC</a> register don't assert SMBA# | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_MFR_SPECIFIC</a> register assert SMBA#       |         |            |  |
| 4    | STATUS_TEMP | 1       | Active bits set in <a href="#">STATUS_TEMP</a> register don't assert SMBA#         | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_TEMP</a> register assert SMBA#               |         |            |  |
| 3    | STATUS_OUT  | 1       | Active bits set in <a href="#">STATUS_OUT</a> register don't assert SMBA#          | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_OUT</a> register assert SMBA#                |         |            |  |
| 2    | STATUS_IN   | 1       | Active bits set in <a href="#">STATUS_INPUT</a> register don't assert SMBA#        | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_INPUT</a> register assert SMBA#              |         |            |  |
| 1    | CML_ERR     | 1       | Active bits set in <a href="#">STATUS_CML</a> register don't assert SMBA#          | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_CML</a> register assert SMBA#                |         |            |  |
| 0    | STATUS_IOUT | 1       | Active bits set in <a href="#">STATUS_IOUT</a> register don't assert SMBA#         | 0       |            |  |
|      |             | 0       | Active bits set in <a href="#">STATUS_IOUT</a> register assert SMBA#               |         |            |  |

## 注

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- GLBL\_FLT is a logical OR of the status bits unmasked using the [FAULT\\_MASK](#) register.

**8.3.14.7.1.61 FAULT\_MASK (E3h, Read/Write Word)**

FAULT\_MASK is a manufacturer-specific command for configuring or reading the events to govern the global fault (GLBL\_FLT) bit in asserting SMBA# as described in the [ALERT\\_MASK](#) register and causing the external FLT signal to be asserted, if the GPIO2 pin is configured as FLT in the [GPIO\\_CONFIG\\_12](#) register.

This command uses the PMBus® read or write word protocol.

The details of this register are shown in [表 8-53](#).

**表 8-53. FAULT\_MASK Register Description**

| Bit   | Name       | Value | Description                                | Default | Access     |  |
|-------|------------|-------|--------------------------------------------|---------|------------|--|
| 15:11 | Reserved   | 00000 | Reserved                                   | 00000   | Read/Write |  |
| 10    | EXT_FLT    | 1     | EXT_FLT doesn't assert $\overline{FLT}$    | 0       |            |  |
|       |            | 0     | EXT_FLT asserts $\overline{FLT}$           |         |            |  |
| 9     | CMP1_FLT   | 1     | CMP1_FLT doesn't assert $\overline{FLT}$   | 0       |            |  |
|       |            | 0     | CMP1_FLT asserts $\overline{FLT}$          |         |            |  |
| 8     | CMP2_FLT   | 1     | CMP2_FLT doesn't assert $\overline{FLT}$   | 0       |            |  |
|       |            | 0     | CMP2_FLT asserts $\overline{FLT}$          |         |            |  |
| 7     | FET_HEALTH | 1     | FET_HEALTH doesn't assert $\overline{FLT}$ | 0       |            |  |
|       |            | 0     | FET_HEALTH asserts $\overline{FLT}$        |         |            |  |
| 6     | SPFAIL     | 1     | SPFAIL doesn't assert $\overline{FLT}$     | 0       |            |  |
|       |            | 0     | SPFAIL asserts $\overline{FLT}$            |         |            |  |
| 5     | SOA_FLT    | 1     | SOA_FLT doesn't assert $\overline{FLT}$    | 0       |            |  |
|       |            | 0     | SOA_FLT asserts $\overline{FLT}$           |         |            |  |
| 4:3   | Reserved   | 00    | Reserved                                   | 00      |            |  |
| 2     | TEMP_FLT   | 1     | TEMP_FLT doesn't assert $\overline{FLT}$   | 0       |            |  |
|       |            | 0     | TEMP_FLT asserts $\overline{FLT}$          |         |            |  |
| 1     | OC_FLT     | 1     | OC_FLT doesn't assert $\overline{FLT}$     | 0       |            |  |
|       |            | 0     | OC_FLT asserts $\overline{FLT}$            |         |            |  |
| 0     | SC_FLT     | 1     | SC_FLT doesn't assert $\overline{FLT}$     | 0       |            |  |
|       |            | 0     | SC_FLT asserts $\overline{FLT}$            |         |            |  |

**注**

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental/spurious writes.
- This command only allows the user to choose which events will cause assertion of the  $\overline{FLT}$  pin. Masking any event in the FAULT\_MASK register doesn't prevent the respective event from turning OFF the device.

#### 8.3.14.7.1.62 DEVICE\_CONFIG (E4h, Read/Write Word)

DEVICE\_CONFIG is a manufacturer-specific command for configuring or reading several key device setup related information of TPS25990 eFuse.

This command uses the PMBus® read or write word protocol.

The details of this register are shown in [表 8-54](#).

**表 8-54. DEVICE\_CONFIG Register Description**

| Bit   | Name         | Value | Description                                                                                                           | Default | Access     |  |
|-------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------|---------|------------|--|
| 15    | PG_DVDT_DLY  | 1     | <i>Internal PG delay for discharging DVDT capacitor</i><br>38 ms                                                      | 0       | Read/Write |  |
|       |              | 0     | 110 $\mu$ s                                                                                                           |         |            |  |
| 14    | DIS_VDSFLT   | 1     | <i>Disable FET drain to source fault detection at start-up</i><br>Low drain to source voltage doesn't trigger a fault | 0       |            |  |
|       |              | 0     | Low drain to source voltage triggers a fault                                                                          |         |            |  |
| 13    | SC_RETRY     | 1     | <i>Retry after short-circuit fault (Fast-trip)</i><br>Retry once into current limit (Not a latched fault)             | 0       |            |  |
|       |              | 0     | Remain off (latched fault)                                                                                            |         |            |  |
| 12:11 | SPFAIL       | 11    | <i>Scalable fast-trip threshold</i><br>225% of $I_{OCP(TOTAL)}$                                                       | 10      |            |  |
|       |              | 10    | 200% of $I_{OCP(TOTAL)}$                                                                                              |         |            |  |
|       |              | 01    | 175% of $I_{OCP(TOTAL)}$                                                                                              |         |            |  |
|       |              | 00    | 150% of $I_{OCP(TOTAL)}$                                                                                              |         |            |  |
| 10:9  | DVDT_CONFIG  | 11    | <i>DVDT current scaling</i><br>150%                                                                                   | 10      |            |  |
|       |              | 10    | 100%                                                                                                                  |         |            |  |
|       |              | 01    | 75%                                                                                                                   |         |            |  |
|       |              | 00    | 50%                                                                                                                   |         |            |  |
| 8     | VIN_TRAN_DIS | 1     | <i>Input transient blanking control</i><br>Disabled                                                                   | 0       |            |  |
|       |              | 0     | Enabled                                                                                                               |         |            |  |
| 7     | EXT_EEPROM   | 1     | <i>External EEPROM connection</i><br>External EEPROM connected                                                        | 0       | Read/Write |  |
|       |              | 0     | External EEPROM not connected                                                                                         |         |            |  |

**表 8-54. DEVICE\_CONFIG Register Description (continued)**

| Bit | Name          | Value | Description                                                                                             | Default | Access     |
|-----|---------------|-------|---------------------------------------------------------------------------------------------------------|---------|------------|
| 6   | IREF_DAC2_SEL | 1     | <i>IREF/DAC2 pin output selection</i><br>DAC2                                                           | 0       | Read/Write |
|     |               | 0     | IREF DAC                                                                                                |         |            |
| 5   | CMP2_POL      | 1     | <i>Comparator-2 (COMP2) polarity (AUX pin)</i><br>Active Low                                            | 0       | Read/Write |
|     |               | 0     | Active High                                                                                             |         |            |
| 4   | CMP1_POL      | 1     | <i>Comparator-1 (COMP1) polarity (TEMP/CMP pin)</i><br>Active Low                                       | 0       | Read/Write |
|     |               | 0     | Active High                                                                                             |         |            |
| 3   | ADC_HI_PERF   | 1     | <i>ADC performance and speed selection</i><br>High performance mode (Effective throughput = 18 $\mu$ s) | 0       | Read/Write |
|     |               | 0     | High speed mode (Effective throughput = 11 $\mu$ s)                                                     |         |            |
| 2   | CMP1_IN_SEL   | 1     | <i>+ve input signal for the Comparator-1 (CMP1) at TEMP/CMP pin</i><br>TEMP pin                         | 0       | Read/Write |
|     |               | 0     | IMON pin                                                                                                |         |            |
| 1   | CMP1FLT       | 1     | <i>Comparator-1 (COMP1) fault (TEMP/CMP pin)</i><br>CMP1FLT is a latched fault and turns off the device | 0       | Read/Write |
|     |               | 0     | CMP1FLT is not a latched fault and doesn't turn off the device                                          |         |            |

**表 8-54. DEVICE\_CONFIG Register Description (continued)**

| Bit | Name     | Value | Description                                                                                                    | Default | Access     |
|-----|----------|-------|----------------------------------------------------------------------------------------------------------------|---------|------------|
| 0   | CMP2_FLT | 1     | <p><i>Comparator-2 (COMP2) fault (AUX pin)</i></p> <p>CMP2_FLT is a latched fault and turns off the device</p> | 0       | Read/Write |
|     |          | 0     | CMP2_FLT is not a latched fault and doesn't turn off the device                                                |         |            |

---

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### **8.3.14.7.1.63 BB\_CONFIG (E5h, Read/Write Byte)**

BB\_CONFIG is a manufacturer-specific command for configuring or reading the behavior of the Blackbox function as described in [セクション 8.3.14.11](#).

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-55](#).

**表 8-55. BB\_CONFIG Register Description**

| Bit | Name       | Value | Description                                                                         | Default | Access     |
|-----|------------|-------|-------------------------------------------------------------------------------------|---------|------------|
| 7   | FET_OFF_WR | 1     | <i>BB EEPROM write trigger</i><br>Power FET turning OFF triggers write to BB EEPROM | 0       |            |
|     |            | 0     | Power FET turning OFF doesn't trigger write to BB EEPROM                            |         |            |
| 6   | FLT_WR     | 1     | <i>BB EEPROM write trigger</i><br>Global Fault triggers write to BB EEPROM          | 0       |            |
|     |            | 0     | Global Fault doesn't trigger write to BB EEPROM                                     |         |            |
| 5   | ALERT_WR   | 1     | <i>BB EEPROM write trigger</i><br>SMBA# assertion triggers write to BB EEPROM       | 0       | Read/Write |
|     |            | 0     | SMBA# assertion doesn't trigger write to BB EEPROM                                  |         |            |
| 4:2 | Reserved   | 000   | Reserved                                                                            | 000     |            |
| 1:0 | BB_TICK    |       | <i>Blackbox timestamp tick interval</i>                                             | 00      |            |
|     |            | 11    | 3500 $\mu$ s                                                                        |         |            |
|     |            | 10    | 870 $\mu$ s                                                                         |         |            |
|     |            | 01    | 220 $\mu$ s                                                                         |         |            |
|     |            | 00    | 55 $\mu$ s                                                                          |         |            |

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

[BB\\_CONFIG\[5\]](#) needs to be used in conjunction with the [ALERT\\_MASK](#) register to determine which events trigger the Blackbox write to the external EEPROM. However, the [GLBL\\_FLT](#) ([ALERT\\_MASK\[6\]](#)) signal is excluded from the list of signals driving ALERT for Blackbox write even if they are unmasked in the [ALERT\\_MASK](#) register.

**8.3.14.7.1.64 OC\_TIMER (E6h, Read/Write Byte)**

OC\_TIMER is a manufacturer-specific register used to program the overcurrent blanking digital timer duration as described in [セクション 8.3.4.2](#).

This command uses the PMBus® read/write byte protocol.

The details of this register are shown in [表 8-56](#).

**表 8-56. OC\_TIMER Register Description**

| Bit | Name     | Description                              | Value | Overcurrent<br>Blanking Timer<br>Duration (ms) | Default Value | Access     |
|-----|----------|------------------------------------------|-------|------------------------------------------------|---------------|------------|
| 7:0 | OC_TIMER | Overcurrent<br>blanking digital<br>timer | 0x00h | 0                                              | 0x14h         | Read/Write |
|     |          |                                          | 0x01h | 0.109                                          |               |            |
|     |          |                                          | 0x02h | 0.218                                          |               |            |
|     |          |                                          | 0x03h | 0.327                                          |               |            |
|     |          |                                          | 0x04h | 0.436                                          |               |            |
|     |          |                                          | 0x05h | 0.545                                          |               |            |
|     |          |                                          | 0x06h | 0.654                                          |               |            |
|     |          |                                          | 0x07h | 0.763                                          |               |            |
|     |          |                                          | ...   |                                                |               |            |
|     |          |                                          | 0x0Ah | 1.09                                           |               |            |
|     |          |                                          | ...   |                                                |               |            |
|     |          |                                          | 0x14h | 2.18                                           |               |            |
|     |          |                                          | ...   |                                                |               |            |
|     |          |                                          | 0x64h | 10.9                                           |               |            |
|     |          |                                          | ...   |                                                |               |            |
|     |          |                                          | 0xC8h | 21.8                                           |               |            |
|     |          |                                          | ...   |                                                |               |            |
|     |          |                                          | 0xFFh | 27.8                                           |               |            |

#### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.65 RETRY\_CONFIG (E7h, Read/Write Byte)

RETRY\_CONFIG is a manufacturer-specific command for configuring or reading the retry behavior of the TPS25990 eFuse in the event of a fault as depicted in [セクション 8.3.10.1](#).

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-57](#).

**表 8-57. RETRY\_CONFIG Register Description**

| Bit | Name     | Value | Description        | Default | Access |
|-----|----------|-------|--------------------|---------|--------|
| 7:6 | RESPONSE | 10    | Shutdown and retry | 10      | Read   |

**表 8-57. RETRY\_CONFIG Register Description (continued)**

| Bit | Name      | Value | Description                               | Default | Access     |
|-----|-----------|-------|-------------------------------------------|---------|------------|
| 5:3 | RETRY_CNT | 111   | <i>Retry count</i><br>Retry indefinitely  | 000     | Read/Write |
|     |           | 110   | Retry 64 times                            |         |            |
|     |           | 101   | Retry 32 times                            |         |            |
|     |           | 100   | Retry 16 times                            |         |            |
|     |           | 011   | Retry 8 times                             |         |            |
|     |           | 010   | Retry 4 times                             |         |            |
|     |           | 001   | Retry 1 times                             |         |            |
|     |           | 000   | Retry 0 times (Latch-off)                 |         |            |
| 2:0 | RETRY_DLY | 111   | <i>Retry delay timer value</i><br>7000 ms | 100     |            |
|     |           | 110   | 3500 ms                                   |         |            |
|     |           | 101   | 1750 ms                                   |         |            |
|     |           | 100   | 870 ms                                    |         |            |
|     |           | 011   | 435 ms                                    |         |            |
|     |           | 010   | 220 ms                                    |         |            |
|     |           | 001   | 110 ms                                    |         |            |
|     |           | 000   | 55 ms                                     |         |            |

**注**

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- The delay used in the [POWER\\_CYCLE](#) command is also configured through Bit[2:0] of this register.

**8.3.14.7.1.66 ADC\_CONFIG\_1 (E8h, Read/Write Byte)**

ADC\_CONFIG\_1 is a manufacturer-specific command for configuring or reading channel selections and modes for ADC sampling as described in [セクション 8.3.14.8](#).

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-58](#).

**表 8-58. ADC\_CONFIG\_1 Register Description**

| Bit | Name | Value | Description                                                                                 | Default | Access |
|-----|------|-------|---------------------------------------------------------------------------------------------|---------|--------|
| 7   | EOC  | 1     | <i>End of conversion indication (Active Low)</i><br>ADC is busy<br>(Conversion in progress) | 0       | Read   |
|     |      |       | Conversion done                                                                             |         |        |

**表 8-58. ADC\_CONFIG\_1 Register Description (continued)**

| Bit | Name        | Value     | Description                                                                      | Default | Access     |            |            |
|-----|-------------|-----------|----------------------------------------------------------------------------------|---------|------------|------------|------------|
| 6   | CONVST      | 1         | Software conversion start control (used with MODE = 01)<br>Start conversion      | 0       | Read/Write |            |            |
|     |             | 0         | Do not start conversion                                                          |         |            |            |            |
| 5:4 | MODE        | 11        | ADC sampling mode<br>Continuous conversion - Single channel                      | 00      |            | Read/Write |            |
|     |             | 10        | Single channel single conversion - External pin controlled                       |         |            |            |            |
|     |             | 01        | Single channel single conversion – software controlled                           |         |            |            |            |
|     |             | 00        | Continuous conversion – auto sequenced                                           |         |            |            |            |
| 3:0 | CONV_CH_SEL | 1001-1111 | Parameter/ADC Channel selection for sampling (MODE = 01 or 10 or 11)<br>Reserved | 0000    |            |            | Read/Write |
|     |             | 1000      | GND (Applicable only in MODE = 01 or 10)                                         |         |            |            |            |
|     |             | 0111      | VIREF (Applicable only in MODE = 01 or 10)                                       |         |            |            |            |
|     |             | 0110      | ADDR1 (Applicable only in MODE = 01 or 10)                                       |         |            |            |            |
|     |             | 0101      | ADDR0 (Applicable only in MODE = 01 or 10)                                       |         |            |            |            |
|     |             | 0100      | VAUX                                                                             |         |            |            |            |
|     |             | 0011      | VTEMP                                                                            |         |            |            |            |
|     |             | 0010      | IIN                                                                              |         |            |            |            |
|     |             | 0001      | VOUT                                                                             |         |            |            |            |
|     |             | 0000      | VIN                                                                              |         |            |            |            |

## 注

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- MODE = 10 or 01 are debug-only modes and not recommended to be used during normal operation as they prevent the ADC from sampling all the necessary signals needed for the eFuse protection features.

**8.3.14.7.1.67 ADC\_CONFIG\_2 (E9h, Read/Write Byte)**

ADC\_CONFIG\_2 is a manufacturer-specific command for configuring or reading parameter selection and decimation rate (sample skip count) for high speed ADC sample buffering as described in [セクション 8.3.14.7.1.42](#).

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-59](#).

**表 8-59. ADC\_CONFIG\_2 Register Description**

| Bit | Name           | Value | Description                                                                                                                   | Default | Access     |
|-----|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------|---------|------------|
| 7   | VAUX_VTEMP_SEL | 1     | Average auxiliary voltage or average temperature telemetry selection<br>Use VAUX ADC channel as input for AUX_AVG computation | 0       | Read/Write |
|     |                | 0     | Use TEMP ADC channel as input for TEMP_AVG computation                                                                        |         |            |
| 6   | Reserved       | 0     | Reserved                                                                                                                      | 0       | Read       |

**表 8-59. ADC\_CONFIG\_2 Register Description (continued)**

| Bit | Name       | Value | Description                                                                                                    | Default | Access     |
|-----|------------|-------|----------------------------------------------------------------------------------------------------------------|---------|------------|
| 5:3 | BUF_CH_SEL | 111   | <i>Parameter selection for buffering</i><br>Reserved (Will default to IIN)                                     | 000     |            |
|     |            | 110   | Reserved (Will default to IIN)                                                                                 |         |            |
|     |            | 101   | Reserved (Will default to IIN)                                                                                 |         |            |
|     |            | 100   | VAUX                                                                                                           |         |            |
|     |            | 011   | VTEMP                                                                                                          |         |            |
|     |            | 010   | IIN                                                                                                            |         |            |
|     |            | 001   | VOUT                                                                                                           |         |            |
|     |            | 000   | VIN                                                                                                            |         |            |
| 2:0 | DEC_RATE   | 111   | <i>Decimation rate (sample skip count) for ADC sample buffering</i><br>Decimation rate (sample skip count) = 7 | 0000    | Read/Write |
|     |            | 110   | Decimation rate (sample skip count) = 6                                                                        |         |            |
|     |            | 101   | Decimation rate (sample skip count) = 5                                                                        |         |            |
|     |            | 100   | Decimation rate (sample skip count) = 4                                                                        |         |            |
|     |            | 011   | Decimation rate (sample skip count) = 3                                                                        |         |            |
|     |            | 010   | Decimation rate (sample skip count) = 2                                                                        |         |            |
|     |            | 001   | Decimation rate (sample skip count) = 1                                                                        |         |            |
|     |            | 000   | Decimation rate (sample skip count) = 0                                                                        |         |            |

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

**8.3.14.7.1.68 PK\_MIN\_AVG (EAh, Read/Write Byte)**

PK\_MIN\_AVG is a manufacturer-specific command that resets all the maximum, minimum, and average telemetry registers, such as [READ\\_VIN\\_PEAK](#), [READ\\_IIN\\_PEAK](#), [READ\\_TEMP\\_PEAK](#), [READ\\_PIN\\_PEAK](#), [READ\\_VIN\\_MIN](#), [READ\\_VOUT\\_MIN](#), [READ\\_VIN\\_AVG](#), [READ\\_VOUT\\_AVG](#), [READ\\_IIN\\_AVG](#), [READ\\_TEMP\\_AVG](#), and [READ\\_PIN\\_AVG](#). This register is also used to program the number of ADC samples to be used for averaging. Averaging a higher number of samples improves the accuracy at the expense of higher latency.

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-60](#).

**表 8-60. PK\_MIN\_AVG Register Description**

| Bit | Name       | Value | Description                      | Default | Access     |  |
|-----|------------|-------|----------------------------------|---------|------------|--|
| 7   | RESET_PEAK | 1     | Reset all peak registers to 0    | 0       | Read/Write |  |
|     |            | 0     | No action                        |         |            |  |
| 6   | RESET_AVG  | 1     | Reset all average registers to 0 | 0       | Read/Write |  |
|     |            | 0     | No action                        |         |            |  |
| 5   | RESET_MIN  | 1     | Reset all minimum registers to 0 | 0       | Read/Write |  |
|     |            | 0     | No action                        |         |            |  |
| 4:3 | Reserved   | 00    | Reserved                         | 00      | Read/Write |  |
| 2:0 | AVG_CNT    | 111   | Average count = 128              | 000     |            |  |
|     |            | 110   | Average count = 64               |         |            |  |
|     |            | 101   | Average count = 32               |         |            |  |
|     |            | 100   | Average count = 16               |         |            |  |
|     |            | 011   | Average count = 8                |         |            |  |
|     |            | 010   | Average count = 4                |         |            |  |
|     |            | 001   | Average count = 2                |         |            |  |
|     |            | 000   | Average count = 1                |         |            |  |

**注**

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- As soon as the PK\_MIN\_AVG command is executed to clear the peak, minimum, and average registers, the RESET\_PEAK, READ\_MIN, and READ\_AVG bits are automatically cleared to zero (0).

**8.3.14.7.1.69 VCMPxREF (EBh, Read/Write Byte)**

VCMPxREF is a manufacturer-specific command for configuring or reading reference thresholds for general purpose comparators as described in [セクション 8.3.12](#).

This command uses the PMBus® read or write byte protocol.

A 4-bit reference threshold is defined by VCMPxREF[3:0] for Comparator-1 (CMP1) and by VCMPxREF[7:4] for Comparator-2 (CMP2). Individually, VCMPxREF[3:0] and VCMPxREF[7:4] use the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in 表 8-67, 式 19, and 式 20 for VCMPxREF[3:0] and VCMPxREF[7:4] separately to define each individual comparator's threshold.

Contents of this register drive a DAC to set the thresholds for the two (2) general purpose comparators. The details of this register are shown in 表 8-61.

**表 8-61. VCMPxREF Register Description**

| Bit | Name    | Description                                            | Minimum Value | Maximum Value | Default Value | Access     |
|-----|---------|--------------------------------------------------------|---------------|---------------|---------------|------------|
| 7:4 | CMP2REF | Programmable reference voltage for Comparator-2 (CMP2) | 0x0xh (0.2 V) | 0xFxh (1.7 V) | 0xFxh (1.7 V) | Read/Write |
| 3:0 | CMP1REF | Programmable reference voltage for Comparator-1 (CMP1) | 0xx0h (0.2 V) | 0xxFh (1.7 V) | 0xxFh (1.7 V) |            |

### 注

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.70 PSU\_VOLTAGE (ECh, Read/Write Byte)

PSU\_VOLTAGE is a manufacturer-specific command for configuring or reading an 8-bit data corresponding to the input power supply voltage for implementing the input cable fault detection feature.

This command uses the PMBus® read or write byte protocol.

- **Sending a value to the PSU\_VOLTAGE register:**

Real world value of input power supply voltage in V is converted into a 10-bit binary data through PMBus® DIRECT format conversion using 式 20 and the 'm', 'b', & 'R' coefficients corresponding to [READ\\_VIN](#) in 表 8-67. Hexadecimal value corresponding to the eight least significant bits from this 10-bit binary data needs to be written in the PSU\_VOLTAGE register.

- **Interpreting the received values from the PSU\_VOLTAGE register:**

One byte of hexadecimal data read from the PSU\_VOLTAGE register needs to be converted into a 10-bit binary data by appending the [READ\\_VIN\[9:8\]](#) bits to the left side. The hexadecimal value corresponding to this 10-bit binary data needs to be converted to a real world value of input power supply voltage in V through PMBus® DIRECT format conversion using 式 19 and the 'm', 'b', & 'R' coefficients corresponding to [READ\\_VIN](#) in 表 8-67.

The details of this register are shown in 表 8-62.

**表 8-62. PSU\_VOLTAGE Register Description**

| Bit | Name        | Description                        | READ_VIN[9:8] | Minimum Value   | Maximum Value   | Default Value   | Access     |
|-----|-------------|------------------------------------|---------------|-----------------|-----------------|-----------------|------------|
| 7:0 | PSU_VOLTAGE | Nominal input power supply voltage | 00            | 0x00h (0 V)     | 0xFFh (4.86 V)  | 0x9Dh (2.99 V)  | Read/Write |
|     |             |                                    | 01            | 0x00h (4.87 V)  | 0xFFh (9.73 V)  | 0x9Dh (7.86 V)  |            |
|     |             |                                    | 10            | 0x00h (9.75 V)  | 0xFFh (14.61 V) | 0x9Dh (12.74 V) |            |
|     |             |                                    | 11            | 0x00h (14.63 V) | 0xFFh (19.48 V) | 0x9Dh (17.62 V) |            |

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.71 CABLE\_DROP (EDh, Read/Write Byte)

CABLE\_DROP is a manufacturer-specific command that allows configuring or reading an 8-bit reference threshold for the maximum cable voltage drop expected to implement the input cable fault detection feature. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#).

This command uses the PMBus® read or write byte protocol.

Contents of this register are compared with the difference between [PSU\\_VOLTAGE](#) and VIN ADC telemetry values. If this difference value exceeds the value in the CABLE\_DROP register, the VIN\_CABLE\_FAULT flags are set in the respective registers. The SMBA# signal is asserted. When the difference between [PSU\\_VOLTAGE](#) and VIN ADC telemetry value falls below the CABLE\_DROP threshold, and the [CLEAR\\_FAULTS](#) command is sent afterwards, this warning flag and alert are cleared. The details of this register are shown in [表 8-49](#).

**表 8-63. CABLE\_DROP Register Description**

| Bit | Name       | Description                         | Minimum Value | Maximum Value   | Default Value   | Access     |
|-----|------------|-------------------------------------|---------------|-----------------|-----------------|------------|
| 7:0 | CABLE_DROP | Maximum cable voltage drop expected | 0x00h (0 V)   | 0xFFh (4.845 V) | 0xFFh (4.845 V) | Read/Write |

When the input cable fault is detected, the device:

- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the [STATUS\\_BYTE](#) register
- sets the NONE\_OF\_THE ABOVE/UNKNOWN bit in the upper byte of the [STATUS\\_WORD](#) register
- sets the VIN\_CABLE\_FLT bit in the [STATUS\\_MFR\\_SPECIFIC\\_2](#) register
- notifies the host asserting SMBA#, if it is not masked setting the UNKNOWN bit low in the [ALERT\\_MASK](#) register

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

#### 8.3.14.7.1.72 GPDAC1 (F0h, Read/Write Byte)

GPDAC1 is a manufacturer-specific command that allows configuring or reading a 6-bit data driving a general purpose DAC to generate a constant current output at PIN-6 (DAC1). This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#).

This command uses the PMBus® read or write byte protocol.

The details of this register are shown in [表 8-64](#).

**表 8-64. GPDAC1 Register Description**

| Bit | Name   | Description                  | Minimum Value | Maximum Value    | Default Value | Access     |
|-----|--------|------------------------------|---------------|------------------|---------------|------------|
| 7:0 | GPDAC1 | General purpose DAC output-1 | 0x00h (6 µA)  | 0x3Fh (53.25 µA) | 0x00h (6 µA)  | Read/Write |

**注**

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- Writing 1xxxxxxb in this register disconnects the DAC output from the DAC1 pin making the pin high-impedance and sink no current.

**8.3.14.7.1.73 GPDAC2 (F1h, Read/Write Byte)**

GPDAC2 is a manufacturer-specific command that allows configuring or reading a 6-bit data driving a general purpose DAC to generate a constant voltage output on the IREF/DAC2 pin. This command uses the PMBus® DIRECT format. When reading and writing to this register, use the coefficients shown in [表 8-67](#), [式 19](#), and [式 20](#).

This command uses the PMBus® read or write byte protocol. The details of this register are shown in [表 8-65](#).

**表 8-65. GPDAC2 Register Description**

| Bit | Name   | Description                  | Minimum Value | Maximum Value   | Default Value | Access     |
|-----|--------|------------------------------|---------------|-----------------|---------------|------------|
| 7:0 | GPDAC2 | General purpose DAC output-2 | 0x00h (0.3 V) | 0x3Fh (1.186 V) | 0x00h (0.3 V) | Read/Write |

**注**

- A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.
- The GPDAC2 output is multiplexed with the [VIREF](#) DAC output and either one of them can be brought out to the IREF/DAC2 pin at a time depending on [DEVICE\\_CONFIG\[6\]](#) bit setting.
- If the GPDAC2 output is brought out to the IREF/DAC2 pin, the [VIREF](#) DAC voltage is still connected internally to the overcurrent & short-circuit protections and active current sharing blocks. This ensures the protection thresholds are determined by the [VIREF](#) DAC setting and not by the voltage on the IREF/DAC2pin.
- When using a TPS25990 eFuse with one or more TPS25985 eFuse(s) in parallel, the [VIREF](#) output must be brought out on the IREF/DAC2 pin. The [DEVICE\\_CONFIG\[6\]](#) setting to bring the GPDAC2 output on the pin must not be used in this configuration. This is to ensure the [VIREF](#) setting controls the reference for overcurrent & short-circuit protections and active current sharing for all the devices in the parallel chain.

**8.3.14.7.1.74 INS\_DLY (F9h, Read/Write Byte)**

INS\_DLY is a manufacturer-specific command which is used to program the [insertion delay](#) at start-up. The device implements a fixed analog insertion delay of 14 ms (typical). As described in [表 8-66](#), the INS\_DLY register specifies a delay in addition to the fixed 14 ms delay.

This command uses the PMBus® read/write byte protocol.

**表 8-66. INS\_DLY Register Description**

| Bit | Name    | Description                 | Value | Effective<br>Insertion Delay<br>(ms) | Default Value | Access     |
|-----|---------|-----------------------------|-------|--------------------------------------|---------------|------------|
| 7:0 | INS_DLY | Insertion delay at start-up | 0x00h | 14                                   | 0x00h         | Read/Write |
|     |         |                             | 0x01h | 25                                   |               |            |
|     |         |                             | 0x02h | 68                                   |               |            |
|     |         |                             | 0x03h | 123                                  |               |            |
|     |         |                             | 0x04h | 230                                  |               |            |
|     |         |                             | 0x05h | 340                                  |               |            |
|     |         |                             | 0x06h | 450                                  |               |            |
|     |         |                             | 0x07h | 560                                  |               |            |

---

**注**

A write command to this register should be preceded by the [MFR\\_WRITE\\_PROTECT](#) command to unlock the device first to prevent accidental accidental/spurious writes.

---

**8.3.14.8 Analog-to-digital Converter**

The TPS25590x integrates a 10-bit, 460 KSPS SAR ADC preceded by an analog MUX. The following signals are available for sampling by the ADC:

1. VIN
2. VOUT
3. VIMON
4. VTEMP
5. VAUX
6. ADDR0
7. ADDR1

The ADC uses a 5 kHz low-pass filter at the input to suppress high frequency noise (outside the ADC Nyquist bandwidth) and prevent aliasing.

---

**注**

The ADC also supports a high performance mode wherein the sampling rate is traded off in favor of improved DNL and INL. In this mode, the sampling rate is reduced to 270 KSPS. This mode can be selected by setting the ADC\_HI\_PERF bit in the [DEVICE\\_CONFIG](#) register.

---

During normal operation, the ADC automatically sequences the channels. The ADC channel sequencer manages MUX channel selection for sampling.

---

**注**

- The ADDR0 and ADDR1 signals are sampled only at startup to decode the PMBus® target address.
- The ADC implements background self-calibration to eliminate offset and gain errors inherent to the ADC.

---

The device also supports buffering of multiple samples of a selected parameter in RAM, which can be read by the host using the [ADC\\_SAMPLE\\_BUF](#) block read command. This allows the system designer to reconstruct the time domain profile/waveform of that parameter in a given interval. This can be useful during design/debugging

by functioning like an in-built "digital oscilloscope". The ADC channel to sample for buffering and the decimation rate/sample skip count can be user configured using PMBus® writes to the [ADC\\_CONFIG\\_2](#) register.

The TPS25990 can post-process raw ADC sampled data to compute the following derived parameters:

1. VIN Average
2. VIN Peak
3. VIN Min
4. VOUT Average
5. VOUT Min
6. IIN Average
7. IIN Peak
8. PIN
9. PIN Average
10. PIN Peak
11. EIN
12. Temperature Average
13. Temperature Peak
14. Cable voltage drop

A single ADC sample can have higher errors due to internal noise. It's possible to improve the ADC SNR and the telemetry accuracy by averaging higher number of samples. The number of samples to be averaged is user-programmable using the [PK\\_MIN\\_AVG](#) register. The minimum, maximum, and average values can also be reset using the [PK\\_MIN\\_AVG](#) register.

The TPS25990 performs digital comparison on the ADC sampled data to detect the following system events.

1. VIN UV WARN
2. VIN UV FAULT
3. VIN OV WARN
4. VOUT PGOOD
5. IIN OC WARN
6. OT WARN
7. OT FAULT
8. PIN OP WARN
9. CABLE FAULT

The results of the comparisons are reflected in the PMBus® status registers and can be configured to trigger other actions e.g. FET turn OFF (protection response) and FLT output assertion for faults, SMBA# signal assertion for faults/warnings and Blackbox RAM/EEPROM update.

### 8.3.14.9 Digital-to-analog Converters

The TPS25990 integrates multiple DACs which are used to set the thresholds or gains of various blocks:

1. **VIREF:** This is a 6-bit buffered voltage output DAC which provides a programmable threshold for overcurrent protection, short-circuit protection and active current sharing blocks. This can be programmed using the [VIREF](#) register. This signal is available internally always for these blocks, and optionally can be brought on the IREF/DAC2 pin to drive other devices in a parallel chain.
2. **IDVDT:** This is a 2-bit current output DAC which sources current on the DVDT pin to provide output Slew Rate (DVDT) control. This can be programmed using the [DEVICE\\_CONFIG\[10:9\]](#) register bits.
3. **DAC1:** This is a 6-bit general purpose current output DAC which can sink current on the DAC1 pin. This can be programmed using the [GPDAC1](#) register.
4. **DAC2:** This is a 6-bit general purpose voltage output DAC. This can be programmed using the [GPDAC2](#) register. This can be brought out to the IREF/DAC2 pin and is multiplexed with the VIREF DAC.
5. **VOV:** This is a 4-bit DAC which provides a programmable threshold for the VIN overvoltage protection comparator. This can be programmed using the [VIN\\_OV\\_FLT](#) register.
6. **CMP2REF:** This is a 4-bit voltage output DAC which provides a programmable threshold for general purpose analog comparator-2 (CMP2) on AUX pin. This can be programmed using the [VCMPxREF\[7:4\]](#) register bits.

7. **CMP1REF:** This is a 4-bit voltage output DAC which provides a programmable threshold for general purpose analog comparator-1 (CMP1) on TEMP/CMP pin. This can be programmed using the [VCMPxREF\[3:0\]](#) register bits.

#### 8.3.14.10 DIRECT format Conversion

For telemetry and configuration parameters, the TPS25990 supports DIRECT format. Digital codes for telemetry or configuration parameters can be converted to their equivalent real world units using [式 19](#) and [式 20](#).

- **Interpreting received values:**

The host system uses [式 19](#) to convert the value received from the PMBus® device into a reading of V, A, °C, or W:

$$X = \frac{1}{m} (Y \times 10^{-R} - b) \quad (19)$$

Where:

- X, is the calculated, “real world” value in the appropriate units (V, A, °C, or W);
- m, the slope coefficient, is a two byte, two’s complement integer;
- Y, is a two byte two’s complement integer received from the PMBus® device;
- b, the offset, is a two byte, two’s complement integer; and
- R, the exponent, is a one byte, two’s complement integer.

- **Sending a value:**

To send a value, the host must use [式 20](#) to find the value of Y:

$$Y = (mX + b) \times 10^R \quad (20)$$

Where:

- Y is the two byte two’s complement integer to be sent to the unit;
- m, the slope coefficient, is the two byte, two’s complement integer;
- X, a “real world” value, in units such as V, A, °C, or W, to be converted for transmission;
- b, the offset, is the two byte, two’s complement integer; and
- R, the exponent, is the decimal value equivalent to the one byte, two’s complement integer.

**表 8-67. TPS25990 PMBus® DIRECT format Conversion Guide**

| Parameter            | Units | Zero Code<br>Analog Value | Full scale<br>Digital Code | Full-scale<br>Analog Value | m     | b      | R  |
|----------------------|-------|---------------------------|----------------------------|----------------------------|-------|--------|----|
| READ_VIN             | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| READ_VIN_PEAK        | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| READ_VIN_PEAK_EEPROM | V     | 0                         | 0xFF                       | 19.42                      | 13128 | 0      | -3 |
| READ_VIN_MIN         | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| READ_VIN_AVG         | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| VIN_UV_WARN          | V     | 0                         | 0xFF                       | 19.42                      | 13128 | 0      | -3 |
| VIN_UV_FLT           | V     | 0                         | 0xFF                       | 19.42                      | 13128 | 0      | -3 |
| VIN_OV_WARN          | V     | 0                         | 0xFF                       | 19.42                      | 13128 | 0      | -3 |
| VIN_OV_FLT           | V     | 2.95                      | 0xF                        | 17.72                      | 10163 | -30081 | -4 |
| READ_VOUT            | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| READ_VOUT_AVG        | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |
| READ_VOUT_MIN        | V     | 0                         | 0x3FF                      | 19.48                      | 5251  | 0      | -2 |

**表 8-67. TPS25990 PMBus® DIRECT format Conversion Guide (continued)**

| Parameter               | Units | Zero Code<br>Analog Value | Full scale<br>Digital Code | Full-scale<br>Analog Value | m                          | b      | R   |
|-------------------------|-------|---------------------------|----------------------------|----------------------------|----------------------------|--------|-----|
| VOUT_UV_WARN            | V     | 0                         | 0xFF                       | 19.42                      | 13128                      | 0      | - 3 |
| VOUT_PGH                | V     | 0                         | 0xFF                       | 19.42                      | 13128                      | 0      | - 3 |
| READ_IIN                | A     | 0                         | 0x3FF                      | 107250/R <sub>IMON</sub>   | 9.538 × R <sub>IMON</sub>  | 0      | - 3 |
| READ_IIN_AVG            | A     | 0                         | 0x3FF                      | 107250/R <sub>IMON</sub>   | 9.538 × R <sub>IMON</sub>  | 0      | - 3 |
| READ_IIN_PEAK           | A     | 0                         | 0x3FF                      | 107250/R <sub>IMON</sub>   | 9.538 × R <sub>IMON</sub>  | 0      | - 3 |
| READ_IIN_PEAK_EEPROM    | A     | 0                         | 0xFF                       | 107250/R <sub>IMON</sub>   | 23.8 × R <sub>IMON</sub>   | 0      | - 4 |
| IIN_OC_WARN             | A     | 0                         | 0xFF                       | 107250/R <sub>IMON</sub>   | 23.8 × R <sub>IMON</sub>   | 0      | - 4 |
| READ_TEMPERATURE_1      | °C    | - 229.3                   | 0x3FF                      | 501.4                      | 140                        | 32100  | - 2 |
| READ_TEMP_AVG           | °C    | - 229.3                   | 0x3FF                      | 501.4                      | 140                        | 32100  | - 2 |
| READ_TEMP_PEAK          | °C    | - 229.3                   | 0x3FF                      | 501.4                      | 140                        | 32100  | - 2 |
| READ_TEMP_PEAK_EEPROM   | °C    | - 228.7                   | 0xFF                       | 499.8                      | 35                         | 8006   | - 2 |
| OT_WARN                 | °C    | - 228.7                   | 0xFF                       | 499.8                      | 35                         | 8006   | - 2 |
| OT_FLT                  | °C    | - 228.7                   | 0xFF                       | 499.8                      | 35                         | 8006   | - 2 |
| VAUX                    | V     | 0                         | 0x3FF                      | 1.95                       | 5251                       | 0      | - 1 |
| VAUX_AVG                | V     | 0                         | 0x3FF                      | 1.95                       | 5251                       | 0      | - 1 |
| READ_PIN                | W     | 0                         | 0x3FF                      | 2091375/R <sub>IMON</sub>  | 4.901 × R <sub>IMON</sub>  | 0      | - 4 |
| READ_PIN_PEAK           | W     | 0                         | 0x3FF                      | 2091375/R <sub>IMON</sub>  | 4.901 × R <sub>IMON</sub>  | 0      | - 4 |
| READ_PIN_AVG            | W     | 0                         | 0x3FF                      | 2091375/R <sub>IMON</sub>  | 4.901 × R <sub>IMON</sub>  | 0      | - 4 |
| PIN_OP_WARN             | W     | 0                         | 0xFF                       | 2091375/R <sub>IMON</sub>  | 12.217 × R <sub>IMON</sub> | 0      | - 5 |
| READ_EIN                | J     | 0                         | 0xFFFF                     | -                          | 38.22 × R <sub>IMON</sub>  | 0      | - 7 |
| VIREF                   | V     | 0.3                       | 0x3F                       | 1.186                      | 7111                       | - 2133 | - 2 |
| GPDAC1                  | µA    | 6                         | 0x3F                       | 53.25                      | 1333                       | - 8000 | - 3 |
| GPDAC2                  | V     | 0.3                       | 0x3F                       | 1.186                      | 7111                       | - 2133 | - 2 |
| CMP2REF {VCMPXREF[7:4]} | V     | 0.2                       | 0xF                        | 1.7                        | 10000                      | - 2000 | - 3 |
| CMP1REF {VCMPXREF[3:0]} | V     | 0.2                       | 0xF                        | 1.7                        | 10000                      | - 2000 | - 3 |
| CABLE_VOLTAGE_DROP      | V     | 0                         | 0xFF                       | 4.845                      | 5263                       | 0      | - 2 |
| READ_SAMPLE_BUF_VIN     | V     | 0                         | 0xFF                       | 19.42                      | 13128                      | 0      | - 3 |
| READ_SAMPLE_BUF_VOUT    | V     | 0                         | 0xFF                       | 19.42                      | 13128                      | 0      | - 3 |
| READ_SAMPLE_BUF_TEMP    | °C    | -228.7                    | 0xFF                       | 499.8                      | 35                         | 8006   | - 2 |
| READ_SAMPLE_BUF_VAUX    | V     | 0                         | 0xFF                       | 1.94                       | 13128                      | 0      | - 2 |
| READ_SAMPLE_BUF_IIN     | A     | 0                         | 0xFF                       | 107250/R <sub>IMON</sub>   | 23.8 × R <sub>IMON</sub>   | 0      | - 4 |

### 8.3.14.11 Blackbox Fault Recording

The Blackbox feature greatly enhances the ability of the system designer to debug power path related issues during design/development and in case of field returns. Along with a snapshot of the parametric data and event information through various status registers, the TPS25990 provides additional information which helps to re-create the sequence of events as they occurred in a certain interval of time. This information is available in both the on-chip volatile memory and the external I<sub>2</sub>C EEPROM (connected on the EECLK/EEDATA pins) and can be accessed through PMBus®.

---

### 注

The PMBus® engine is up and running as soon as a stable supply is available on VDD, independent of VIN and other related internal nodes. This ensures that the Blackbox contents can be read back from a field return unit by applying power on VDD pin even if there's damage on VIN side or Power FET .

---

During the operation of the device, the Blackbox information is stored inside the Blackbox buffer RAM which is seven (7) bytes deep. At any point of time, issuing the [READ\\_BB\\_RAM](#) command will retrieve the most recent seven (7) events in a sequence along with the timestamp relative to each other. Each byte of this buffer RAM holds the following information about a single event:

1. A 3-bit event identifier
2. A 5-bit value which indicates the time lapse because the previous event. The lower 4 bits of the timer value represents a snapshot of the free running Blackbox tick timer at the instant of registering the event in the Blackbox RAM. The 5<sup>th</sup> bit indicates whether the timer has overflowed at least once since the last event.

The event identifier and relative timer information help the system designer to reconstruct a timeline of events as they occurred, thereby enhancing the debug capabilities as compared to viewing a single snapshot of status registers. The Blackbox tick timer is a free running timer which is reset to zero after every event. The timer update rate can be configured through the [BB\\_CONFIG](#) register. This allows the users to make a tradeoff between fine timing resolution and longer time span as per their debug needs. The BB\_TMR\_EXP bit in the [BB\\_TIMER](#) register indicates if the Blackbox tick timer has overflowed at least since the last event. This bit indicates whether the event entries in the RAM are relatively recent or old. This bit is latched when the timer overflows and reset to zero along with the free running timer when the next event occurs.

Here are the events which will trigger a write to the Blackbox RAM:

1. VIN\_UV\_WARN
2. VIN\_OV\_WARN
3. OC\_WARN
4. OT\_WARN
5. OC\_DET
6. VIN\_TRAN
7. IN\_OP\_WARN

Once the device encounters a global fault or alert event (based on the ALERT\_MASK), the Blackbox RAM contents, along with the status registers, peak input voltage, peak input current, peak device temperature, and Blackbox timer values are written to an external EEPROM through the EECLK/EEDATA pins.

---

### 注

The EEPROM interface is a standard I2C controller and operates at 400 kHz clock speed. TI recommends using an I2C EEPROM with minimum 1 Kbits of capacity and 16-byte page addressing. Examples of compatible EEPROM devices include 24LC04, 24AA04, etc.

---

The contents of the Blackbox RAM along with some status registers ([STATUS\\_WORD](#), [STATUS\\_MFR\\_SPECIFIC](#), and [STATUS\\_INPUT](#)) and certain parameters ([VIN\\_PEAK](#), [IIN\\_PEAK](#), and [TEMPERATURE\\_PEAK](#)) are stored into Page-0 of an external EEPROM when the following conditions are met. At the same time, Blackbox RAM contents and Blackbox tick timer values are locked.

1. An external EEPROM is successfully connected by setting the EXT\_EEPROM bit high in the [DEVICE\\_CONFIG](#) register. In addition, it is done by configuring two (2) of the four (4) GPIOs as EECLK and EEDATA appropriately in the [GPIO\\_CONFIG\\_12](#) and [GPIO\\_CONFIG\\_34](#) registers. Make sure those two (2) selected GPIO pins are physically connected to the EEPROM clock and data pins respectively on the board.
2. Any one of the three BB EEPROM write trigger bits is set in the [BB\\_CONFIG](#) register.

### **Blackbox EEPROM contents:**

1. BB\_RAM\_0 to BB\_RAM\_6 [Seven (7) bytes]
2. BB\_TIMER [One (1) byte]
3. STATUS\_WORD [Two (2) bytes]
4. STATUS\_MFR\_SPECIFIC [One (1) byte]
5. STATUS\_INPUT [One (1) byte]
6. VIN\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
7. IIN\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
8. TEMPERATURE\_PEAK [One (1) byte, Eight (8) MSBs from the 10-bit ADC output data]
9. CHECKSUM [One (1) byte]



**图 8-21. Blackbox Operation Example**

#### 8.4 Device Functional Modes

The features of the device depend on the operating mode. 表 8-68 summarizes the device functional modes.

**表 8-68. Device Functional Modes Based on EN/UVLO Pin**

| Pin Condition                                                                       | Device State | Output Discharge |
|-------------------------------------------------------------------------------------|--------------|------------------|
| $\text{EN/UVLO} > V_{\text{UVLO(R)}}$                                               | Fully ON     | Disabled         |
| $V_{\text{SD(F)}} < \text{EN/UVLO} < V_{\text{UVLO(F)}}$ (time < $t_{\text{QOD}}$ ) | FET OFF      | Disabled         |
| $V_{\text{SD(F)}} < \text{EN/UVLO} < V_{\text{UVLO(F)}}$ (time > $t_{\text{QOD}}$ ) | FET OFF      | Enabled          |
| $\text{EN/UVLO} < V_{\text{SD(F)}}$                                                 | Shutdown     | Disabled         |

## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS25990 is a high-current eFuse that is typically used for input power rail protection and monitoring applications. The device operates from 2.9 V to 16 V and supports various user adjustable and programmable protection options. The device provides ability to control inrush current and offers protection against overvoltage, overcurrent, short-circuit and overtemperature conditions. The device can be used in a variety of systems such as server motherboards, add-on cards, graphics cards, accelerator cards, enterprise switches, routers, and so forth. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirements. Additionally, a spreadsheet design tool, [TPS25990x Design Calculator](#) is available in the web product folder.

### 9.1.1 Single Device, Standalone Operation



## FIG 9-1. Single Device, Standalone Operation

### 9.1.2 Multiple Devices, Parallel Connection

Applications which need higher current input protection along with digital interface for telemetry, control, configurability can use one or more TPS25985 devices in parallel with TPS25990 as shown in [图 9-2](#).



图 9-2. TPS25990 Connected in Parallel with TPS25985x For Higher Current Support With PMBus®

In this configuration, the TPS25990 acts as the primary device and controls the other TPS25985x devices in the chain which are designated as secondary devices. This configuration is achieved by connecting the primary device as follows:

1. VDD is connected to IN through an R-C filter.
2. DVDT is connected through capacitor to GND.
3. IREF is connected through capacitor to GND.
4. IMON is connected through resistor to GND.
5. ILIM is connected through resistor to GND.

SWEN is pulled up to a 3.3-V to 5-V standby rail. This rail must be powered up independent of the eFuse ON/OFF status.

The secondary devices must be connected in the following manner:

1. VDD is connected to IN through a R-C filter.
2. MODE pin is connected to GND.
3. ITIMER pin is left OPEN.
4. ILIM is connected through resistor to GND.

The following pins of all devices must be connected together:

1. IN
2. OUT
3. EN/UVLO
4. DVDT
5. SWEN
6. PGOOD
7. IMON
8. IREF
9. TEMP

In this configuration, all the devices are powered up and enabled simultaneously.

- The TPS25990 monitors the combined VIN, VOUT, IMON, TEMP and reports it over the PMBus® telemetry interface.
- The OVLO threshold is set to max value in all devices by default. For TPS25985x devices, the OV threshold is fixed in hardware and cannot be changed. The TPS25990 OV threshold can be lowered through PMBus® writes to the [VIN\\_OV\\_FLT](#) register. In this case, the TPS25990 uses the SWEN pin to turn off the TPS25985x devices during OV conditions.
- The UVLO threshold for all devices is set by the external resistor divider from IN to GND on the EN/UVLO pin. The TPS25990 UV threshold can be changed through PMBus® writes to the [VIN\\_UV\\_FLT](#) register. In this case, the TPS25990 uses the SWEN pin to turn off the TPS25985x devices during UV conditions.
- During inrush, the output of all the devices are ramped together based on the DVDT capacitor. However, the TPS25990 DVDT sourcing current can be configured through the PMBus® writes to the [DEVICE\\_CONFIG\[10:9\]](#) register to change the inrush behavior of the whole chain. The TPS25990 controls the DVDT ramp rate for the whole chain and secondary devices simply follow the ramp rate.
- Due to the inherent difference in  $R_{DS(on)}$ , the current carried by the TPS25990 is lower than the TPS25985x devices. Accordingly, the start-up current limit threshold and active current sharing threshold for the TPS25990 has to be set to a relatively lower value as compared to all the TPS25985x devices by connecting a proportionately higher ILIM resistor.
- The TPS25990 controls the overall overcurrent threshold of the parallel chain by setting the [VIREF](#) threshold voltage using its internal DAC. The VIREF voltage can be programmed through PMBus® to change the overcurrent threshold.
- The TPS25990 controls the transient overcurrent blanking interval ( $t_{OC\_TIMER}$ ) for the whole system through PMBus® writes to the [OC\\_TIMER](#) register. Once the digital timer expires, the TPS25990 pulls the SWEN pin low to signal all devices to break the circuit simultaneously.
- The system Power Good (PGOOD) indication is a combination of all the individual device PGOOD indications. All the devices hold their respective PGOOD pins low till their power FET is fully turned on. Once all devices have reached steady-state, they release their respective PGOOD pin pull-down and the PGOOD signal for the whole chain is asserted high. The TPS25985x secondary devices have control over the system PGOOD assertion only during startup. Once in steady state, only the TPS25990 controls the de-assertion of the PGOOD based on the [VOUT\\_PGH](#) register setting.
- The fault indication (FLT) for the whole system is provided by TPS25990. However, each secondary device also asserts its own [FLT](#) independently.

**Power up:** After power up or enable, all the eFuse devices initially hold their SWEN low till the internal blocks are biased and initialized correctly. After that, each device releases its own SWEN. After all devices have released their SWEN, the combined SWEN goes high and the devices are ready to turn on their respective FETs at the same time.

**Inrush:** During inrush, because the DVDT pins are tied together to a single DVDT capacitor all the devices turn on the output with the same slew rate (SR). Choose the common DVDT capacitor ( $C_{DVDT}$ ) as per [式 21](#) and [式 22](#).

$$SR \left( \frac{V}{ms} \right) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)} \quad (21)$$

$$C_{dVdt} (pF) = \frac{42000 \times k}{SR \left( \frac{V}{ms} \right)} \quad (22)$$

Refer to [セクション 8.3.4.1](#) section for more details.

The internal balancing circuits ensure that the load current is shared among all devices during start-up. This action prevents a situation where some devices turn on faster than others and experience more thermal stress as compared to other devices. This can potentially result in premature or partial shutdown of the parallel chain, or even SOA damage to the devices. The current balancing scheme ensures the inrush capability of the chain scales according to the number of devices connected in parallel, thereby ensuring successful start-up with larger output capacitances or higher loading during start-up. All devices hold their respective PGOOD signals low

during start-up. After the output ramps up fully and reaches steady-state, each device releases its own PGOOD pulldown. Because the DVDT pins of all devices are tied together, the internal gate high detection of all devices is synchronized. There can be some threshold or timing mismatches between devices leading to PGOOD assertion in a staggered manner. However, because the PGOOD pins of all devices are tied together, the combined PGOOD signal becomes high only after all devices have released their PGOOD pulldown. This signals the downstream load that it is okay to draw power.

**Steady-state:** During steady-state, all devices share current nearly equally using the active current sharing mechanism which actively regulates the respective device  $R_{DS0N}$  to evenly distribute current across all the devices in the parallel chain. Once PGOOD is asserted, de-assertion is controlled only by TPS25990 and based on [VOUT\\_PGH](#) register setting.

#### 注

The TPS25985x current can be slightly higher as compared to TPS25990 higher owing to its lower on-resistance. This must be fine as long as the steady-state current does not exceed the recommended maximum continuous rating for the device.

**Overcurrent during steady-state:** The circuit-breaker threshold for the parallel chain is based on the total system current rather than the current flowing through individual devices. This is done by connecting the IMON pins of all the devices together to a single resistor ( $R_{IMON}$ ) to GND. Similarly, the IREF pins of all devices are tied together and TPS25990 uses internal programmable DAC ([VIREF](#)) to generate a common reference for the overcurrent protection block in all the devices. This action helps minimize the contribution of  $V_{IREF}$  variation to the overall mismatch in overcurrent threshold between devices.

In this case, choose the  $R_{IMON}$  as per the following equation:

$$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}} \quad (23)$$

The start-up current limit and active current sharing threshold for each device is set independently using the ILIM pin. The  $R_{ILIM}$  value for the TPS25990 must be selected based on the following equation:

$$R_{ILIM(25990)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{9} \quad (24)$$

The  $R_{ILIM}$  value for each TPS25985x must be selected based on the following equation:

$$R_{ILIM(25985)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{12} \quad (25)$$

Where  $N$  = Number of devices in parallel chain ( $1 \times TPS25990 + (N - 1) \times TPS25985x$ )

**Other variations:** The IREF pin can be driven from an external precision voltage reference with low impedance.

During an overcurrent event, the overcurrent detection of all the devices is triggered simultaneously. This in turn triggers the overcurrent blanking timer ([OC\\_TIMER](#)) in TPS25990. The TPS25990 uses the OC\_TIMER expiry event as a trigger to pull the SWEN low for all the devices, thereby initiating the circuit-breaker action for the whole chain at the same time. This mechanism ensures that mismatches in the current distribution, overcurrent thresholds and OC\_TIMER intervals among the devices do not degrade the accuracy of the circuit-breaker threshold of the complete parallel chain or the overcurrent blanking interval. However, the secondary devices also maintain their backup overcurrent timer and can trigger the shutdown of the whole chain if the primary device fails to do so within a certain interval.

**Severe overcurrent (short circuit):** If there is a severe fault at the output (for example, output shorted to ground with a low impedance path), the current builds up rapidly to a high value and triggers the fast-trip response in each device. The devices use two thresholds for fast-trip protection – a user-adjustable threshold ( $I_{SFT} = 2 \times I_{OCP}$  in steady-state or  $I_{SFT} = 1.5 \times I_{LIM}$  during inrush) as well as a fixed threshold ( $I_{FFT}$  only during steady-state). After the fast-trip, the TPS25990 relies on the SC\_RETRY configuration bit setting in the [DEVICE\\_CONFIG](#) register to determine if the whole chain enters a latched fault or performs a fast recovery by

restarting in current limit manner. If it enters a latched fault, the devices remain latched off till the device is power cycled or re-enabled, or auto-retry after a delay based on the [RETRY\\_CONFIG](#) register setting.

### 9.1.3 Multiple Devices, Independent Operation (Multi-zone)

Systems which need power from a common source to be distributed to different power zones can use multiple TPS25990 devices connected as shown in [图 9-3](#) to provide independent monitoring and protection for each zone.



**图 9-3. Multiple TPS25990 Devices Delivering Power to Different Zones in a System**

In this configuration, the following pins of each device are tied to the respective pins on the other devices.

1. IN
2. EN/UVLO
3. SCL
4. SDA
5. SMBA#

#### 注

The EN/UVLO pins can be separated if each zone needs to have a different hardware control signal or UVLO threshold.

In this configuration, all the devices are monitored and controlled independently through the PMBus®. Because the devices share the same bus, they must have different device addresses, which can be set using different pin-strapping combinations on the ADDR0 and ADDR1 pins.

## 9.2 Typical Application: 12-V, 4-kW Power Path Protection with PMBus® Interface in Datacenter Servers

This design example considers a 12 V system operating voltage with a tolerance of  $\pm 10\%$ . The maximum steady-state load current is 333 A. If the load current exceeds 367 A, the eFuse circuit must allow transient overload currents up to a 10 ms interval. For persistent overloads lasting longer than that, the eFuse circuit must break the circuit and then latch-off. The eFuse circuit must charge a bulk capacitance of 50 mF and support approximately 7.5% of the steady-state load during start-up. **图 9-4** shows the application schematic for this design example.



**图 9-4. Application Schematic for a 12-V, 4-kW Power Path Protection Circuit with PMBus® Interface**

### 9.2.1 Design Requirements

表 9-1 shows the design parameters for this application example.

**表 9-1. Design Parameters**

| PARAMETER                                                          | VALUE                                                                      |
|--------------------------------------------------------------------|----------------------------------------------------------------------------|
| Input voltage range ( $V_{IN}$ )                                   | 10.8 V – 13.2 V                                                            |
| Maximum DC load current ( $I_{OUT(max)}$ )                         | 333 A                                                                      |
| Maximum output capacitance ( $C_{LOAD}$ )                          | 50 mF                                                                      |
| Are all the loads off until the PG is asserted?                    | No                                                                         |
| Load at start-up ( $R_{LOAD(Startup)}$ )                           | 0.48 Ω (equivalent to approximately 7.5% of the maximum steady-state load) |
| Maximum ambient temperature                                        | 55°C                                                                       |
| Transient overload blanking timer                                  | 10 ms                                                                      |
| Output voltage slew rate                                           | 1.2 V/ms                                                                   |
| Need to survive a “hot-short” on output condition?                 | Yes                                                                        |
| Need to survive a “power up into short” condition?                 | Yes                                                                        |
| Can the board be hotplugged in or power cycled?                    | Yes                                                                        |
| Load current monitoring needed?                                    | Yes                                                                        |
| Need PMBus® interface for telemetry, control, and configurability? | Yes                                                                        |
| Fault response                                                     | Latch-off                                                                  |

### 9.2.2 Detailed Design Procedure

- Determining the number of eFuse devices to be used in parallel**

As the design must have PMBus® functionality or interface for telemetry, control, and configuration, the TPS25990 eFuse must be used as a primary device in parallel with TPS25985x eFuse(s) as secondary devices in order to support the required steady-state thermal design current. By factoring in a small variation in the junction to ambient thermal resistance ( $R_{θJA}$ ), each TPS25990 eFuse and TPS25985x eFuse is rated at maximum RMS currents of 50 A and 60 A respectively with a maximum junction temperature of 125 °C. Therefore, 式 26 can be used to calculate the number of TPS25985x eFuses ( $N-1$ ) to be in parallel with a TPS25990 eFuse to support the maximum steady state DC load current ( $I_{LOAD(max)}$ ), for which the solution must be designed.

$$(N - 1) \geq \frac{(I_{OUT(max)} - 50)}{60} \quad (26)$$

According to 表 9-1,  $I_{OUT(max)}$  is 333 A. Therefore, one (1) TPS25990 and five (5) TPS25985x eFuses are connected in parallel to support the desired steady-state load current.

- Setting up the primary and secondary devices in a parallel combination of TPS25990 and TPS25985x eFuses**

The TPS25990 functions as a primary device by default. By connecting the MODE pin of all the TPS25985x eFuses to GND, they are configured as secondary devices.

- Selecting the  $C_{DVDT}$  capacitor to control the output slew rate and start-up time**

For a robust design, the junction temperature of the device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Typically, dynamic power stresses are orders of

magnitude greater than static stresses, so it is crucial to establish the right start-up time and inrush current limit for the capacitance in the system and the associated loads to avoid thermal shutdown during start-up.

表 9-2 summarizes the formulas for calculating the average inrush power loss on the eFuses in the presence of different loads during start-up if the power good (PG) signal is not used to turn on all the downstream loads.

**表 9-2. Calculation of Average Power Loss During Inrush**

| Type of Loads During Start-Up                                                                                                                  | Expressions to Calculate the Average Inrush Power Loss                                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Only output capacitor of $C_{LOAD}$ ( $\mu F$ )                                                                                                | $\frac{V_{IN}^2 C_{LOAD}}{2T_{ss}} \quad (27)$                                                                                                                                                                                                               |
| Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant resistance of $R_{LOAD(Startup)}$ ( $\Omega$ ) with turn-ON threshold of $V_{RTH}$ (V) | $\frac{V_{IN}^2 C_{LOAD}}{2T_{ss}} + \frac{V_{IN}^2}{R_{LOAD(Startup)}} \left[ \frac{1}{6} - \left\{ \frac{1}{2} \left( \frac{V_{RTH}}{V_{IN}} \right)^2 \right\} + \left\{ \frac{1}{3} \left( \frac{V_{RTH}}{V_{IN}} \right)^3 \right\} \right] \quad (28)$ |
| Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant current of $I_{LOAD(Startup)}$ (A) with turn-ON threshold of $V_{CTH}$ (V)             | $\frac{V_{IN}^2 C_{LOAD}}{2T_{ss}} + V_{IN} I_{LOAD(Startup)} \left[ \frac{1}{2} - \left( \frac{V_{CTH}}{V_{IN}} \right) + \left\{ \frac{1}{2} \left( \frac{V_{CTH}}{V_{IN}} \right)^2 \right\} \right] \quad (29)$                                          |
| Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant power of $P_{LOAD(Startup)}$ (W) with turn-ON threshold of $V_{PTH}$ (V)               | $\frac{V_{IN}^2 C_{LOAD}}{2T_{ss}} + P_{LOAD(Startup)} \left[ \ln \left( \frac{V_{PTH}}{V_{IN}} \right) + \left( \frac{V_{PTH}}{V_{IN}} \right) - 1 \right] \quad (30)$                                                                                      |

Where  $V_{IN}$  is the input voltage and  $T_{ss}$  is the start-up time.

With the different combinations of loads during start-up, the total average inrush power loss ( $P_{INRUSH}$ ) can be calculated using the formulas described in 表 9-2. For a successful start-up, the system must satisfy the condition stated in 式 31.

$$P_{INRUSH}(W) \sqrt{T_{ss}(s)} < \{8 + 12(N - 1)\} \quad (31)$$

Where  $N$  denotes the total number of eFuses in parallel and 8 W/s and 12 W/s are the safe operating area (SOA) limits of a TPS25990 eFuse and a TPS25985x eFuse respectively. This equation can be used to obtain the maximum allowed  $T_{ss}$ .

#### 注

TI recommends to use a  $T_{ss}$  in the range of 5 ms to 120 ms to prevent start-up issues.

A capacitor ( $C_{DVDT}$ ) must be added at the TPS25990 DVDT pin to GND to set the required value of  $T_{ss}$  as calculated above. 式 32 is used to compute the value of  $C_{DVDT}$ . The DVDT pins of all the eFuses in a parallel chain must be connected together.

$$C_{DVDT}(pF) = \frac{42000 \times k}{V_{IN}(V) / T_{ss}(ms)} \quad (32)$$

Refer to セクション 8.3.4.1 section for more details. In this design example,  $C_{LOAD} = 50 \text{ mF}$ ,  $R_{LOAD(Startup)} = 0.48 \Omega$ ,  $V_{RTH} = 0 \text{ V}$ ,  $V_{IN} = 12 \text{ V}$ , and  $T_{ss} = 10 \text{ ms}$ .  $P_{INRUSH}$  is calculated to be 410 W using the equations provided in the 表 9-2. It is verified that the system satisfies the condition stated in 式 31 and therefore capable of having a successful start-up. If 式 31 does not hold true, start-up loads or  $T_{ss}$  must be tuned to prevent the chances of thermal shutdown during start-up. Using  $V_{IN} = 12 \text{ V}$ ,  $T_{ss} = 10 \text{ ms}$ ,  $k = 1$ , and 式 32, the required  $C_{DVDT}$  value can be calculated to be 35 nF. The closest standard value of  $C_{DVDT}$  is 33 nF with 10% tolerance and DC voltage rating of 25 V.

### 注

In some systems, there can be active load circuits (for example, DC-DC converters) with low turn-on threshold voltages which can start drawing power before the eFuse has completed the inrush sequence. This action can cause additional power dissipation inside the eFuse during start-up and can lead to thermal shutdown. TI recommends using the Power Good (PG) pin of the eFuse to enable and disable the load circuit. This action ensures that the load is turned on only when the eFuse has completed its start-up and is ready to deliver full power without the risk of hitting thermal shutdown.

- **Selecting the  $V_{IREF}$  to set the reference voltage for overcurrent protection and active current sharing**

The reference voltage ( $V_{IREF}$ ) for overcurrent protection and active current sharing will be at 1 V by default. However, it can be programmed via PMBus® using the [V<sub>IREF</sub>](#) register if another reference voltage is needed in the range of 0.3 V to 1.2 V. When the voltage at the IMON pin ( $V_{IMON}$ ) is used as an input to an ADC to monitor the system current or to implement the Platform Power Control (Intel PSYS) functionality inside the VR controller,  $V_{IREF}$  must be set to half of the maximum voltage range of the ISYS\_IN input of the controller. This action provides the necessary headroom and dynamic range for the system to accurately monitor the load current up to the fast-trip threshold ( $2 \times I_{OCP(TOTAL)}$ ). For improved noise immunity, place a 1 nF ceramic capacitor from the IREF pin to GND.

### 注

Maintain  $V_{IREF}$  within the recommended voltage to ensure proper operation of overcurrent detection circuit.

- **Selecting the  $R_{IMON}$  resistor to set the overcurrent (circuit-breaker) and fast-trip thresholds during steady-state**

TPS25990 eFuse responds to the output overcurrent conditions during steady-state by turning off the output after a user-adjustable transient fault blanking interval. This eFuse continuously senses the total system current ( $I_{OUT}$ ) and produces a proportional analog current output ( $I_{IMON}$ ) on the IMON pin. This generates a voltage ( $V_{IMON}$ ) across the IMON pin resistor ( $R_{IMON}$ ) in response to the load current, which is defined as [式 33](#).

$$V_{IMON} = I_{OUT} \times G_{IMON} \times R_{IMON} \quad (33)$$

$G_{IMON}$  is the current monitor gain ( $I_{IMON} : I_{OUT}$ ), whose typical value is 18.18  $\mu$ A/A. The overcurrent condition is detected by comparing the  $V_{IMON}$  against the  $V_{IREF}$  as a threshold. The circuit-breaker threshold during steady-state ( $I_{OCP(TOTAL)}$ ) can be calculated using [式 34](#).

$$I_{OCP(TOTAL)} = \frac{V_{IREF}}{G_{IMON} \times R_{IMON}} \quad (34)$$

In this design example,  $I_{OCP(TOTAL)}$  is considered to be around 1.1 times  $I_{OUT(max)}$ . Hence,  $I_{OCP(TOTAL)}$  is required to be set at 367 A, and  $R_{IMON}$  can be calculated to be 150  $\Omega$  with  $G_{IMON}$  as 18.18  $\mu$ A/A and  $V_{IREF}$  as 1 V. The value of  $R_{IMON}$  is 150  $\Omega$  with 0.1% tolerance and power rating of 100 mW. This results in a circuit-breaker threshold of 367 A. For noise immunity, place a 22 pF ceramic capacitor from the IMON pin to GND.

### 注

The total system output current ( $I_{OUT}$ ) must be considered when selecting  $R_{IMON}$ , not the current carried by each individual device.

- **Selecting the  $R_{ILIM}$  resistor to set the current limit and fast-trip thresholds during start-up and the active sharing threshold during steady-state**

$R_{ILIM}$  is used in setting up the active current sharing threshold during steady-state and the overcurrent limit during startup among the devices in a parallel chain. Each device continuously monitors the current flowing

through it ( $I_{DEVICE}$ ) and outputs a proportional analog output current on its own ILIM pin. This in turn produces a proportional voltage ( $V_{ILIM}$ ) across the respective ILIM pin resistor ( $R_{ILIM}$ ), which is expressed as [式 35](#).

$$V_{ILIM} = I_{DEVICE} \times G_{ILIM} \times R_{ILIM} \quad (35)$$

$G_{ILIM}$  is the current monitor gain ( $I_{ILIM} : I_{DEVICE}$ ), whose typical value is 18.18  $\mu$ A/A.

- **Active current sharing during steady-state:** This mechanism operates only after the device reaches steady-state and acts independently by comparing its own load current information ( $V_{ILIM}$ ) with the Active Current Sharing reference ( $CLREF_{LIN}$ ) threshold, defined as [式 36](#).

$$CLREF_{LIN} = \frac{1.1 \times V_{IREF}}{3} \quad (36)$$

The typical values of  $R_{DSON}$  for TPS25990 and TPS25985x eFuses are 0.79 m $\Omega$  and 0.59 m $\Omega$  respectively. Therefore, when one (1) TPS25990 eFuse and one (1) TPS25985x eFuse are in parallel, it is expected that the TPS25990 eFuse will carry 0.75 times the current flowing through the TPS25985x eFuse in steady-state. Therefore,  $R_{LIM(TPS25990)}$  must be calculated using [式 37](#) to define the active current sharing threshold as  $3 \times I_{OCP(TOTAL)} / (4N-1)$  for TPS25990 eFuse, where N is the total number of devices in parallel ( $1 \times TPS25990 + (N - 1) \times TPS25985x$ ). Whereas, [式 38](#) needs to be followed to obtain the value of  $R_{LIM(TPS25985)}$  in setting up the active current sharing threshold as  $4 \times I_{OCP(TOTAL)} / (4N-1)$  for each TPS25985x eFuse. Using  $N = 6$ ,  $R_{IMON} = 150 \Omega$ , and [式 37](#),  $R_{ILIM(TPS25990)}$  can be calculated to be 421.6  $\Omega$ . The closest standard value of 422  $\Omega$  with 0.1% tolerance and power rating of 100 mW resistance is selected as  $R_{ILIM(TPS25990)}$  for TPS25990 eFuse. Using [式 38](#),  $R_{ILIM(TPS25985)}$  is obtained as 316.2  $\Omega$ . The closest standard value of 316  $\Omega$  with 0.1% tolerance and power rating of 100 mW resistances are selected as  $R_{ILIM(TPS25985)}$  for five (5) TPS25985x eFuses.

$$R_{ILIM(TPS25990)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{9} \quad (37)$$

$$R_{ILIM(TPS25985)} = \frac{1.1 \times (4N - 1) \times R_{IMON}}{12} \quad (38)$$

### 注

To determine the value of  $R_{ILIM}$ , [式 39](#) must be used if a different threshold for active current sharing ( $I_{LIM(ACS)}$ ) is desired.

$$R_{ILIM} = \frac{1.1 \times V_{IREF}}{3 \times G_{ILIM} \times I_{LIM(ACS)}} \quad (39)$$

When computing the current limit threshold during start-up in the next sub-section, ensure to use this  $R_{ILIM}$  value.

- **Overcurrent limit during start-up:** During inrush, the overcurrent condition for each device is detected by comparing its own load current information ( $V_{ILIM}$ ) with a scaled reference voltage as depicted in [式 40](#).

$$CLREF_{SAT} = \frac{0.7 \times V_{IREF}}{3} \quad (40)$$

The current limit threshold during start-up can be calculated using [式 41](#).

$$I_{ILIM(Startup)} = \frac{CLREF_{SAT}}{G_{ILIM} \times R_{ILIM}} \quad (41)$$

By using a  $R_{ILIM(TPS25990)}$  value of 422  $\Omega$ , the start-up current is limited to 30 A for TPS25990 with  $V_{IREF}$  of 1 V. Whereas, the start-up current is limited to 40 A for TPS25985x with  $V_{IREF}$  of 1 V using a  $R_{ILIM(TPS25985)}$  value of 316  $\Omega$ . Hence, the total start-up current limit becomes ~230 A for this design example.

### 注

The active current limit block employs a foldback mechanism during start-up based on  $V_{OUT}$ . When  $V_{OUT}$  is below the foldback threshold ( $V_{FB}$ ) of 2 V, the current limit threshold is further lowered.

- **Selecting the overcurrent blanking timer duration ( $t_{OC\_TIMER}$ )**

The overcurrent blanking timer duration ( $t_{OC\_TIMER}$ ) for the entire parallel chain is controlled by TPS25990 and is set to 2.18 ms by default. However, it can be programmed via PMBus® using the OC\_TIMER (E6h) register to a different value in the range of 0 ms to 27.8 ms in 100  $\mu$ s steps. The ITIMER pin for all the secondary TPS25985x devices must be left open.

- **Selecting the resistors to set the undervoltage lockout threshold**

The undervoltage lockout (UVLO) threshold is adjusted by employing the external voltage divider network of  $R_1$  and  $R_2$  connected between IN, EN/UVLO, and GND pins of the device as described in [Undervoltage protection](#) section. The resistor values required for setting up the UVLO threshold are calculated using [式 42](#).

$$V_{IN(UV)} = V_{UVLO(R)} \frac{R_1 + R_2}{R_2} \quad (42)$$

To minimize the input current drawn from the power supply, TI recommends using higher resistance values for  $R_1$  and  $R_2$ . The current drawn by  $R_1$  and  $R_2$  from the power supply is  $I_{R12} = V_{IN} / (R_1 + R_2)$ . However, the leakage currents due to external active components connected to the resistor string can add errors to these calculations. So, the resistor string current,  $I_{R12}$  must be 20 times greater than the leakage current at the EN/UVLO pin ( $I_{ENLKG}$ ). From the device electrical specifications,  $I_{ENLKG}$  is 0.1  $\mu$ A (maximum) and UVLO rising threshold  $V_{UVLO(R)} = 1.2$  V. From the design requirements,  $V_{INUVLO} = 10.8$  V. First choose the value of  $R_1 = 1$  M $\Omega$  and use Equation 13 to calculate  $R_2 = 125$  k $\Omega$ . Use the closest standard 1% resistor values:  $R_1 = 1$  M $\Omega$  and  $R_2 = 124$  k $\Omega$ . For noise reduction, place a 1 nF ceramic capacitor across the EN/UVLO pin and GND.

- **Selecting the R-C filter between VIN and VDD for TPS25990 and TPS25985x**

VDD pin is intended to power the internal control circuitry of the eFuse with a filtered and stable supply, not affected by system transients. Therefore, use an R (10  $\Omega$ ) – C (2.2  $\mu$ F) filter from the input supply (IN pin) to the VDD pin. This helps to filter out the supply noises and to hold up the controller supply during severe faults such as short-circuit at the output. In a parallel chain, this R-C filter must be employed for each device.

- **Selecting the pullup resistors and power supplies for SWEN, PG and FLT pins**

FLT, PG, and CMPOUT are open drain outputs. If these logic signals are used, the corresponding pins must be pulled up to the appropriate voltages (< 5 V) through 10 k $\Omega$  pull-up resistances.

### 注

- SWEN pin must be pulled up to a voltage in the range of 2.5 V to 5 V through a 100-k $\Omega$  resistance. This pullup power supply must be generated from the input to the eFuse and available before the eFuse is enabled as discussed in [セクション 9.3](#), without which the eFuse does not start up.
- There can be some threshold or timing mismatches between devices leading to PG assertion in a staggered manner. Therefore, it is advisable to connect the PG pins of all the devices in parallel. This will ensure that the combined PG signal becomes high only after all devices have released their PG pulldowns.

- **Selecting the pullup resistors for PMBus® SCL, SDA, and SMBA# lines**

The SCL, SDA, and SMBA# lines can be pulled up to potentials less than 5 V in general with pull-up resistors of 10 k $\Omega$ . However, to obtain the appropriate values of these pull-up resistors in accordance with the system specifications, please refer to [I<sup>2</sup>C Bus Pullup Resistor Calculation](#).

- **Configuring the PMBus® target device address**

Place appropriate resistors across ADDR0 and ADDR1 to GND or leave these pins floating or connect them to GND as described in [セクション 8.3.14.1](#) to set the preferred device address. To improve the noise immunity for correct address decoding, connect 10 pF ceramic capacitors in parallel with the resistors on ADDR0 and ADDR1.

- **Selection of TVS diode at input and Schottky diode at output**

In the case of a short circuit and overload current limit when the device interrupts a large amount of current instantaneously, the input inductance generates a positive voltage spike on the input, whereas the output inductance creates a negative voltage spike on the output. The peak amplitudes of these voltage spikes (transients) are dependent on the value of inductance in series with the input or output of the device. Such transients can exceed the absolute maximum ratings of the device and eventually lead to failures due to electrical overstress (EOS) if appropriate steps are not taken to address this issue. Typical methods for addressing this issue include:

1. Minimize lead length and inductance into and out of the device.
2. Use a large PCB GND plane.
3. Addition of the Transient Voltage Suppressor (TVS) diodes to clamp the positive transient spike at the input.
4. Using Schottky diodes across the output to absorb negative spikes.

Refer to [TVS Clamping in Hot-Swap Circuits](#) and [Selecting TVS Diodes in Hot-Swap and ORing Applications](#) for details on selecting an appropriate TVS diode and the number of TVS diodes to be in parallel to effectively clamp the positive transients at the input below the absolute maximum ratings of the IN pin (20 V). These TVS diodes also help to limit the transient voltage at the IN pin during the Hot Plug event. Four (4) SMDJ12A are used in parallel in this design example.

#### 注

Maximum Clamping Voltage  $V_C$  specification of the selected TVS diode at  $I_{pp}$  (10/1000  $\mu$ s) (V) must be lower than the absolute maximum rating of the power input (IN) pin for safe operation of the eFuse.

Selection of the Schottky diodes must be based on the following criteria:

- The non-repetitive peak forward surge current ( $I_{FSM}$ ) of the selected diode must be more than the fast-trip threshold ( $2 \times I_{OCP(TOTAL)}$ ). Two or more Schottky diodes in parallel must be used if a single Schottky diode is unable to meet the required  $I_{FSM}$  rating. 式 43 calculates the number of Schottky diodes ( $N_{Schottky}$ ) that must be used in parallel.

$$N_{Schottky} > \frac{2 \times I_{OCP(TOTAL)}}{I_{FSM}} \quad (43)$$

- Forward Voltage Drop ( $V_F$ ) at near to  $I_{FSM}$  must be as small as possible. Ideally, the negative transient voltage at the OUT pin must be clamped within the absolute maximum rating of the OUT pin (-1 V).
- DC Blocking Voltage ( $V_{RM}$ ) must be more than the maximum input operating voltage.
- Leakage current ( $I_R$ ) must be as small as possible.

Three (3) SBR10U45SP5 are used in parallel in this design example.

- **Selecting  $C_{IN}$  and  $C_{OUT}$**

TI recommends to add ceramic bypass capacitors to help stabilize the voltages on the input and output. The value of  $C_{IN}$  must be kept small to minimize the current spike during hot-plug events. For each device, 0.1  $\mu$ F of  $C_{IN}$  is a reasonable target. Because  $C_{OUT}$  does not get charged during hot-plug, a larger value such as 2.2  $\mu$ F can be used at the OUT pin of each device.

### 9.2.3 Application Performance Plots

All the waveforms below are captured on an evaluation setup with one (1) TPS25990 eFuse and five (5) TPS25985x eFuses in parallel. All the pullup supplies are derived from a separate standby rail.



图 9-5. Input Hot Plug:  $V_{IN}$  Stepped Up from 0 V to 12 V,  $C_{LOAD} = 50 \text{ mF}$ ,  $R_{LOAD(\text{Start-up})} = 0.48 \Omega$ ,  $C_{DVDT} = 33 \text{ nF}$ ,  $V_{REF} = 1 \text{ V}$ ,  $R_{ILIM(\text{TPS25990})} = 422 \Omega$ , and  $R_{ILIM(\text{TPS25985})} = 316 \Omega$



图 9-6. Start-up with EN/UVLO:  $V_{IN} = 12 \text{ V}$ , EN/UVLO Stepped Up From 0 V to 3 V,  $C_{LOAD} = 50 \text{ mF}$ ,  $R_{LOAD(\text{Start-up})} = 0.48 \Omega$ ,  $C_{DVDT} = 33 \text{ nF}$ ,  $V_{REF} = 1 \text{ V}$ ,  $R_{ILIM(\text{TPS25990})} = 422 \Omega$ , and  $R_{ILIM(\text{TPS25985})} = 316 \Omega$



图 9-7. Power Up into Short:  $V_{IN} = 12 \text{ V}$ , EN/UVLO Stepped Up From 0 V to 3 V,  $V_{REF} = 1 \text{ V}$ ,  $R_{ILIM(\text{TPS25990})} = 422 \Omega$ ,  $R_{ILIM(\text{TPS25985})} = 316 \Omega$ , and OUT Shorted to GND



图 9-8. Power Up into Short (Current distribution among six devices in parallel):  $V_{IN} = 12 \text{ V}$ , EN/UVLO Stepped Up From 0 V to 3 V,  $V_{REF} = 1 \text{ V}$ ,  $R_{ILIM(\text{TPS25990})} = 422 \Omega$ ,  $R_{ILIM(\text{TPS25985})} = 316 \Omega$ , and OUT Shorted to GND



图 9-9. Transient Overload:  $V_{IN} = 12 \text{ V}$ ,  $t_{OC\_TIMER} = 10 \text{ ms}$ ,  $C_{LOAD} = 50 \text{ mF}$ ,  $R_{IMON} = 150 \Omega$ ,  $V_{REF} = 1 \text{ V}$ , and Load Current Stepped from 333 A to 500 A then 333 A within 8.5 ms



图 9-10. Transient Overload (Current distribution among six devices in parallel):  $V_{IN} = 12 \text{ V}$ ,  $t_{OC\_TIMER} = 10 \text{ ms}$ ,  $C_{LOAD} = 50 \text{ mF}$ ,  $R_{IMON} = 150 \Omega$ ,  $V_{REF} = 1 \text{ V}$ , and Load Current Stepped from 333 A to 500 A then 333 A within 8.5 ms



図 9-11. Circuit-Breaker Response:  $V_{IN} = 12$  V,  $t_{OC\_TIMER} = 10$  ms,  $C_{LOAD} = 50$  mF,  $R_{IMON} = 150$   $\Omega$ ,  $V_{IREF} = 1$  V, and Load Current Stepped from 333 A to 530 A for more than 10 ms



図 9-12. Circuit-Breaker Response (Current distribution among six devices in parallel):  $V_{IN} = 12$  V,  $t_{OC\_TIMER} = 17$  ms,  $C_{LOAD} = 50$  mF,  $R_{IMON} = 150$   $\Omega$ ,  $V_{IREF} = 1$  V, and Load Current Stepped from 333 A to 530 A for more than 17 ms



図 9-13. Output Hot-Short Response:  $V_{IN} = 12$  V,  $R_{IMON} = 150$   $\Omega$ ,  $V_{IREF} = 1$  V, and OUT Shorted to GND



図 9-14. One (1) TPS25990 eFuse and one (1) TPS25985x eFuse in Parallel: Temperature Rise with 110-A DC Current at Room Temperature (No Air-Flow)

### 9.3 Best Design Practices

TPS25990 needs the SWEN pin to be pulled up to a supply rail which is powered up before the device is enabled. Failing this, the device is not able to turn on the output. The SWEN pullup supply must not be derived from the output of the eFuse. Use one of the following options to derive the pullup supply rail for SWEN.

1. Use an existing standby rail in the system, which is derived from the main power input and comes up before the eFuse is turned on.
2. Use an LDO (3.3 V or 5 V) powered from the main power input.



図 9-15. LDO Used as Pullup Supply for SWEN

3. Use a Zener regular powered from the main power input.



**图 9-16. Zener Regulator Used as Pullup Supply for SWEN**

4. Use the ITIMER pin of one of the secondary eFuses (TPS25985x). Ensure the ITIMER pin does not have excess loading which can interfere with the normal overcurrent blanking timer functionality.



**图 9-17. ITIMER Pin Used as Pullup Supply for SWEN**

The ground connections for the various components around the TPS25990 & TPS25985 must be wired directly to each other and the GND pins of respective eFuses. This must be followed by connecting them to the system ground at one point. For more details, refer to [TPS25990EVM eFuse Evaluation Board](#). Do not connect the various component grounds through the high current system ground line.

## 9.4 Power Supply Recommendations

The TPS25990 devices are designed for a supply voltage in the range of 2.9 V to 16 V on the IN pin and 4.5 V to 16 V on the VDD pin. TI recommends using a minimum capacitance of 0.1 μF on the IN pin of each device in parallel chain to avoid coupling of high slew rates during hot plug events. TI also recommends using an R-C filter from the IN supply to the VDD pin to filter out supply noise and to hold up the controller supply during severe faults such as short-circuit.

注

1. If in-system programming of configuration register non-volatile memory is needed, then TI recommends using a minimum supply of 10 V on VDD.
2. The device can be used with VIN voltage rails down to 2.9 V as long as the VDD rail is supplied with an independent bias voltage of 4.5 V or higher.

### 9.4.1 Transient Protection

In the case of a short-circuit or circuit-breaker event, when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- Connect a Schottky diode from the OUT pin ground to absorb negative spikes.
- Connect a low ESR capacitor of 2.2 μF or higher at the OUT pin very close to the device.
- Connect a ceramic capacitor  $C_{IN} = 0.1 \mu F$  or higher at the IN pin very close to the device to dampen the rise time of input transients. The capacitor voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage excursion during inductive ringing.

The approximate value of input capacitance can be estimated with [式 44](#).

$$V_{SPIKE(Absolute)} = V_{IN} + I_{LOAD} \times \sqrt{\frac{L_{IN}}{C_{IN}}} \quad (44)$$

$V_{IN}$  is the nominal supply voltage.

$I_{LOAD}$  is the load current.

$L_{IN}$  equals the effective inductance seen looking into the source.

$C_{IN}$  is the capacitance present at the input.

- Some applications can require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which can couple to the internal control circuits and cause unexpected behavior.

The circuit implementation with optional protection components is shown in [图 9-18](#).



[图 9-18. Circuit Implementation with Optional Protection Components](#)

#### 9.4.2 Output Short-Circuit Measurements

It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results:

- Source bypassing
- Input leads
- Circuit layout
- Component selection
- Output shorting method
- Relative location of the short
- Instrumentation

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

### 9.5 Layout

#### 9.5.1 Layout Guidelines

- For all applications, TI recommends a ceramic decoupling capacitor of  $0.1 \mu F$  or greater between the  $IN$  terminal and  $GND$  terminal.

- For all applications, TI recommends a ceramic decoupling capacitor of 2.2  $\mu$ F or greater between the OUT terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See Figure below for a PCB layout example.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC. The PCB ground must be a copper plane or island on the board.
- The IN and OUT pins are used for Heat Dissipation. Connect to as much copper area as possible with thermal vias.
- Locate the following support components close to their connection pins:
  - $C_{IN}$
  - $C_{OUT}$
  - $C_{VDD}$
  - $C_{TEMP}$
  - $R_{ILIM}$
  - $R_{IMON}$
  - $C_{IREF}$
  - $C_{DVDT}$
  - Resistors for the EN/UVLO pin
  - Resistors for the ADDR0, ADDR1 pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace routing for the ADDR0, ADDR1,  $C_{IN}$ ,  $C_{OUT}$ ,  $C_{VDD}$ ,  $C_{IREF}$ ,  $R_{ILIM}$ ,  $R_{IMON}$ ,  $C_{TEMP}$  and  $C_{DVDT}$  components to the device must be as short as possible to reduce parasitic effects on the current limit and soft-start timing. These traces must not have any coupling to switching signals on the board.
- Because the IMON, ILIM and IREF pins directly control the overcurrent protection behavior of the device, the PCB routing of these nodes must be kept away from any noisy (switching) signals.
- TI recommends to keep the parasitic loading on SWEN pin to a minimum to avoid synchronization issues.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, TI recommends a protection Schottky diode to address negative transients due to switching of inductive loads, and it must be physically close to the OUT pins.

### 9.5.2 Layout Example



图 9-19. TPS25990 and TPS25985x Parallel Devices Layout Example

## 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 10.1 Documentation Support

#### 10.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, [TPS25990EVM eFuse Evaluation Board](#)
- Texas Instruments, [TPS25990x Design Calculator](#)

### 10.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](http://ti.com) のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 10.3 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 10.4 Trademarks

SMBus™ is a trademark of Intel.

TI E2E™ is a trademark of Texas Instruments.

PMBus® is a registered trademark of SMIF.

Intel® is a registered trademark of Intel.

すべての商標は、それぞれの所有者に帰属します。

### 10.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 10.6 用語集

#### テキサス・インスツルメンツ用語集

この用語集には、用語や略語の一覧および定義が記載されています。

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins     | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|--------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS25990ARQPR         | Active        | Production           | VQFN-HR (RQP)   26 | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | T25990<br>Z2        |
| TPS25990ARQPR.A       | Active        | Production           | VQFN-HR (RQP)   26 | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | T25990<br>Z2        |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS25990ARQPR | VQFN-HR      | RQP             | 26   | 3000 | 330.0              | 12.4               | 4.8     | 5.3     | 1.15    | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25990ARQPR | VQFN-HR      | RQP             | 26   | 3000 | 360.0       | 360.0      | 36.0        |

# PACKAGE OUTLINE

RQP0026A

VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

## EXAMPLE BOARD LAYOUT

RQP0026A

## **VQFN-HR - 1 mm max height**

## PLASTIC QUAD FLATPACK-NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 15X



**SOLDER MASK DETAILS  
NOT TO SCALE**

4225325/B 10/2020

NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

RQP0026A

VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK-NO LEAD



## SOLDER PASTE EXAMPLE BASED ON 0.1mm THICK STENCIL

PIN 1,9,14 & 22: 96%; PIN 10-13 & 23-26: 77%  
SCALE: 15X

4225325/B 10/2020

NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日：2025 年 10 月