

# TPS51386 ラッチ付き OVP/UVP、調整可能なソフト・スタート、PSM/OOA モードを搭載した、4.5V～24V 入力、8A 同期整流降圧コンバータ

## 1 特長

- 4.5V～24V の入力電圧範囲
- 0.6V～5.5V の出力電圧範囲
- 22mΩ および 11mΩ の MOSFET を内蔵
- 8A 連続  $I_{OUT}$  をサポート
- 84μA の Low 静止電流
- 25°C で ±1% の基準電圧 (0.6 V)
- 40°C～125°C で ±1.5% の基準電圧 (0.6 V)
- 600kHz のスイッチング周波数
- D-CAP3™ 制御モードによる高速過渡応答
- POSCAP およびすべての MLCC 出力コンデンサをサポート
- 可変ソフト・スタートと 1ms の内部ソフト・スタート
- 軽負荷時に PSM および Out-of-Audio™ (OOA) モードを選択可能で、オンザフライの変更をサポート
- 大きなデューティ・サイクルによる動作をサポート
- パワー・グッド・インジケータにより出力電圧を監視
- ラッチ付きの出力 OV および UV 保護
- ラッチなしの UVLO および OT 保護
- サイクル単位の過電流保護
- 出力放電機能を内蔵
- 小型の 2.00mm × 3.00mm HotRod™ QFN パッケージ

## 2 アプリケーション

- ノート PC およびデスクトップ PC
- ウルトラブック、タブレット
- TV および STB、ポイント・オブ・ロード (POL)
- 分散電源システム



## 3 概要

TPS51386 はモノリシックな 8A 同期整流降圧コンバータで、適応型オン時間 D-CAP3 制御モードが搭載されています。低  $R_{DS(on)}$  のパワー MOSFET を内蔵して高効率を実現しており、必要な外付け部品数が最小限なので、容積の制約が厳しい電力システムでも簡単に使えます。特長として、高精度のリファレンス電圧、高速な負荷過渡応答、軽負荷効率を実現する自動スキップ・モード動作、25kHz を超えるスイッチング周波数を使用する OOA 軽負荷動作、良好なラインを備えた D-CAP3 制御モード、負荷レギュレーションがあり、外部補償は不要です。

TPS51386 は、OVP、UVP、OCP、OTP、UVLO の完全な保護機能を搭載しています。このデバイスは、パワー・グッド信号と出力放電機能を組み合わせたものです。

TPS51386 は、内部ソフト・スタート時間と外部ソフト・スタート時間両方に対応しています。内部ソフト・スタート時間は 1ms に固定されています。アプリケーションでこれより長いソフト・スタート時間が必要な場合、外部 SS ピンを使用して、外付けのコンデンサを接続し、長いソフト・スタート時間を実現できます。

TPS51386 は放熱特性の優れた 12 ピン QFN パッケージで供給され、-40°C～125°C の接合部温度で動作するよう設計されています。

### パッケージ情報

| 部品番号     | パッケージ (1)         | パッケージ・サイズ (2)   |
|----------|-------------------|-----------------|
| TPS51386 | RJN (VQFN-HR, 12) | 2.00mm × 3.00mm |

(1) 利用可能なすべてのパッケージについては、データシートの末尾にある注文情報を参照してください。

(2) パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピンも含まれます。



効率曲線、 $V_{OUT} = 5.1V$ 、PSM モード



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、必ず最新版の英語版をご参照ください。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照ください。

## Table of Contents

|                                      |    |                                         |    |
|--------------------------------------|----|-----------------------------------------|----|
| 1 特長                                 | 1  | 7.4 Device Functional Modes             | 12 |
| 2 アプリケーション                           | 1  | 8 Application and Implementation        | 13 |
| 3 概要                                 | 1  | 8.1 Application Information             | 13 |
| 4 Revision History                   | 2  | 8.2 Typical Application                 | 13 |
| 5 Pin Configuration and Functions    | 3  | 8.3 Power Supply Recommendations        | 17 |
| 6 Specifications                     | 4  | 8.4 Layout                              | 18 |
| 6.1 Absolute Maximum Ratings         | 4  | 9 Device and Documentation Support      | 19 |
| 6.2 ESD Ratings                      | 4  | 9.1 Device Support                      | 19 |
| 6.3 Recommended Operating Conditions | 4  | 9.2 ドキュメントの更新通知を受け取る方法                  | 19 |
| 6.4 Thermal Information              | 4  | 9.3 サポート・リソース                           | 19 |
| 6.5 Electrical Characteristics       | 5  | 9.4 Trademarks                          | 19 |
| 6.6 Typical Characteristics          | 7  | 9.5 静電気放電に関する注意事項                       | 19 |
| 7 Detailed Description               | 9  | 9.6 用語集                                 | 19 |
| 7.1 Overview                         | 9  | 10 Mechanical, Packaging, and Orderable |    |
| 7.2 Functional Block Diagram         | 10 | Information                             | 20 |
| 7.3 Feature Description              | 10 |                                         |    |

## 4 Revision History

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2023 | *        | Initial release |

## 5 Pin Configuration and Functions



図 5-1. RJN Package 12-Pin VQFN-HR Top View

表 5-1. Pin Functions

| PIN  |     | I/O | DESCRIPTION                                                                                                                                                                                   |
|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. |     |                                                                                                                                                                                               |
| VIN  | 1   | P   | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and PGND.                                                                             |
| PGND | 2   | G   | Power ground terminal for the internal power FET.                                                                                                                                             |
| PG   | 3   | O   | Open Drain Power-Good Indicator. This pin is asserted low if output voltage is out of PG threshold, overvoltage or if the device is under thermal shutdown, EN shutdown or during soft start. |
| FB   | 4   | I   | TPS51386 uses FB pin to regulate output voltage via feedback resistor divider network.                                                                                                        |
| SS   | 5   | O   | Soft-start time selection pin for TPS51386. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the soft-start time is approximately 1 ms.   |
| NC   | 6   | -   | No connect pin                                                                                                                                                                                |
| SW   | 7   | O   | Switch node terminal. Connect the output inductor to this pin.                                                                                                                                |
| VBST | 8   | I   | Supply input for the high-side MOSFET gate drive. Connect the bootstrap capacitor between VBST and SW.                                                                                        |
| VCC  | 9   | O   | 5-V internal VCC LDO output. This pin supplies voltage to the internal circuitry and gate driver. Bypass this pin with a 1- $\mu$ F capacitor.                                                |
| AGND | 10  | G   | Ground of internal analog circuitry. Connect AGND to PGND at a single point close to AGND.                                                                                                    |
| EN   | 11  | I   | Enable pin of buck converter. EN pin is a digital input pin, pull up to enable the converter, pull down to disable. Internal pulldown if EN pin is floating.                                  |
| MODE | 12  | I   | Mode selection pin. Connect MODE pin to VCC, or pull above 0.8 V for OOA mode operation, connect MODE to AGND or float for Power Save Mode. Internal pulldown if MODE pin is floating.        |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                | MIN  | MAX | UNIT |
|------------------|--------------------------------|------|-----|------|
| Input voltage    | VIN                            | -0.3 | 28  | V    |
| Input voltage    | VBST                           | -0.3 | 34  |      |
| Input voltage    | VBST - SW                      | -0.3 | 6   | V    |
| Input voltage    | EN, FB, MODE, SS               | -0.3 | 6   | V    |
| Output voltage   | SW (10ns transient)            | -4   | 28  |      |
| Output voltage   | SW                             | -1.0 | 28  | V    |
| Output voltage   | PG                             | -0.3 | 6   | V    |
| Output voltage   | VCC                            | -0.3 | 6   | V    |
| Voltage          | PGND, AGND                     | -0.3 | 0.3 | V    |
| T <sub>J</sub>   | Operating junction temperature | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature            | -55  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                       | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
|                    |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

Over operating junction temperature range (unless otherwise noted)

|                      |                  | MIN  | NOM | MAX  | UNIT |
|----------------------|------------------|------|-----|------|------|
| Input voltage range  | VIN              | 4.5  | 24  | 24   | V    |
| Input voltage range  | VBST             | -0.1 |     | 29.5 | V    |
| Input voltage range  | VBST – SW        | -0.1 |     | 5.5  | V    |
| Input voltage range  | EN, FB, MODE, SS | -0.3 |     | 5.5  | V    |
| Output voltage range | SW               | -1.0 |     | 24   | V    |
| Output voltage range | PG, VCC          | -0.1 |     | 5.5  | V    |
| Output current       | I <sub>OUT</sub> |      |     | 8    | A    |
| T <sub>J</sub>       |                  | -40  |     | 125  | °C   |

### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                            | DEVICE            |                               | UNIT |  |
|-------------------------------|--------------------------------------------|-------------------|-------------------------------|------|--|
|                               |                                            | RJNR (QFN, JEDEC) |                               |      |  |
|                               |                                            | 12 PINS           | 12 PINS                       |      |  |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance     | 72.7              | 37.2                          | °C/W |  |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance  | 50.1              | Not Applicable <sup>(2)</sup> | °C/W |  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance       | 18.7              | Not Applicable <sup>(2)</sup> | °C/W |  |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter | 1.8               | 3.7                           | °C/W |  |

## 6.4 Thermal Information (continued)

| THERMAL METRIC <sup>(1)</sup> |                                              | DEVICE            |                    | UNIT |
|-------------------------------|----------------------------------------------|-------------------|--------------------|------|
|                               |                                              | RJNR (QFN, JEDEC) | RJNR (QFN, TI EVM) |      |
|                               |                                              | 12 PINS           | 12 PINS            |      |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 18.4              | 18.5               | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.  
(2) The thermal simulation setup is not applicable to a TI EVM layout.

## 6.5 Electrical Characteristics

MODE connected to AGND,  $V_{EN} = 3.3V$ ;  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VIN} = 12 V$  (unless otherwise noted)

| PARAMETER                                              | TEST CONDITIONS                        | MIN                                               | TYP  | MAX  | UNIT |     |
|--------------------------------------------------------|----------------------------------------|---------------------------------------------------|------|------|------|-----|
| <b>INPUT SUPPLY (VIN)</b>                              |                                        |                                                   |      |      |      |     |
| V <sub>IN</sub>                                        | Input voltage range                    | V <sub>IN</sub>                                   | 4.5  | 24   | V    |     |
| I <sub>VIN</sub>                                       | VIN Supply Current (Quiescent)         | No load, $V_{EN} = 3.3 V$ , non-switching         |      | 84   | µA   |     |
| I <sub>INSDN</sub>                                     | VIN Shutdown Current                   | No load, $V_{EN} = 0 V$ , PG open                 |      | 3.7  | µA   |     |
| <b>UVLO</b>                                            |                                        |                                                   |      |      |      |     |
| V <sub>VCC UVLO_R</sub>                                | V <sub>CC</sub> Under-Voltage Lockout  | V <sub>VCC</sub> rising                           | 4.2  | 4.42 | V    |     |
| V <sub>VCC UVLO_F</sub>                                | V <sub>CC</sub> Under-Voltage Lockout  | V <sub>VCC</sub> falling                          | 3.65 | 3.85 | V    |     |
| V <sub>VCC UVLO_H</sub>                                | V <sub>CC</sub> Under-Voltage Lockout  | Hysteresis V <sub>CC</sub> voltage                | 350  | 650  | mV   |     |
| <b>ENABLE (EN), MODE</b>                               |                                        |                                                   |      |      |      |     |
| V <sub>EN_R</sub>                                      | EN Threshold High-level                | V <sub>EN</sub> rising                            | 1.31 | 1.5  | V    |     |
| V <sub>EN_F</sub>                                      | EN Threshold Low-level                 | V <sub>EN</sub> falling                           | 1.0  | 1.13 | V    |     |
| V <sub>EN_H</sub>                                      | EN Threshold Low-level                 | Hysteresis                                        | 180  |      | mV   |     |
| I <sub>EN</sub>                                        | EN Pull down Current                   | V <sub>EN</sub> = 0.8 V                           | 1.3  | 2.3  | uA   |     |
| V <sub>IL:MODE</sub>                                   | Low-Level Input Voltage at MODE Pin    |                                                   | 0.4  |      | V    |     |
| V <sub>IH:MODE</sub>                                   | High-Level Input Voltage at MODE Pin   |                                                   |      | 0.8  | V    |     |
| I <sub>MODE</sub>                                      | MODE Pull down Current                 | V <sub>MODE</sub> = 0.8 V                         | 1.3  | 2.3  | 3.5  | uA  |
| <b>VCC</b>                                             |                                        |                                                   |      |      |      |     |
| V <sub>VCC</sub>                                       | VCC Output Voltage                     | V <sub>VIN</sub> > 5.2 V, I <sub>VCC</sub> ≤ 1 mA | 4.85 | 5    | 5.15 | V   |
| <b>FEEDBACK VOLTAGE (FB)</b>                           |                                        |                                                   |      |      |      |     |
| V <sub>FB_REG</sub>                                    | Feedback regulation voltage            | T <sub>J</sub> = 25 °C                            | 594  | 600  | 606  | mV  |
|                                                        | Feedback regulation voltage            | -40 °C ≤ T <sub>J</sub> ≤ 125 °C                  | 591  | 600  | 609  | mV  |
| <b>DUTY CYCLE and FREQUENCY CONTROL</b>                |                                        |                                                   |      |      |      |     |
| f <sub>SW</sub>                                        | Switching frequency                    | CCM operation                                     |      | 600  |      | kHz |
| t <sub>ON(min)</sub>                                   | Minimum ON pulse width <sup>(1)</sup>  | T <sub>J</sub> = 25 °C                            |      | 65   | 75   | ns  |
| t <sub>OFF(min)</sub>                                  | Minimum OFF pulse width <sup>(1)</sup> | T <sub>J</sub> = 25 °C                            |      |      | 190  | ns  |
| <b>OOA FUNCTION</b>                                    |                                        |                                                   |      |      |      |     |
| t <sub>OOA</sub>                                       | OOA operation period                   | V <sub>MODE</sub> = V <sub>VCC</sub>              | 30   | 50   | µs   |     |
| <b>SOFT-START (SS)</b>                                 |                                        |                                                   |      |      |      |     |
| t <sub>SS</sub>                                        | Internal fixed soft start              |                                                   | 0.55 | 1    | 1.35 | ms  |
| I <sub>SS</sub>                                        | Soft Start Charge Current              |                                                   | 4    | 5    | 6    | µA  |
| <b>POWER SWITCHES (SW)</b>                             |                                        |                                                   |      |      |      |     |
| R <sub>DSON(HS)</sub>                                  | High-side MOSFET on-resistance         | T <sub>J</sub> = 25 °C                            |      | 22   |      | mΩ  |
| R <sub>DSON(LS)</sub>                                  | Low-side MOSFET on-resistance          | T <sub>J</sub> = 25 °C                            |      | 11   |      | mΩ  |
| <b>CURRENT LIMIT</b>                                   |                                        |                                                   |      |      |      |     |
| I <sub>OCL</sub>                                       | Low-side valley current limit          | Valley current limit on LS FET                    | 9.5  | 11   | 12.5 | A   |
| I <sub>NOCL</sub>                                      | Low-side negative current limit        | Sinking current limit on LS FET, OOA operation    |      | 3.9  |      | A   |
| <b>OUTPUT UNDERRVOLTAGE AND OVERVOLTAGE PROTECTION</b> |                                        |                                                   |      |      |      |     |

## 6.5 Electrical Characteristics (continued)

MODE connected to AGND,  $V_{EN} = 3.3V$ ;  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VIN} = 12 V$  (unless otherwise noted)

| PARAMETER               |                                             | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT        |
|-------------------------|---------------------------------------------|--------------------------------------------------|-----|-----|-----|-------------|
| $V_{OVP}$               | OVP Trip Threshold                          |                                                  | 117 | 120 | 123 | %           |
| $t_{OVPDLY}$            | OVP Prop deglitch                           |                                                  |     | 20  |     | $\mu s$     |
| $t_{OVPDLY}$            | OVP latch-off Prop deglitch                 |                                                  |     | 256 |     | $\mu s$     |
| $V_{UVP}$               | UVP Trip Threshold                          |                                                  | 55  | 60  | 65  | %           |
| $t_{UVPDLY}$            | UVP Prop deglitch                           |                                                  |     | 256 |     | $\mu s$     |
| <b>POWER GOOD (PG)</b>  |                                             |                                                  |     |     |     |             |
| $t_{PGDLY}$             | PG Start-Up delay                           | PG from low to high                              | 500 |     |     | $\mu s$     |
| $t_{PGDLY}$             | PG delay time when $V_{FB}$ rising (fault)  | PG from high to low                              |     | 20  |     | $\mu s$     |
| $t_{PGDLY}$             | PG delay time when $V_{FB}$ falling (fault) | PG from high to low                              |     | 28  |     | $\mu s$     |
| $V_{PGTH}$              | PG Threshold when $V_{FB}$ falling (fault)  | $V_{FB}$ falling (fault), percentage of $V_{FB}$ | 79  | 85  | 89  | %           |
| $V_{PGTH}$              | PG Threshold when $V_{FB}$ rising (good)    | $V_{FB}$ rising (good), percentage of $V_{FB}$   | 86  | 90  | 94  | %           |
| $V_{PGTH}$              | PG Threshold when $V_{FB}$ rising (fault)   | $V_{FB}$ rising (fault), percentage of $V_{FB}$  | 116 | 120 | 124 | %           |
| $V_{PGTH}$              | PG Threshold when $V_{FB}$ falling (good)   | $V_{FB}$ falling (good), percentage of $V_{FB}$  | 109 | 115 | 119 | %           |
| $I_{PGMAX}$             | PG Sink Current                             | $V_{PG} = 0.5 V$                                 |     | 50  |     | mA          |
| $I_{PGLK}$              | PG Leak Current                             | $V_{PG} = 5.5 V$                                 |     |     | 1   | $\mu A$     |
| <b>OUTPUT DISCHARGE</b> |                                             |                                                  |     |     |     |             |
| $R_{DIS}$               | Discharge resistance                        | $T_J = 25^{\circ}C$ , $V_{EN} = 0 V$             |     | 160 |     | $\Omega$    |
| <b>THERMAL SHUTDOWN</b> |                                             |                                                  |     |     |     |             |
| $T_{J(SD)}$             | Thermal shutdown threshold <sup>(1)</sup>   |                                                  |     | 165 |     | $^{\circ}C$ |
| $T_{J(HYS)}$            | Thermal shutdown hysteresis <sup>(1)</sup>  |                                                  |     | 20  |     | $^{\circ}C$ |

(1) Specified by design. Not production tested

## 6.6 Typical Characteristics

$V_{IN} = 12$  V,  $T_J = -40^\circ\text{C}$  to  $125^\circ\text{C}$ , unless otherwise specified.



图 6-1. Quiescent Current vs Temperature



图 6-2. Shutdown Current vs Temperature



图 6-3. Voltage Reference vs Temperature



图 6-4. Enable On Voltage vs Temperature



图 6-5. Enable Off Voltage vs Temperature



图 6-6. High-side R<sub>DS(on)</sub> vs Temperature

## 6.6 Typical Characteristics (continued)

$V_{IN} = 12$  V,  $T_J = -40^\circ\text{C}$  to  $125^\circ\text{C}$ , unless otherwise specified.



图 6-7. Low-side  $R_{DS(on)}$  vs Temperature



图 6-8. Valley Current Limit vs Temperature



图 6-9. I<sub>SS</sub> vs Temperature

## 7 Detailed Description

### 7.1 Overview

The TPS51386 is an 8-A, integrated FET, synchronous buck converter which operates from 4.5-V to 24-V input voltage (VIN), and the output is from 0.6 V to 5.5 V. The proprietary D-CAP3 control mode enables low external component count, ease of design, optimization of the power design for cost, size and efficiency.

The key feature of the TPS51386 is the ULQ™ (Ultra Low Quiescent) extended battery life feature to enable low-bias current DC/DC converter. The ULQ extended battery life feature is extremely beneficial for long battery life in low power operation.

The device employs D-CAP3 control mode control that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition. Eco-mode allows the TPS51386 to maintain high efficiency at light load. OOA (Out-of-Audio™) mode makes switching frequency above audible frequency larger than 25 kHz, even there is no loading at output side.

The TPS51386 is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 PWM Operation and D-CAP3™ Control Mode

The TPS51386 operates using the adaptive on-time PWM control with a proprietary D-CAP3 control mode, which enables low external component count with a fast load transient response while maintaining a good output voltage accuracy. At the beginning of each switching cycle, the high side MOSFET is turned on for an on-time set by an internal one shot timer. This on-time is set based on the converter input voltage, output voltage, and

the pseudo-fixed frequency, hence this type of control topology is called an adaptive on-time control. The one shot timer resets and turns on again after the feedback voltage ( $V_{FB}$ ) falls below the internal reference voltage ( $V_{REF}$ ). An internal ramp is generated which is fed to the FB pin to simulate the output voltage ripple. This action enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for D-CAP3 control mode topology.

The TPS51386 includes an error amplifier that makes the output voltage very accurate. For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used is a low pass L-C circuit. This L-C filter has double pole that is described in the following equation.

$$f_P = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}} \quad (1)$$

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain. The low frequency L-C double pole has a 180 degree in phase. At the output filter frequency, the gain rolls off at a  $-40\text{dB}$  per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from  $-40\text{dB}$  to  $-20\text{dB}$  per decade and increases the phase to 90 degree one decade above the zero frequency. The internal ripple injection high frequency zero is optimized to provide fast transient response performance and also give an consideration to meet the stability requirement with typical external L-C filter. The inductor and capacitor selected for the output filter must be such that the double pole is located close enough to the high-frequency zero so that the phase boost provided by this high-frequency zero provides adequate phase margin for the stability requirement. The crossover frequency of the overall system must usually be targeted to be less than one-fifth of the switching frequency ( $F_{SW}$ ).

### 7.3.2 VCC LDO

The VCC pin is the output of the internal 5-V linear regulator that creates the bias for all the internal circuitry and MOSFET gate drivers. The VCC pin must be bypassed with a minimum  $1\text{-}\mu\text{F}$ , 10-V X5R rated capacitor. The UVLO circuit monitors the VCC pin voltage and disables the output when VCC falls below the UVLO threshold.

### 7.3.3 Soft Start

The TPS51386 has an internal 1-ms soft start, and also an external SS pin is provided for setting higher soft-start time if needed. When the EN pin becomes high, the soft-start function begins ramping up the reference voltage to the PWM comparator.

If the application needs a larger soft-start time, this soft-start time can be set by connecting a capacitor on SS pin. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. The devices tracks the lower of the internal soft-start voltage or the external soft-start voltage as the reference. The equation for the soft-start time ( $T_{SS}$ ) is shown in the following equation:

$$T_{SS} = \frac{C_{SS}(\text{nF}) \times V_{REF}(\text{V}) \times 1.4}{I_{SS}(\mu\text{A})} \quad (2)$$

where

- $V_{ref}$  is 0.6 V and  $I_{SS}$  is 5  $\mu\text{A}$
- 1.4 is typical value of correlation factor

### 7.3.4 Enable Control

The EN pin controls the turn-on and turn-off of the device. When EN pin voltage is above the turn-on threshold which is around 1.31 V, the device starts switching and when the EN pin voltage falls below the turn-off threshold which is around 1.13V it stops switching.

### 7.3.5 Power Good

The Power Good (PGOOD) pin is an open drain output. After the FB pin voltage is between 90% and 115% of the internal reference voltage ( $V_{REF}$ ) the PGOOD is de-asserted and floats after a 500- $\mu\text{s}$  de-glitch time. TI recommends a pullup resistor of 100 k $\Omega$  to pull it up to VCC. The PGOOD pin is pulled low when the FB pin

voltage is lower than  $V_{UVP}$  or greater than  $V_{OVP}$  threshold or in an event of thermal shutdown or during the soft-start period.

### 7.3.6 Overcurrent Protection and Undervoltage Protection

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by input voltage, output voltage, the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{OUT}$ . If the measured drain to source voltage of the low-side FET is above the voltage proportional to current limit, the low side FET stays on until the current level becomes lower than the OCL level which reduces the output current available. When the current is limited the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 60% of the target voltage, the UVP comparator detects it and shuts down the device after a wait time of 256 us. In this type of valley detect control, the load current is higher than the OCL threshold by one half of the peak to peak inductor ripple current. This protection is a latch function, fault latching can be re-set by EN going low or VIN power cycling.

### 7.3.7 UVLO Protection

Undervoltage Lock Out protection (UVLO) monitors the internal VCC regulator voltage. When the VCC voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

### 7.3.8 Overvoltage Protection

TPS51386 detects overvoltage and undervoltage conditions by monitoring the feedback voltage (VFB). When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and output is discharged after a wait time of 20 us. When the OV fault comparator has been tripped for 256 us, the part latches off. When the overvoltage condition is removed, output remains latched until EN is toggled to low then high, or the power cycling VIN.

### 7.3.9 Output Voltage Discharge

TPS51386 has a 160-ohm discharge switch that discharges the output  $V_{OUT}$  through the SW pin during any event of fault like output overvoltage, output undervoltage, TSD, or if VCC voltage is below the UVLO and when the EN pin voltage ( $V_{EN}$ ) is below the turn-on threshold.

### 7.3.10 Thermal Shutdown

The device monitors the internal die temperature. If this temperature exceeds the thermal shutdown threshold value ( $T_{SDN}$  typically 165°C) the device shuts off. This protection is a non-latch protection. The device re-starts switching when the temperature goes below the thermal shutdown threshold and 20°C hysteresis.

## 7.4 Device Functional Modes

### 7.4.1 MODE Pin

TPS51386 has a MODE pin that can be used to toggle mode of the device by pulling it high (> 0.8 V) or low (< 0.4 V). When the MODE pin is pulled high, the pin enables the converter to operate in Out-of-Audio (OOA) mode. When the MODE pin is pulled low or float, the converter goes into Power Save Mode (PSM). The MODE pin can be toggled dynamically, even when the converter is in operation.

### 7.4.2 Out-of-Audio™ Mode

Out-of-Audio (OOA) mode is a unique control feature, If the MODE pin is selected to operate in OOA mode, when the device works at light load, the minimum switching frequency is above 25 kHz which avoids the audible noise in the system.

### 7.4.3 Power Save Mode (PSM)

The TPS51386 can be placed in power save mode by floating the MODE pin or pulling the MODE pin low (< 0.4 V), which is helpful to improve efficiency at light load.

## 8 Application and Implementation

### 注

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

The schematic shows a typical application for TPS51386. This design converts an input voltage range of 6 V to 24 V down to 5.1 V with a maximum output current of 8 A.

### 8.2 Typical Application



図 8-1. Application Schematic

#### 8.2.1 Design Requirements

表 8-1. Design Parameters

| PARAMETER                | CONDITIONS            | MIN                                              | TYP | MAX  | UNIT                |
|--------------------------|-----------------------|--------------------------------------------------|-----|------|---------------------|
| V <sub>OUT</sub>         | Output voltage        |                                                  |     | 5.1  | V                   |
| I <sub>OUT</sub>         | Output current        |                                                  |     | 8    | A                   |
| V <sub>IN</sub>          | Input voltage         |                                                  | 6   | 19.5 | 24                  |
| V <sub>OUT(ripple)</sub> | Output voltage ripple | V <sub>IN</sub> = 19.5 V, I <sub>OUT</sub> = 8 A |     | 50   | mV <sub>(P-P)</sub> |
| F <sub>sw</sub>          | Switching frequency   | V <sub>IN</sub> = 19.5 V, I <sub>OUT</sub> = 8 A |     | 600  | kHz                 |
| Operating Mode           |                       | Float MODE pin (default)                         |     | PSM  |                     |
| T <sub>A</sub>           | Ambient temperature   |                                                  |     | 25   | °C                  |

#### 8.2.2 Detailed Design Procedure

##### 8.2.2.1 External Component Selection

###### 8.2.2.1.1 Inductor Selection

The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor must have a ripple current rating higher than the inductor ripple current. See 表 8-2 for recommended inductor values.

The RMS and peak currents through the inductor can be calculated using 式 3 and 式 4. Make sure that the inductor is rated to handle these currents.

$$I_{L(rms)} = \sqrt{I_{OUT}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times L_{OUT} \times F_{SW}} \right)} \quad (3)$$

$$I_{L(\text{peak})} = I_{\text{OUT}} + \frac{I_{\text{OUT}(\text{ripple})}}{2} \quad (4)$$

During transient, short-circuit conditions the inductor current can increase up to the current limit of the device, so choose an inductor with a saturation current higher than the peak current under current limit condition.

#### 8.2.2.1.2 Output Capacitor Selection

After selecting the inductor the output capacitor must be optimized. In D-CAP3 control mode, the regulator reacts within one cycle to the change in the duty cycle so the good transient performance can be achieved without needing large amounts of output capacitance. 表 8-2 lists the recommended output capacitance range.

Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor must be less than  $V_{\text{OUT}(\text{ripple})}/I_{\text{OUT}(\text{ripple})}$

**表 8-2. Recommended Component Values**

| $V_{\text{OUT}}$ (V) | $R_{\text{LOWER}}$ (Kohm) | $R_{\text{UPPER}}$ (Kohm) | $F_{\text{sw}}$ (kHz) | Typical $L_{\text{OUT}}$ ( $\mu\text{H}$ ) | $C_{\text{OUT}(\text{Range})}$ ( $\mu\text{F}$ ) | $C_{\text{FF}(\text{Range})}$ ( $\text{pF}$ ) |
|----------------------|---------------------------|---------------------------|-----------------------|--------------------------------------------|--------------------------------------------------|-----------------------------------------------|
| 1                    | 30                        | 20                        | 600                   | 0.68/0.82                                  | 44-500                                           | -                                             |
| 1.8                  | 20                        | 40                        | 600                   | 1.0/1.2                                    | 44-500                                           | 0-100                                         |
| 3.3                  | 20                        | 90                        | 600                   | 1.5/2.2                                    | 44-500                                           | 0-100                                         |
| 5                    | 20                        | 147                       | 600                   | 1.5/2.2                                    | 44-500                                           | 0-100                                         |

#### 8.2.2.1.3 Input Capacitor Selection

The minimum input capacitance required is given in 式 5.

$$C_{\text{IN}(\text{min})} = \frac{I_{\text{OUT}} \times V_{\text{OUT}}}{V_{\text{IN}(\text{ripple})} \times V_{\text{IN}} \times F_{\text{SW}}} \quad (5)$$

TI recommends using a high quality X5R or X7R input decoupling capacitors of 22  $\mu\text{F}$  on the input voltage pin. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by 式 6 below:

$$I_{\text{CIN}(\text{rms})} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}(\text{min})}}} \times \frac{(V_{\text{IN}(\text{min})} - V_{\text{OUT}})}{V_{\text{IN}(\text{min})}} \quad (6)$$

### 8.2.3 Application Curves

$V_{IN} = 19.5\text{ V}$ ,  $T_a = 25^\circ\text{C}$  unless otherwise specified.



图 8-2. Efficiency, PSM Mode



图 8-3. Efficiency, OOA Mode



图 8-4. Switching Frequency, PSM Mode



图 8-5. Switching Frequency, OOA Mode



图 8-6. Start-Up Relative to EN Rising,  $I_{out} = 0.01\text{ A}$ , PSM Mode



图 8-7. Shutdown Relative to EN Falling,  $I_{out} = 0.01\text{ A}$ , PSM Mode



図 8-8. Start-Up Relative to EN Rising,  $I_{out} = 0.01$  A, OOA Mode



図 8-9. Shutdown Relative to EN Falling,  $I_{out} = 0.01$  A, OOA Mode



図 8-10. Start-Up Relative to  $V_{in}$  Rising,  $I_{out} = 8$  A



図 8-11. Shutdown Relative to  $V_{in}$  Falling,  $I_{out} = 8$  A



図 8-12. Output Voltage Ripple,  $I_{out} = 0$  A, PSM Mode



図 8-13. Output Voltage Ripple,  $I_{out} = 0$  A, OOA Mode



図 8-14. Output Voltage Ripple,  $I_{out} = 8$  A



図 8-15. Transient Response, 1.6 A to 6.4 A with 2.5 A/us SR



図 8-16. Transient Response, 0.8 A to 7.2 A with 2.5 A/us SR



図 8-17. Normal Operation to Output Hard Short

### 8.3 Power Supply Recommendations

The TPS51386 are intended to be powered by a well regulated DC voltage. The input voltage range is 4.5 V to 24 V. TPS51386 are buck converters. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS51386 circuit, TI recommends some additional input bulk capacitance. Typical values are 100  $\mu$ F to 470  $\mu$ F.

## 8.4 Layout

### 8.4.1 Layout Guidelines

Layout is a critical portion of good power supply design. Key guidelines to follow for the layout are:

- Make VIN, PGND, and SW traces as wide as possible to reduce trace impedance and improve heat dissipation. Use vias and traces on others layers to reduce VIN and PGND trace impedance.
- Use multiple vias near the PGND pins and use the layer directly below the device to connect them together, which helps to minimize noise and can help heat dissipation
- Use vias near both VIN pins and provide a low impedance connection between them through an internal layer.
- Place the smaller value high frequency bypass ceramic capacitors from each VIN to PGND pins and place them as close as possible to the device on the same side of the PCB. Place the remaining ceramic input capacitance next to these high frequency bypass capacitors. The remaining input capacitance can be placed on the other side of the board but use as many vias as possible to minimize impedance between the capacitors and the pins of the IC.
- Route FB traces away from the noisy switch node. Place the bottom resistor in the FB divider as close as possible to the FB pin of the IC. Also keep the upper feedback resistor and the feedforward capacitor near the IC. Connect the FB divider to the output voltage at the desired point of regulation.
- Place the BOOT-SW capacitor as close as possible to the BOOT and SW pins.

### 8.4.2 Layout Example

The following figure shows the recommended top side layout.



图 8-18. Top Side Layout

## 9 Device and Documentation Support

### 9.1 Device Support

#### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 9.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](http://ti.com) のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 9.3 サポート・リソース

**TI E2E™ サポート・フォーラム**は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。[TI の使用条件](#)を参照してください。

### 9.4 Trademarks

D-CAP3™, HotRod™, ULQ™, Out-of-Audio™, and TI E2E™ are trademarks of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 9.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 9.6 用語集

#### [テキサス・インスツルメンツ用語集](#)

この用語集には、用語や略語の一覧および定義が記載されています。

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins     | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|--------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS51386RJNR          | Active        | Production           | VQFN-HR (RJN)   12 | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | 51386               |
| TPS51386RJNR.A        | Active        | Production           | VQFN-HR (RJN)   12 | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | 51386               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE OUTLINE

**RJN0012A**

## **VQFN-HR - 1 mm max height**

**PLASTIC SMALL OUTLINE- NO LEAD**



4226466/A 01/2021

**NOTES:**

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

RJN0012A

VQFN-HR - 1 mm max height

PLASTIC SMALL OUTLINE- NO LEAD



## LAND PATTERN EXAMPLE

EXPOSED METAL SHOWN

SCALE: 25X



4226466/A 01/2021

NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)) .
4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

## EXAMPLE STENCIL DESIGN

RJN0012A

## **VQFN-HR - 1 mm max height**

**PLASTIC SMALL OUTLINE- NO LEAD**



## SOLDER PASTE EXAMPLE BASED ON 0.1mm THICK STENCIL

EXPOSED PAD  
PINS 1,2,7: 86%  
SCALE: 25X

4226466/A 01/2021

#### NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日：2025 年 10 月