

## TPS5410-Q1、1A、広範囲入力、降圧型 Swift™ コンバータ

## 1 特長

- 車載アプリケーション向け認定済み
- 幅広い入力電圧範囲: 5.5V~36V
- 最大 1A の連続 (1.2A のピーク) 出力電流
- 内蔵された 110mΩ の MOSFET スイッチにより、最大 95% の高効率を実現
- 広い出力電圧範囲: 1.5% の初期精度で最低 1.22V まで調整可能
- 内部補償により外付け部品の数を最小化
- 500kHz の固定スイッチング周波数によりフィルタを小型化
- 入力電圧フィードフォワードにより、ラインレギュレーションと過渡応答が向上
- 過電流制限、過電圧保護、サーマルシャットダウンによるシステムの保護
- 動作時の接合部温度範囲: -40°C~125°C
- 小型の 8 ピン SOIC パッケージで供給
- SWIFT のドキュメント、アプリケーションノート、および設計ソフトウェアを用意 ([www.ti.com/swift](http://www.ti.com/swift))

## 2 アプリケーション

- 民生用: セットトップボックス、DVD、LCD ディスプレイ
- 工業用および車載オーディオ用の電源
- バッテリ充電器、大電力 LED の電源
- 12V/24V の分散型電源システム

## 3 概要

DC/DC レギュレータの SWIFT™ ファミリに属する TPS5410 は、大出力電流の PWM コンバータであり、低抵抗のハイサイド N チャネル MOSFET を内蔵しています。他の特長としては、過渡条件で電圧調整の精度を維持できる高性能な電圧誤差増幅器、入力電圧が 5.5V に達するまで起動を抑える低電圧ロックアウト回路、突入電流を制限するように内部的に設定されるスロースタート回路、過渡応答を改善するための電圧フィード・フォワード回路などがあります。ENA ピンにより、シャットダウン時の消費電流を 18µA (標準値) まで低減できます。さらに、高性能なイネーブル、過電流保護、過電圧保護、サーマル・シャットダウンなどがあります。設計の複雑さを回避し、外部部品点数を減らすために、TPS5410 の帰還ループは内部的に補償されます。

TPS5410 デバイスは、使いやすくなった、8 ピンの SOIC パッケージで提供されています。TI は評価基板とソフトウェア・ツールを提供しており、短期間の開発サイクルで、高性能な電源設計が迅速に行われることを支援しています。

Simplified Schematic



Efficiency vs Output Current



このリソースの元の言語は英語です。翻訳は概要を便宜的に提供するもので、自動化ツール (機械翻訳) を使用していることがあり、TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、ti.com で必ず最新の英語版をご参照くださいますようお願いいたします。

## 4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことをお勧めします。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## Table of Contents

|                                      |   |                                |    |
|--------------------------------------|---|--------------------------------|----|
| 1 特長                                 | 1 | 7.4 Thermal Information        | 5  |
| 2 アプリケーション                           | 1 | 7.5 Electrical Characteristics | 5  |
| 3 概要                                 | 1 | 7.6 Typical Characteristics    | 7  |
| 4 静電気放電に関する注意事項                      | 2 |                                |    |
| 5 Ordering Information               | 3 |                                |    |
| 6 Pin Assignments                    | 4 |                                |    |
| 6.1 Terminal Functions               | 4 |                                |    |
| 7 Specifications                     | 4 |                                |    |
| 7.1 Absolute Maximum Ratings         | 4 | 8.1 Functional Block Diagram   | 9  |
| 7.2 ESD Ratings                      | 5 | 8.2 Detailed Description       | 9  |
| 7.3 Recommended Operating Conditions | 5 | 8.3 Advanced Information       | 20 |
|                                      |   | 8.4 Performance Graphs         | 21 |
|                                      |   | 8.5 Performance Graphs         | 23 |
|                                      |   | 9 Revision History             | 25 |

## 5 Ordering Information

| T <sub>J</sub> | PACKAGE <sup>(1)</sup> <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------------------|-----------------------|------------------|
| -40°C to 125°C | SOIC – D                              | Reel of 2500          | TPS5410QDRQ1     |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

(2) Package drawings, thermal data, and symbolization are available at [www.ti.com/packaging](http://www.ti.com/packaging).

## 6 Pin Assignments



図 6-1. D PACKAGE (TOP VIEW)

### 6.1 Terminal Functions

| TERMINAL |      | DESCRIPTION                                                                                                             |
|----------|------|-------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.  |                                                                                                                         |
| BOOT     | 1    | Boost capacitor for the high-side FET gate driver. Connect 0.01 $\mu$ F low ESR capacitor from BOOT pin to PH pin.      |
| NC       | 2, 3 | Not connected internally                                                                                                |
| VSENSE   | 4    | Feedback voltage for the regulator. Connect to output voltage divider.                                                  |
| ENA      | 5    | On/off control. Below 0.5 V, the device stops switching. Float the pin to enable.                                       |
| GND      | 6    | Ground.                                                                                                                 |
| VIN      | 7    | Input supply voltage. Bypass VIN pin to GND pin close to device package with a high quality, low ESR ceramic capacitor. |
| PH       | 8    | Source of the high side power MOSFET. Connected to external inductor and diode.                                         |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted) <sup>(1)</sup>

|                |                                          | MIN                | MAX | UNIT |
|----------------|------------------------------------------|--------------------|-----|------|
| Input voltage  | VIN <sup>(2)</sup> to GND                | -0.3               | 40  | V    |
| Input voltage  | ENA to GND                               | -0.3               | 7   | V    |
| Input voltage  | VSENSE to GND                            | -0.3               | 3   | V    |
| Output voltage | BOOT to PH                               | -0.3               | 6   | V    |
| Output voltage | BOOT to GND                              | -0.3               | 1   | V    |
| Output voltage | PH to GND, (Steady-state) <sup>(2)</sup> | -0.6               | 40  | V    |
| Output voltage | PH to GND, (transient < 10ns)            | -1.2               |     | V    |
| Source current | PH                                       | Internally Limited |     |      |
| Source current | PH Leakage current                       | 10                 |     |      |
| $T_J$          | Operating virtual junction temperature   | -40                | 150 | °C   |
| $T_{stg}$      | Storage temperature                      | -65                | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the [Recommended Operating Conditions](#) but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Approaching the absolute maximum rating for the VIN pin may cause the voltage on the PH pin to exceed the absolute maximum rating.

## 7.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 HBM<br>ESD Classification Level 2 <sup>(1)</sup> | ±2000 | V    |
|                    |                         | Charged device model (CDM), per AEC Q100-011 CDM<br>ESD Classification Level C5           | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

Over operating junction temperature range (unless otherwise noted)

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| Input voltage  | Input voltage range            | 5.5 | 36  | 36  | V    |
| T <sub>J</sub> | Operating junction temperature | -40 | 125 | 125 | °C   |

## 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                                                      | TPS5410 -Q1 | UNIT |
|-------------------------------|----------------------------------------------------------------------|-------------|------|
|                               |                                                                      | D (SOIC)    |      |
|                               |                                                                      | 8 PINs      |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance (Custom Board) <sup>(2)</sup> | 75          | °C/W |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance (JESD 51-7)                   | 106         | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance                            | 54          | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance                                 | 55          | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter                           | 15          | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter                         | 56          | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance                         | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#)

(2) Refer to the TPS5420's [EVM User's Guide](#) for board layout and additional information. For thermal design information please see the Maximum Ambient Temperature section.

## 7.5 Electrical Characteristics

T<sub>J</sub> = -40°C to +125°C, V<sub>IN</sub> = 5.5 V to 36 V. Typical values are at T<sub>J</sub> = 25°C and V<sub>IN</sub> = 12 V (unless otherwise noted)

| PARAMETER                          |                               | TEST CONDITIONS                                      | MIN   | TYP   | MAX   | UNIT |
|------------------------------------|-------------------------------|------------------------------------------------------|-------|-------|-------|------|
| <b>SUPPLY VOLTAGE (VIN PIN)</b>    |                               |                                                      |       |       |       |      |
| I <sub>Q(VIN)</sub>                | VIN quiescent current         | Non-switching, V <sub>SENSE</sub> = 2 V, PH pin open | 2     | 4.4   | mA    |      |
| I <sub>SD(VIN)</sub>               | VIN shutdown supply current   | Shutdown, ENA = 0 V                                  | 15    | 50    | μA    |      |
| <b>UVLO</b>                        |                               |                                                      |       |       |       |      |
| V <sub>IN</sub> <sub>UVLO(R)</sub> | VIN UVLO rising threshold     | V <sub>IN</sub> rising                               | 5.3   | 5.5   | V     |      |
| V <sub>IN</sub> <sub>UVLO(H)</sub> | VIN UVLO hysteresis           |                                                      | 0.35  |       | V     |      |
| <b>VOLTAGE REFERENCE</b>           |                               |                                                      |       |       |       |      |
| V <sub>FB</sub>                    | FB voltage                    | T <sub>J</sub> = 25°C                                | 1.202 | 1.221 | 1.239 | V    |
| V <sub>FB</sub>                    | FB voltage                    | T <sub>J</sub> = -40°C to 125°C                      | 1.196 | 1.221 | 1.245 | V    |
| <b>OSCILLATOR</b>                  |                               |                                                      |       |       |       |      |
| f <sub>SW</sub>                    | Switching frequency           |                                                      | 400   | 500   | 600   | kHz  |
| t <sub>ON(min)</sub>               | Minimum ON pulse width        |                                                      |       | 150   | 200   | ns   |
| D <sub>MAX</sub>                   | Maximum Duty Cycle            | f <sub>SW</sub> = 500kHz                             | 85%   | 89%   |       |      |
| <b>ENABLE (ENA PIN)</b>            |                               |                                                      |       |       |       |      |
| V <sub>EN(R)</sub>                 | ENA voltage rising threshold  |                                                      |       | 1.3   |       | V    |
| V <sub>EN(F)</sub>                 | ENA voltage falling threshold |                                                      | 0.5   |       | V     |      |

## 7.5 Electrical Characteristics (続き)

$T_J = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ ,  $V_{IN} = 5.5\text{ V}$  to  $36\text{ V}$ . Typical values are at  $T_J = 25^\circ\text{C}$  and  $V_{IN} = 12\text{ V}$  (unless otherwise noted)

| PARAMETER                     |                                            | TEST CONDITIONS                                        | MIN | TYP  | MAX | UNIT             |
|-------------------------------|--------------------------------------------|--------------------------------------------------------|-----|------|-----|------------------|
| $V_{EN(H)}$                   | ENA voltage hysteresis                     |                                                        |     | 325  |     | mV               |
| $t_{SS}$                      | Internal slow-start time (0~100%)          |                                                        | 4   | 8    | 10  | ms               |
| <b>OVERCURRENT PROTECTION</b> |                                            |                                                        |     |      |     |                  |
| $I_{HS(OC)}$                  | High-side peak current limit               |                                                        | 1.2 | 1.55 | 3.5 | A                |
|                               | Hiccup time before re-start                |                                                        | 13  | 16   | 21  | ms               |
| <b>OUTPUT MOSFET</b>          |                                            |                                                        |     |      |     |                  |
| $R_{DS(ON)(HS)}$              | High-side MOSFET on-resistance             | $V_{IN} = 12\text{ V}$ , $V_{BOOT-SW} = 4.5\text{ V}$  |     | 100  | 230 | $\text{m}\Omega$ |
| $R_{DS(ON)(HS)}$              | High-side MOSFET on-resistance             | $V_{IN} = 5.5\text{ V}$ , $V_{BOOT-SW} = 4.0\text{ V}$ |     | 125  |     | $\text{m}\Omega$ |
| <b>THERMAL SHUTDOWN</b>       |                                            |                                                        |     |      |     |                  |
| $T_{J(SD)}$                   | Thermal shutdown threshold <sup>(1)</sup>  | Temperature rising                                     | 135 | 162  |     | $^\circ\text{C}$ |
| $T_{J(HYS)}$                  | Thermal shutdown hysteresis <sup>(1)</sup> |                                                        |     | 14   |     | $^\circ\text{C}$ |

(1) Parameter specified by design, statistical analysis and production testing of correlated parameters. Not production tested.

## 7.6 Typical Characteristics



**图 7-1. OSCILLATOR FREQUENCYvsJUNCTION TEMPERATURE**



**图 7-2. OPERATING QUIESCENT CURRENTvsJUNCTION TEMPERATURE**



**图 7-3. MINIMUM CONTROLLABLE ON TIMEvsJUNCTION TEMPERATURE**



**图 7-4. VOLTAGE REFERENCEvsJUNCTION TEMPERATURE**



**图 7-5. ON STATE RESISTANCEvsJUNCTION TEMPERATURE**



**图 7-6. INTERNAL SLOW START TIMEvsJUNCTION TEMPERATURE**

## 7.6 Typical Characteristics (continued)



## 8 Application Information

### 8.1 Functional Block Diagram



### 8.2 Detailed Description

#### 8.2.1 Oscillator Frequency

The internal free running oscillator sets the PWM switching frequency at 500 kHz. The 500 kHz switching frequency allows less output inductance for the same output ripple requirement resulting in a smaller output inductor.

#### 8.2.2 Voltage Reference

The voltage reference system produces a precision reference signal by scaling the output of a temperature stable bandgap circuit. The bandgap and scaling circuits are trimmed during production testing to an output of 1.221 V at room temperature.

#### 8.2.3 Enable (ENA) and Internal Slow Start

The ENA pin provides electrical on/off control of the regulator. Once the ENA pin voltage exceeds the threshold voltage, the regulator starts operation and the internal slow start begins to ramp. If the ENA pin voltage is pulled below the threshold voltage, the regulator stops switching and the internal slow start resets. Connecting the pin to ground or to any voltage less than 0.5 V disables the regulator and activate the shutdown mode. The quiescent current of the TPS5410 in shutdown mode is typically 18  $\mu$ A.

The ENA pin has an internal pullup current source, allowing the user to float the ENA pin. If an application requires controlling the ENA pin, use open drain or open collector output logic to interface with the pin. To limit

the start-up inrush current, an internal slow start circuit is used to ramp up the reference voltage from 0 V to its final value linearly. The internal slow start time is 8 ms typically.

#### 8.2.4 Undervoltage Lockout (UVLO)

The TPS5410 incorporates an undervoltage lockout circuit to keep the device disabled when VIN (the input voltage) is below the UVLO start voltage threshold. During power up, internal circuits are held inactive and the internal slow start is grounded until VIN exceeds the UVLO start threshold voltage. Once the UVLO start threshold voltage is reached, the internal slow start is released and device start-up begins. The device operates until VIN falls below the UVLO stop threshold voltage. The typical hysteresis in the UVLO comparator is 330 mV.

#### 8.2.5 Boost Capacitor (BOOT)

Connect a 0.01  $\mu$ F low-ESR ceramic capacitor between the BOOT pin and PH pin. This capacitor provides the gate drive voltage for the high-side MOSFET. X7R or X5R grade dielectrics are recommended due to their stable values over temperature.

#### 8.2.6 Output Feedback (VSENSE)

The output voltage of the regulator is set by feeding back the center point voltage of an external resistor divider network to the VSENSE pin. In steady-state operation, the VSENSE pin voltage should be equal to the voltage reference 1.221 V.

#### 8.2.7 Internal Compensation

The TPS5410 implements internal compensation to simplify the regulator design. Since the TPS5410 uses voltage mode control, a type 3 compensation network has been designed on chip to provide a high crossover frequency and a high phase margin for good stability. See the *Internal Compensation Network* in the applications section for more details.

#### 8.2.8 Voltage Feed Forward

The internal voltage feed forward provides a constant DC power stage gain despite any variations with the input voltage. This greatly simplifies the stability analysis and improves the transient response. Voltage feed forward varies the peak ramp voltage inversely with the input voltage so that the modulator and power stage gain are constant at the feed forward gain, i.e.

$$\text{Feed Forward Gain} = \frac{V_{IN}}{\text{Ramp}_{pk-pk}} \quad (1)$$

The typical feed forward gain of TPS5410 is 25.

#### 8.2.9 Pulse-Width-Modulation (PWM) Control

The regulator employs a fixed frequency pulse-width-modulator (PWM) control method. First, the feedback voltage (VSENSE pin voltage) is compared to the constant voltage reference by the high gain error amplifier and compensation network to produce a error voltage. Then, the error voltage is compared to the ramp voltage by the PWM comparator. In this way, the error voltage magnitude is converted to a pulse width which is the duty cycle. Finally, the PWM output is fed into the gate drive circuit to control the on-time of the high-side MOSFET.

#### 8.2.10 Overcurrent Liming

Overcurrent limiting is implemented by sensing the drain-to-source voltage across the high-side MOSFET. The drain to source voltage is then compared to a voltage level representing the overcurrent threshold limit. If the drain-to-source voltage exceeds the overcurrent threshold limit, the overcurrent indicator is set true. The system will ignore the overcurrent indicator for the leading edge blanking time at the beginning of each cycle to avoid any turn-on noise glitches.

Once overcurrent indicator is set true, overcurrent limiting is triggered. The high-side MOSFET is turned off for the rest of the cycle after a propagation delay. The overcurrent limiting scheme is called cycle-by-cycle current limiting.

Sometimes under serious overload conditions such as short-circuit, the overcurrent runaway may still happen when using cycle-by-cycle current limiting. A second mode of current limiting is used, i.e. hiccup mode overcurrent limiting. During hiccup mode overcurrent limiting, the voltage reference is grounded and the high-side MOSFET is turned off for the hiccup time. Once the hiccup time duration is complete, the regulator restarts under control of the slow start circuit.

### 8.2.11 Overvoltage Protection

The TPS5410 has an overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions. The OVP circuit includes an overvoltage comparator to compare the VSENSE pin voltage and a threshold of  $112.5\% \times VREF$ . Once the VSENSE pin voltage is higher than the threshold, the high-side MOSFET will be forced off. When the VSENSE pin voltage drops lower than the threshold, the high-side MOSFET will be enabled again.

### 8.2.12 Thermal Shutdown

The TPS5410 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown trip point, the voltage reference is grounded and the high-side MOSFET is turned off. The part is restarted under control of the slow start circuit automatically when the junction temperature drops  $14^{\circ}\text{C}$  below the thermal shutdown trip point.

### 8.2.13 PCB Layout

Connect a low ESR ceramic bypass capacitor to the VIN pin. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the TPS5410 ground pin. The best way to do this is to extend the top side ground area from under the device adjacent to the VIN trace, and place the bypass capacitor as close as possible to the VIN pin. The minimum recommended bypass capacitance is  $4.7\mu\text{F}$  ceramic with a X5R or X7R dielectric.

There should be a ground area on the top layer directly underneath the IC to connect the GND pin of the device and the anode of the catch diode. The GND pin should be tied to the PCB ground by connecting it to the ground area under the device as shown in [図 8-1](#).

The PH pin should be routed to the output inductor, catch diode and boot capacitor. Since the PH connection is the switching node, the inductor should be located close to the PH pin, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The catch diode should also be placed close to the device to minimize the output current loop area. Connect the boot capacitor between the phase node and the BOOT pin as shown. Keep the boot capacitor close to the IC and minimize the conductor trace lengths. The component placements and connections shown work well, but other connection routings may also be effective.

Connect the output filter capacitor(s) as shown between the VOUT trace and GND. It is important to keep the loop formed by the PH pin, Lout, Cout and GND as small as is practical.

Connect the VOUT trace to the VSENSE pin using the resistor divider network to set the output voltage. Do not route this trace too close to the PH trace. Due to the size of the IC package and the device pinout, the trace may need to be routed under the output capacitor. The routing may be done on an alternate layer if a trace under the output capacitor is not desired.

If the grounding scheme shown is used via a connection to a different layer to route to the ENA pin.



図 8-1. Design Layout



図 8-2. TPS5410 Land Pattern

#### 8.2.14 Application Circuits

図 8-3 shows the schematic for a typical TPS5410 application. The TPS5410 can provide up to 1-A output current at a nominal output voltage of 12 V.



A. C3 = Tantalum AVX TPSE476M020R0150

図 8-3. Application Circuit, 14.5-V — 36 V to 12-V

## 8.2.15 Design Procedure

The following design procedure can be used to select component values for the TPS5410. Alternately, see the TI Web site at [www.ti.com/swift](http://www.ti.com/swift) for any available software tools to aid in the design process. This section presents a simplified discussion of the design process.

To begin the design process, a few parameters must be determined. The designer must know the following:

- Input voltage range
- Output voltage
- Input ripple voltage
- Output ripple voltage
- Output current rating
- Operating frequency

### 8.2.15.1 Design Parameters

For this design example, use the following as the input parameters:

| DESIGN PARAMETER <sup>(1)</sup> | EXAMPLE VALUE  |
|---------------------------------|----------------|
| Input voltage range             | 14.5 V to 36 V |
| Output voltage                  | 12 V           |
| Input ripple voltage            | 300 mV         |
| Output ripple voltage           | 50 mV          |
| Output current rating           | 1 A            |
| Operating frequency             | 500 kHz        |

(1) As an additional constraint, the design is set up to be small size and low component height.

### 8.2.15.2 Switching Frequency

The switching frequency for the TPS5410 is internally set to 500 kHz. It is not possible to adjust the switching frequency.

### 8.2.15.3 Input Capacitors

The TPS5410 requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The minimum recommended value for the decoupling capacitor is 4.7  $\mu$ F. A high quality ceramic type X5R or X7R is required. For some applications, a smaller value decoupling capacitor may be used, if the input voltage and current ripple ratings are not exceeded. The voltage rating must be greater than the maximum input voltage, including ripple. For this design, a 4.7  $\mu$ F capacitor, C1 issued to allow for smaller 1812 case size to be used while maintaining a 50 V rating.

This input ripple voltage can be approximated by 式 2 :

$$\Delta V_{IN} = \frac{I_{OUT(MAX)} \times 0.25}{C_{BULK} \times f_{SW}} + (I_{OUT(MAX)} \times ESR_{MAX}) \quad (2)$$

Where  $I_{OUT(MAX)}$  is the maximum load current,  $f_{SW}$  is the switching frequency,  $C_I$  is the input capacitor value and  $ESR_{MAX}$  is the maximum series resistance of the input capacitor.

The maximum RMS ripple current also needs to be checked. For worst case conditions, this is approximated by 式 3:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2} \quad (3)$$

In this example, the calculated input ripple voltage is 137 mV, and the RMS ripple current is 0.5 A. The maximum voltage across the input capacitors would be  $V_{IN}$  max plus  $\Delta V_{IN}/2$ . The chosen input decoupling capacitors are rated for 50 V, and the ripple current capacity for each is 3 A at 500 kHz, providing ample margin. The actual measured input ripple voltage may be larger than the calculated value due to the output impedance of the input voltage source, decrease in actual capacitance due to bias voltage and parasitics associated with the layout.

**注意**

The maximum ratings for voltage and current are not to be exceeded under any circumstance.

Additionally, some bulk capacitance may be needed, especially if the TPS5410 circuit is not located within approximately 2 inches from the input voltage source. The value for this capacitor is not critical but it should be rated to handle the maximum input voltage including ripple voltage and should filter the output so that input ripple voltage is acceptable.

#### 8.2.15.4 Output Filter Components

Two components need to be selected for the output filter, L1 and C3. Since the TPS5410 is an internally compensated device, a limited range of filter component types and values can be supported.

##### 8.2.15.4.1 Inductor Selection

To calculate the minimum value of the output inductor, use [式 4](#):

$$L_{MIN} = \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times F_{SW} \times 0.8} \quad (4)$$

$K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. Three things need to be considered when determining the amount of ripple current in the inductor: the peak to peak ripple current affects the output ripple voltage amplitude, the ripple current affects the peak switch current, and the amount of ripple current determines at what point the circuit becomes discontinuous. For designs using the TPS5410,  $K_{IND}$  of 0.2 to 0.3 yields good results. Low output ripple voltages are obtained when paired with the proper output capacitor, the peak switch current is below the current limit set point, and low load currents can be sourced before discontinuous operation.

For this design example, use  $K_{IND} = 0.3$ , and the minimum inductor value is 66  $\mu$ H. The next highest standard value used in this design is 68  $\mu$ H.

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS inductor current can be found from [式 5](#):

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \right)^2} \quad (5)$$

and the peak inductor current can be determined using [式 6](#):

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}} \quad (6)$$

For this design, the RMS inductor current is 1.004 A, and the peak inductor current is 1.147 A. The chosen inductor is a Coilcraft MSS1260-683 type. The nominal inductance is 68  $\mu$ H. It has a saturation current rating of

2.3 A and a RMS current rating of 2.3 A, which meets the requirements. Inductor values for use with the TPS5410 are in the range of 10  $\mu$ H to 100  $\mu$ H.

#### 8.2.15.4.2 Capacitor Selection

The important design factors for the output capacitor are dc voltage rating, ripple current rating, and equivalent series resistance (ESR). The dc voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor ripple current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed loop crossover frequency of the design and LC corner frequency of the output filter. Due to the design of the internal compensation, it is recommended to keep the closed loop crossover frequency in the range 3 kHz to 30 kHz as this frequency range has adequate phase boost to allow for stable operation. For this design example, the intended closed loop crossover frequency is between 2590 Hz and 24 kHz, and below the ESR zero of the output capacitor. Under these conditions, the closed loop crossover frequency is related to the LC corner frequency as:

$$f_{CO} = \frac{f_{LC}^2}{85 V_{OUT}} \quad (7)$$

and the desired output capacitor value for the output filter to:

$$C_{OUT} = \frac{1}{3357 \times L_{OUT} \times f_{CO} \times V_{OUT}} \quad (8)$$

For a desired crossover of 10 kHz and a 68- $\mu$ H inductor, the calculated value for the output capacitor is 36.5  $\mu$ F. The capacitor type should be chosen so that the ESR zero is above the loop crossover. The maximum ESR is:

$$ESR_{MAX} = \frac{1}{2\pi \times C_{OUT} \times f_{CO}} \quad (9)$$

The maximum ESR of the output capacitor also determines the amount of output ripple as specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter. Check that the maximum specified ESR as listed in the capacitor data sheet results in an acceptable output ripple voltage:

$$V_{PP(MAX)} = \frac{ESR_{MAX} \times V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{N_C \times V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \quad (10)$$

Where:

$\Delta V_{PP}$  is the desired peak-to-peak output ripple.

$N_C$  is the number of parallel output capacitors.

$F_{SW}$  is the switching frequency.

The minimum ESR of the output capacitor should also be considered. For a good phase margin, if the ESR is zero when the ESR is at its minimum, it should not be above the internal compensation poles at 24 kHz and 54 kHz.

The selected output capacitor must also be rated for a voltage greater than the desired output voltage plus one half the ripple voltage. Any derating amount must also be included. The maximum RMS ripple current in the output capacitor is given by 式 11:

$$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left[ \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times L_{OUT} - F_{SW} \times 0.8 \times N_C} \right] \quad (11)$$

Where:

$N_C$  is the number of output capacitors in parallel.

$F_{SW}$  is the switching frequency.

For this design example, a single 47- $\mu$ F output capacitor is chosen for C3. This value is close to the calculated value of 36.5  $\mu$ F and yields an actual closed loop cross over frequency of 10.05 kHz. The calculated RMS ripple current is 84.9 mA and the maximum ESR required is 339 m $\Omega$ . A capacitor that meets these requirements is a AVX TPSE476M020R0150, rated at 20 V with a maximum ESR of 150 m $\Omega$  and a ripple current rating of 1.369 A. This capacitor results in a peak-to-peak output ripple of 44 mV using equation 10. An additional small 0.1- $\mu$ F ceramic bypass capacitor may also be used, but is not included in this design.

Other capacitor types can be used with the TPS5410, depending on the needs of the application.

#### 8.2.15.5 Output Voltage Setpoint

The output voltage of the TPS5410 is set by a resistor divider (R1 and R2) from the output to the VSENSE pin. Calculate the R2 resistor value for the output voltage of 12 V using [式 12](#):

$$R2 = \frac{R1 \times 1.221}{V_{OUT} - 1.221} \quad (12)$$

For any TPS5410 design, start with an R1 value of 10 k $\Omega$ . R2 is then 1.13 k $\Omega$ .

#### 8.2.15.6 Boot Capacitor

The boot capacitor should be 0.01  $\mu$ F.

#### 8.2.15.7 Catch Diode

The TPS5410 is designed to operate using an external catch diode between PH and GND. The selected diode must meet the absolute maximum ratings for the application: Reverse voltage must be higher than the maximum voltage at the PH pin, which is  $V_{IN(MAX)} + 0.5$  V. Peak current must be greater than  $I_{OUT(MAX)}$  plus on half the peak-to-peak inductor current. Forward voltage drop should be small for higher efficiencies. It is important to note that the catch diode conduction time is typically longer than the high-side FET on time; therefore, the diode parameters improve the overall efficiency. Additionally, check that the device chosen is capable of dissipating the power losses. For this design, a Diodes, Inc. B340A is chosen, with a reverse voltage of 40 V, forward current of 3 A, and a forward voltage drop of 0.5 V.

#### 8.2.15.8 Additional Circuits

[図 8-4](#) shows an application circuit using all ceramic capacitors for the input and output filters. The design procedure is similar to those given for the design example, except for the selection of the output filter capacitor values and the design of the additional compensation components required to stabilize the circuit.



A. C3, C4 = Ceramic TDKC4532X5R1A476MT

**図 8-4. 7-V — 36-V Input to 5-V Output Application Circuit with Ceramic Capacitors**

### 8.2.16 Output Filter Capacitor Selection

When using ceramic output filter capacitors, the recommended LC resonant frequency should be no more than 7 kHz. Since the output inductor is already selected at 68 μH, this limits the minimum output capacitor value to:

$$C_O (\text{MIN}) \geq \frac{1}{(2\pi \times 7000)^2 \times L_O} \quad (13)$$

The minimum capacitor value is calculated to be 7.6 μF. For this circuit a larger value of capacitor will yield better transient response. Two output capacitors are used for C3 and C4 with a value of 47 μF each. It is important to note that the actual capacitance of ceramic capacitors decreases with applied voltage. In this case the effective value used for the calculations is approximately 70 % of the rated value or 70 μF.

### 8.2.17 External Compensation Network

When using ceramic output capacitors, additional circuitry is required to stabilize the closed loop system. For this circuit the external components are R3, C5, C6 and C7. To determine the value of these components, first calculate the LC resonant frequency of the output filter:

$$F_{LC} = \frac{1}{2\pi \sqrt{L_O \times C_O (\text{EFF})}} \quad (14)$$

For this example the effective resonant frequency is calculated as 2306 Hz

The network composed of R1, R2, R3, C5, C6 and C7 has two poles and two zeros that are used to tailor the overall response of the feedback network to accommodate the use of the ceramic output capacitors. The pole and zero locations are given by the following equations:

$$F_{P1} = 500000 \times \frac{V_O}{F_{LC}} \quad (15)$$

$$F_{Z1} = 0.7 \times F_{LC} \quad (16)$$

$$F_{Z2} = 2.5 \times F_{LC} \quad (17)$$

The final pole is located at a frequency too high to be of concern. The values for R1 and R2 are fixed by the 5-V output voltage as calculated using [式 12](#). Now the values of R3, C5, C6 and C7 are determined using [式 18](#), [式 19](#), and [式 20](#):

$$C7 = \frac{1}{2\pi \times Fp1 \times (R1 \parallel R2)} \quad (18)$$

$$R3 = \frac{1}{2\pi \times Fz1 \times C7} \quad (19)$$

$$C6 = \frac{1}{2\pi \times Fz2 \times R1} \quad (20)$$

For this design, using the closest standard values, C7 is 0.056  $\mu$ F, R3 is 1.76 k $\Omega$  and C6 is 2700 pF. C5 is added to improve load regulation performance. It is effectively in parallel with C6 in the location of the second pole frequency, so it should be small in relationship to C6. C5 should be less the 1/10 the value of C6. For this example, 150 pF works well.

For additional information on external compensation of the TPS5410 or other wide voltage range SWIFT devices, see [SLVA237 Using TPS5410/20/30/31 With Aluminum/Ceramic Output Capacitors](#).

## 8.3 Advanced Information

### 8.3.1 Output Voltage Limitations

Due to the internal design of the TPS5410, there are both upper and lower output voltage limits for any given input voltage. The upper limit of the output voltage set point is constrained by the maximum duty cycle of 87% and is given by:

$$V_{OUTMAX} = 0.87 \times \left( (V_{INMIN} - I_{OMAX} \times 0.230) + V_D \right) - (I_{OMAX} \times R_L) - V_D \quad (21)$$

Where:

$V_{INMIN}$  = minimum input voltage

$I_{OMAX}$  = maximum load current

$V_D$  = catch diode forward voltage.

$R_L$  = output inductor series resistance.

This equation assumes maximum on resistance for the internal high side FET.

The lower limit is constrained by the minimum controllable on time which may be as high as 200 ns. The approximate minimum output voltage for a given input voltage and minimum load current is given by:

$$V_{OUTMIN} = 0.12 \times \left( (V_{INMAX} - I_{OMIN} \times 0.110) + V_D \right) - (I_{OMIN} \times R_L) - V_D \quad (22)$$

Where:

$V_{INMAX}$  = maximum input voltage

$I_{OMIN}$  = minimum load current

$V_D$  = catch diode forward voltage.

$R_L$  = output inductor series resistance.

This equation assumes nominal on resistance for the high side FET and accounts for worst case variation of operating frequency set point. Any design operating near the operational limits of the device should be checked to assure proper functionality.

### 8.3.2 Internal Compensation Network

The design equations given in the example circuit can be used to generate circuits using the TPS5410. These designs are based on certain assumptions, and always select output capacitors within a limited range of ESR values. If a different capacitor type is desired, it may be possible to fit one to the internal compensation of the TPS5410. 式 23 gives the nominal frequency response of the internal voltage-mode type III compensation network:

$$H(s) = \frac{\left(1 + \frac{s}{2\pi \times Fz1}\right) \times \left(1 + \frac{s}{2\pi \times Fz2}\right)}{\left(\frac{s}{2\pi \times Fp0}\right) \times \left(1 + \frac{s}{2\pi \times Fp1}\right) \times \left(1 + \frac{s}{2\pi \times Fp2}\right) \times \left(1 + \frac{s}{2\pi \times Fp3}\right)} \quad (23)$$

Where

$Fp0 = 2165$  Hz,  $Fz1 = 2170$  Hz,  $Fz2 = 2590$  Hz

$Fp1 = 24$  kHz,  $Fp2 = 54$  kHz,  $Fp3 = 440$  kHz

Fp3 represents the non-ideal parasitics effect.

Using this information along with the desired output voltage, feed forward gain and output filter characteristics, the closed loop transfer function can be derived.

### 8.3.3 Thermal Calculations

The following formulas show how to estimate the device power dissipation under continuous conduction mode operations. They should not be used if the device is working at light loads in the discontinuous conduction mode.

**Conduction Loss:**  $P_{\text{con}} = I_{\text{OUT}}^2 \times R_{\text{ds(on)}} \times V_{\text{OUT}} / V_{\text{IN}}$

**Switching Loss:**  $P_{\text{sw}} = V_{\text{IN}} \times I_{\text{OUT}} \times 0.01$

**Quiescent Current Loss:**  $P_{\text{q}} = V_{\text{IN}} \times 0.01$

**Total Loss:**  $P_{\text{tot}} = P_{\text{con}} + P_{\text{sw}} + P_{\text{q}}$

**Given  $T_A \Rightarrow \text{Estimated Junction Temperature: } T_J = T_A + R_{\text{th}} \times P_{\text{tot}}$**

**Given  $T_{J\text{MAX}} = 125^{\circ}\text{C} \Rightarrow \text{Estimated Maximum Ambient Temperature: } T_{A\text{MAX}} = T_{J\text{MAX}} - R_{\text{th}} \times P_{\text{tot}}$**

## 8.4 Performance Graphs

The performance graphs in [図 8-5](#) - [図 8-12](#) are applicable to the circuit in [図 8-3](#).  $T_A = 25^{\circ}\text{C}$ . unless otherwise specified.



図 8-5. Efficiency vs. Output Current

図 8-6. Output Voltage Regulation % vs. Output Current



図 8-7. Output Voltage Regulation % vs. Input Voltage



図 8-8. Input Voltage Ripple and PH Node,  $I_O = 1 \text{ A}$



図 8-9. Output Voltage Ripple and PH Node,  $I_O = 1 \text{ A}$



図 8-10. Transient Response,  $I_O$  Step 0.25 to 0.75 A



图 8-11. Startup Waveform,  $V_I$  and  $V_O$



图 8-12. Startup Waveform, ENA and  $V_O$

## 8.5 Performance Graphs

The performance graphs in [图 8-13](#) - [图 8-18](#) are applicable to the circuit in [图 8-4](#).  $T_A = 25^\circ\text{C}$ . unless otherwise specified.



图 8-13. Efficiency vs. Output Current



图 8-14. Output Voltage Regulation % vs. Output Current



図 8-15. Output Voltage Regulation % vs. Input Voltage



図 8-16. Input Voltage Ripple and PH Node,  $I_O = 1 \text{ A}$



図 8-17. Output Voltage Ripple and PH Node,  $I_O = 1 \text{ A}$



図 8-18. Transient Response,  $I_O$  Step 0.25 to 0.75 A

## 9 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| <b>Changes from Revision * (September 2009) to Revision A (January 2024)</b>                                                                                                                                                                                                                                                 | <b>Page</b> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| • 文書全体にわたって表、図、相互参照の採番方法を更新.....                                                                                                                                                                                                                                                                                             | 1           |
| • Updated to new format which does not include specific parameter names and does include min and max columns. TJ called out in header. Pin names are used rather than signal names. BOOT and PH voltages now marked as output voltage. Footnotes updated and Note 2 removed. ESD specifications moved to separate table..... | 4           |
| • Changed BOOT to PH Absolute Maximum to 6 V maximum.....                                                                                                                                                                                                                                                                    | 4           |
| • Deleted Absolute Maximum BOOT to GND maximum voltage.....                                                                                                                                                                                                                                                                  | 4           |
| • Added separate ESD table.....                                                                                                                                                                                                                                                                                              | 5           |
| • Changed HBM ESD to $\pm 2000$ V, changed CDM to $\pm 750$ V, deleted MM .....                                                                                                                                                                                                                                              | 5           |
| • Added Recommended operating $V_I$ input voltage.....                                                                                                                                                                                                                                                                       | 5           |
| • Updated Dissipation Ratings table with more detailed Thermal Information table.....                                                                                                                                                                                                                                        | 5           |
| • Added condition for typical specifications EC table's header, added parameter names, and used pin names in parameter descriptions. Footnote added.....                                                                                                                                                                     | 5           |
| • Updated the following test conditions: $V_{FB}$ , $D_{MAX}$ , and $R_{DSON(HS)}$ .....                                                                                                                                                                                                                                     | 5           |
| • Updated the following typical specifications in the EC table: $I_Q(VIN)$ , $I_{SD}(VIN)$ , $V_{INUVLO(H)}$ , $V_{EN(H)}$ , and $R_{DSON(HS)}$ .....                                                                                                                                                                        | 5           |
| • Updated the following typical specification in the EC table: $I_{HS(OC)}$ .....                                                                                                                                                                                                                                            | 5           |

## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ（データシートを含みます）、設計リソース（リファレンス デザインを含みます）、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、[テキサス・インスツルメンツの販売条件](#)、または [ti.com](#) やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265

Copyright © 2024, Texas Instruments Incorporated

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS5410QDRQ1          | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | Call TI   Nipdau                     | Level-2-260C-1 YEAR               | -40 to 125   | 5410Q               |
| TPS5410QDRQ1.A        | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 125   | 5410Q               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TPS5410-Q1 :**

- Catalog : [TPS5410](#)

---

- Enhanced Product : [TPS5410-EP](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Enhanced Product - Supports Defense, Aerospace and Medical Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS5410QDRQ1 | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS5410QDRQ1 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日：2025 年 10 月