







参考資料



TPS62441, TPS62442

JAJSNC4A - NOVEMBER 2021 - REVISED MAY 2023

# TPS6244x 可変周波数、1% 精度、QFN パッケージ、2.75V〜6V、デュアル・チ ャネル降圧コンバータ

## 1 特長

- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可 能
- 出力電圧:0.6V~5.5V デュアル・チャネル
- 出力電流:1A/1A、2A/2A、3A/1A
- 2.75V~6Vの入力電圧範囲
- 帰還電圧精度:1% (PWM 動作)
- $T_1 = -40^{\circ}C \sim +150^{\circ}C$
- 2 つの高精度イネーブル入力により以下を実現:
  - ユーザー定義の低電圧誤動作防止機能
  - 正確なシーケンシング
- ウィンドウ・コンパレータによる 2 つのパワー・グッド出 力
- 可変スイッチング周波数:1.8MHz~4MHz
- 外部クロックへの周波数同期も可能
- スペクトラム拡散クロック供給も可能
- 強制 PWM または PWM/PFM 動作
- 最大 200µF の補償ネットワークを選択可能
- 静止電流:22µA
- 180° 位相シフト動作
- 100% デューティ・サイクル・モード
- アクティブ出力放電
- サーマル・シャットダウン保護機能
- 2.3mm × 2.7mm QFN パッケージ

## 2 アプリケーション

- モーター・ドライブ/ドローン・コントローラ
- ロボット HMI
- 試験および測定機器
- マシン・ビジョン
- ストリング・インバータ

## 3 概要

TPS6244x はピン互換のデュアル 1A、デュアル 2A およ び 3A/1A、高効率で使いやすい同期整流降圧 DC/DC コ ンバータのファミリです。このデバイスは、ピーク電流モー ド制御方式に基づいています。これらのデバイスは、モー ター・ドライブやロボットなどの産業用アプリケーション向け に設計されています。抵抗の低いスイッチにより、高い周 囲温度でも、最大 3A の連続出力電流、最大 4A の合計 出力電流を供給できます。スイッチング周波数は 1.8MHz ~4MHz の範囲で外部から変更でき、同じ周波数範囲の 外部クロックと同期することもできます。 PWM/PFM モード では、TPS6244x は負荷が軽いときに自動的にパワーセ ーブ・モードへ移行するため、負荷範囲全体にわたって高 い効率が維持されます。TPS6244x は PWM モードで 1% の出力電圧精度を実現しているので、出力電圧精度 の高い電源の設計に役立ちます。

TPS6244x は可変電圧バージョンとして供給され、VQFN パッケージに搭載されています。

# パッケージ情報

| 部品番号     | パッケージ (1)       | 本体サイズ (公称)            |
|----------|-----------------|-----------------------|
| TPS62441 | RQR (VQFN, 14)  | 2.30mm × 2.70mm       |
| TPS62442 | RQR (VQFIN, 14) | 2.5011111 ^ 2.7011111 |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。







効率と出力電流との関係、 $V_{OUT}$  = 3.3V、PWM/PFM、 $f_{sw}$  = 2.25MHz



## **Table of Contents**

| 9.2 Functional Block Diagram            | 12                           |
|-----------------------------------------|------------------------------|
| 9.3 Feature Description                 | 12                           |
|                                         |                              |
|                                         |                              |
| 10.1 Application Information            | 17                           |
| 10.2 Typical Application                | 18                           |
| 10.3 Power Supply Recommendations       | 28                           |
| 10.4 Layout                             | 28                           |
| 11 Device and Documentation Support     | 30                           |
| 11.1 Device Support                     | 30                           |
| 11.2 Documentation Support              | 30                           |
| 11.3ドキュメントの更新通知を受け取る方法                  | 30                           |
| 11.4 サポート・リソース                          | 30                           |
| 11.5 Trademarks                         | 30                           |
| 11.6 静電気放電に関する注意事項                      | 30                           |
| 11.7 用語集                                | 30                           |
| 12 Mechanical, Packaging, and Orderable |                              |
|                                         | 30                           |
|                                         | 9.2 Functional Block Diagram |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

# Changes from Revision \* (November 2021) to Revision A (May 2023)

Page

- ドキュメントのステータスを「事前情報」から「量産データ」に変更......1



# **5 Device Comparison Table**

| DEVICE NUMBER | FEATURES                                                         | OUTPUT VOLTAGE |
|---------------|------------------------------------------------------------------|----------------|
| TPS62441RQRR  | 2 × 1-A output current<br>V <sub>OUT</sub> discharge             | adjustable     |
| TPS62442RQRR  | 2 × 2-A or 3-A and 1-A output current V <sub>OUT</sub> discharge | adjustable     |

# **6 Pin Configuration and Functions**



図 6-1. 14-Pin QFN RQR Package Top View

#### 表 6-1. Pin Functions

| PIN                                                                                                      |     | I/O                                                                                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                     | NO. | _                                                                                                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |
| EN1                                                                                                      | 8   | ı                                                                                                 | This pin is the enable pin of converter 1. Connect to logic low to disable the device. Pull high to enable the device. Do not leave this pin unconnected.                                                                                                                                                                                                                                     |
| enable the device. Do not leave this pin unconnected.                                                    |     |                                                                                                   | This pin is the enable pin of converter 2. Connect to logic low to disable the device. Pull high to enable the device. Do not leave this pin unconnected.                                                                                                                                                                                                                                     |
| FB1 3 I Voltage feedback input for converter 1. Connect the resistive output voltage of                  |     | Voltage feedback input for converter 1. Connect the resistive output voltage divider to this pin. |                                                                                                                                                                                                                                                                                                                                                                                               |
| FB2 1 I Voltage feedback input for converter 2. Connect the resistive output voltage divider to this pin |     |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                               |
| PG1 4 O Open-drain power-good output of converter 1                                                      |     |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                               |
| PG2 13 O Open-drain power-good output of converter 2                                                     |     | Open-drain power-good output of converter 2                                                       |                                                                                                                                                                                                                                                                                                                                                                                               |
| SW1 6 T                                                                                                  |     |                                                                                                   | This pin is the switch pin of converter 1 and is connected to the internal power MOSFETs.                                                                                                                                                                                                                                                                                                     |
| SW2 12                                                                                                   |     |                                                                                                   | This pin is the switch pin of converter 2 and is connected to the internal power MOSFETs.                                                                                                                                                                                                                                                                                                     |
| MODE/SYNC                                                                                                | 5   | 1                                                                                                 | The device runs in PFM/PWM mode when this pin is pulled low. When the pin is pulled high, the device runs in forced PWM mode. Do not leave this pin unconnected. The mode pin can also be used to synchronize the device to an external frequency. See the electrical characteristics for the detailed specification for the digital signal applied to this pin for external synchronization. |
| COMP/FSET 14 I compensation of the control loop as well as the s  Do not leave this pin floating.        |     | 1                                                                                                 | Device compensation and frequency set input. A resistor from this pin to GND defines the compensation of the control loop as well as the switching frequency if not externally synchronized. Do not leave this pin floating.                                                                                                                                                                  |
|                                                                                                          |     | _                                                                                                 | Power supply input. Make sure the input capacitor is connected as close as possible between pin VIN1 and GND. Connect VIN1 to VIN2.                                                                                                                                                                                                                                                           |
| VIN2                                                                                                     | 11  |                                                                                                   | Power supply input. Make sure the input capacitor is connected as close as possible between pin VIN2 and GND. Connect VIN2 to VIN1.                                                                                                                                                                                                                                                           |



# 表 6-1. Pin Functions (continued)

| PIN      |      | I/O | DESCRIPTION                                         |
|----------|------|-----|-----------------------------------------------------|
| NAME NO. |      | "/0 | DESCRIPTION                                         |
| GND      | 2. 9 | _   | Ground pins. The GND pins are internally connected. |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                            |                                                                | MIN                                        | MAX                   | UNIT |
|----------------------------|----------------------------------------------------------------|--------------------------------------------|-----------------------|------|
|                            | VIN1, VIN2                                                     | -0.3                                       | 6.5                   | V    |
|                            | SW1, SW2 (DC)                                                  | -0.3                                       | V <sub>IN</sub> + 0.3 | V    |
| Pin voltage <sup>(2)</sup> | SW1, SW2 (AC, less than 10ns) <sup>(3)</sup>                   | -0.3 6.5 V<br>-0.3 V <sub>IN</sub> + 0.3 V |                       |      |
| Fill voltage 7             | SW1, SW2 (AC, less than 10ns) <sup>(3)</sup> FB1, FB2  -0.3  4 | V                                          |                       |      |
|                            | PG1, PG2, COMP/FSET                                            | -0.3                                       | V <sub>IN</sub> + 0.3 | V    |
| EN1, EN2, MODE/SYNC        | EN1, EN2, MODE/SYNC                                            | -0.3                                       | 6.5                   | V    |
| T <sub>stg</sub>           | Storage temperature                                            | -65                                        | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) All voltage values are with respect to the network ground terminal
- (3) While switching

#### 7.2 ESD Ratings

|                    |               |                                                                             | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins (2)        | ±750  | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

Over operating temperature range (unless otherwise noted)

|                                          |                                             | MIN  | NOM  | MAX | UNIT |
|------------------------------------------|---------------------------------------------|------|------|-----|------|
| V <sub>IN1</sub> , V <sub>IN2</sub>      | Input voltage range                         | 2.75 |      | 6   | V    |
| V <sub>OUT1</sub> ,<br>V <sub>OUT2</sub> | Output voltage range                        | 0.6  |      | 5.5 | V    |
| L <sub>1</sub> , L <sub>2</sub>          | Effective inductance                        | 0.32 | 0.47 | 0.9 | μH   |
| C <sub>OUT1</sub> ,<br>C <sub>OUT2</sub> | Effective output capacitance <sup>(1)</sup> | 8    | 10   | 200 | μF   |
| C <sub>IN1</sub> , C <sub>IN2</sub>      | Effective input capacitance on each pin (1) |      | 10   |     | μF   |
| R <sub>CF</sub>                          |                                             | 4.5  |      | 100 | kΩ   |
| I <sub>SINK_PG</sub>                     | Sink current at PG pin                      | 0    |      | 2   | mA   |
| TJ                                       | Junction temperature                        | -40  |      | 150 | °C   |

<sup>(1)</sup> The values given for all the capacitors in the table are effective capacitance, which includes the DC bias effect. Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower than the nominal value when a voltage is applied. Please check the manufacturer's DC bias curves for the effective capacitance vs DC voltage applied. Further restrictions may apply. Please see the feature description for COMP/FSET about the output capacitance vs compensation setting and output voltage.

#### 7.4 Thermal Information

|                       |                                           | TPS6244x | TPS6244x |      |
|-----------------------|-------------------------------------------|----------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | (JEDEC)  | (EVM)    | UNIT |
|                       |                                           | 14 PINS  | 14 PINS  |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 68.7     | 53.9     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 50.8     | n/a      | °C/W |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## 7.4 Thermal Information (continued)

|                      |                                              | TPS6244x | TPS6244x |      |
|----------------------|----------------------------------------------|----------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | (JEDEC)  | (EVM)    | UNIT |
|                      |                                              | 14 PINS  | 14 PINS  |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 15.1     | n/a      | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 3.5      | 1.9      | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 14.9     | 20.1     | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a      | n/a      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                                                                             | MIN  | TYP | MAX  | UNIT |
|---------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| SUPPLY              | (                                                  |                                                                                                                             |      |     |      |      |
| IQ                  | Quiescent current                                  | EN1 or EN2 = V <sub>IN</sub> , no load, device not switching, T <sub>J</sub> = 25°C, MODE = GND, one converter enabled      |      |     | 27   | μΑ   |
| IQ                  | Quiescent current                                  | EN1 or EN2 = V <sub>IN</sub> , no load, device not switching, MODE = GND, one converter enabled                             |      | 22  | 66   | μА   |
| I <sub>Q</sub>      | Quiescent current                                  | $\rm EN1$ = $\rm EN2$ = $\rm V_{IN}$ , no load, device not switching, $\rm T_J$ = 25°C, MODE = GND, both converters enabled |      |     | 38   | μΑ   |
| IQ                  | Quiescent current                                  | EN1 = EN2 = V <sub>IN</sub> , no load, device not switching, MODE = GND, both converters enabled                            |      | 33  | 80   | μΑ   |
| I <sub>SD</sub>     | Shutdown current                                   | EN1 = EN2 = Low, at T <sub>J</sub> = 25°C                                                                                   |      |     | 2    | μA   |
| I <sub>SD</sub>     | Shutdown current                                   | EN1 = EN2 = GND, Nominal value at $T_J$ = 25°C, Max value at $T_J$ = 150°C                                                  |      | 1.5 | 26   | μA   |
| V <sub>UVLO</sub>   | Under voltage lock out threshold                   | V <sub>IN</sub> rising                                                                                                      | 2.5  | 2.6 | 2.75 | V    |
|                     |                                                    | V <sub>IN</sub> falling                                                                                                     | 2.3  | 2.5 | 2.6  | V    |
| T <sub>JSD</sub>    | Thermal shutdown threshold                         | T <sub>J</sub> rising                                                                                                       |      | 170 |      | °C   |
| JSD                 | Thermal shutdown hysteresis                        | T <sub>J</sub> falling                                                                                                      |      | 15  |      | °C   |
| CONTR               | OL and INTERFACE                                   |                                                                                                                             |      |     |      |      |
| $V_{\text{EN,IH}}$  | Input-threshold voltage at EN1, EN2, rising edge   |                                                                                                                             | 1.06 | 1.1 | 1.15 | V    |
| $V_{\text{EN,IL}}$  | Input-threshold voltage at EN1, EN2, falling edge  |                                                                                                                             | 0.96 | 1.0 | 1.05 | V    |
| I <sub>EN,LKG</sub> | Input leakage current into EN1, EN2                | V <sub>IH</sub> = V <sub>IN</sub> or V <sub>IL</sub> = GND                                                                  |      |     | 450  | nA   |
| V <sub>IH</sub>     | High-level input-threshold voltage at MODE/SYNC    |                                                                                                                             | 1.1  |     |      | V    |
| V <sub>IL</sub>     | Low-level input-threshold voltage at MODE/SYNC     |                                                                                                                             |      |     | 0.3  | V    |
| I <sub>LKG</sub>    | Input leakage current into MODE/SYNC               |                                                                                                                             |      |     | 700  | nA   |
| t <sub>Delay</sub>  | Enable delay time                                  | Time from ENx high to device starts switching; V <sub>IN</sub> applied already                                              | 110  | 200 | 300  | μs   |
| t <sub>Delay</sub>  | Enable delay time if one converter already enabled | Time from ENx high to device starts switching; V <sub>IN</sub> applied already                                              |      | 100 |      | μs   |
| t <sub>Ramp</sub>   | Output voltage ramp time                           | Time from device starts switching to power good; device not in current limit                                                | 0.7  | 1.1 | 1.5  | ms   |



## 7.5 Electrical Characteristics (continued)

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

|                                               | PARAMETER                                            | TEST CONDITIONS                                                                                                                | MIN   | TYP      | MAX   | UNIT |
|-----------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|----------|-------|------|
| f <sub>SYNC</sub>                             | Frequency range on MODE/SYNC pin for synchronization |                                                                                                                                | 2     |          | 4     | MHz  |
|                                               | Resistance from COMP/FSET to GND for logic low       | internal frequency setting with f = 2.25 MHz                                                                                   | 0     |          | 2.5   | kΩ   |
|                                               | Voltage on COMP/FSET for logic high                  | internal frequency setting with f = 2.25 MHz                                                                                   |       | $V_{IN}$ |       | V    |
| V <sub>TH_PG</sub>                            | UVP power good threshold voltage; dc level           | rising (%V <sub>FB</sub> )                                                                                                     | 94%   | 96.5%    | 99%   |      |
| V <sub>TH_PG</sub>                            | UVP power good threshold voltage; dc level           | falling (%V <sub>FB</sub> )                                                                                                    | 92%   | 94.5%    | 97%   |      |
| V                                             | OVP power good threshold voltage; dc level           | rising (%V <sub>FB</sub> )                                                                                                     | 104%  | 107%     | 110%  |      |
| $V_{TH\_PG}$                                  | OVP power good threshold voltage; dc level           | falling (%V <sub>FB</sub> )                                                                                                    | 102%  | 104.5%   | 107%  |      |
| $V_{PG,OL}$                                   | Low-level output voltage at PG                       | I <sub>SINK_PG</sub> = 2 mA                                                                                                    |       | 0.07     | 0.3   | V    |
| I <sub>PG,LKG</sub>                           | Input leakage current into PG                        | V <sub>PG</sub> = 5 V                                                                                                          |       |          | 100   | nA   |
| t <sub>PG</sub>                               | PG deglitch time                                     | for a high-level to low-level transition on the power good output                                                              |       | 40       |       | μs   |
| OUTPUT                                        |                                                      |                                                                                                                                |       |          |       |      |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage                                     |                                                                                                                                |       | 0.6      |       | V    |
| I <sub>FB1,LKG,</sub><br>I <sub>FB2,LKG</sub> | Input leakage current into FB                        | V <sub>FB</sub> = 0.6 V                                                                                                        |       | 1        | 80    | nA   |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | PWM, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V                                                                                  | -1%   |          | 1%    |      |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | PFM, $V_{IN} \ge V_{OUT} + 1 \text{ V}, V_{OUT} \ge 1.5 \text{ V},$<br>$C_{o,eff} \ge 22\mu\text{F}, L = 0.47\mu\text{H}$      | -1%   |          | 2.5%  |      |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | PFM, $V_{IN} \ge V_{OUT} + 1 \text{ V}$ , $1V \le V_{OUT} < 1.5$<br>V, $C_{o,eff} \ge 47 \mu\text{F}$ , $L = 0.47 \mu\text{H}$ | -1%   |          | 2.5%  |      |
|                                               | Load regulation                                      | PWM                                                                                                                            |       | 0.05     |       | %/A  |
|                                               | Line regulation                                      | PWM, I <sub>OUT</sub> = 1 A, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V                                                          |       | 0.02     |       | %/V  |
| R <sub>DIS</sub>                              | Output discharge resistance                          |                                                                                                                                |       | 50       | 150   | Ω    |
| f <sub>SW</sub>                               | PWM Switching frequency range                        | see the FSET pin functionality about setting the switching frequency                                                           | 1.8   | 2.25     | 4     | MHz  |
| f <sub>SW</sub>                               | PWM Switching frequency                              | with COMP/FSET tied to GND or V <sub>IN</sub>                                                                                  | 2.025 | 2.25     | 2.475 | MHz  |
| f <sub>SW</sub>                               | PWM Switching frequency tolerance                    | using a resistor from COMP/FSET to GND                                                                                         | -16%  |          | 17%   |      |
| t <sub>on,min</sub>                           | Minimum on-time of high-side FET                     | V <sub>IN</sub> ≥ 3.3 V                                                                                                        |       | 50       | 75    | ns   |
| t <sub>on,min</sub>                           | Minimum on-time of low-side FET                      |                                                                                                                                |       | 30       |       | ns   |
|                                               | High-side FET on-resistance                          | V <sub>IN</sub> ≥ 5 V                                                                                                          |       | 55       | 100   | mΩ   |
| R <sub>DS(ON)</sub>                           | Low-side FET on-resistance                           | V <sub>IN</sub> ≥ 5 V                                                                                                          |       | 25       | 50    | mΩ   |
|                                               | High-side MOSFET leakage current                     |                                                                                                                                |       | 1        | 86    | μA   |
|                                               | Low-side MOSFET leakage current                      |                                                                                                                                |       | 1        | 205   | μA   |
| I <sub>LIMH</sub>                             | High-side FET switch current limit                   | DC value, for TPS62442;<br>V <sub>IN</sub> = 3 V to 6 V                                                                        | 3.8   | 4.7      | 5.5   | Α    |
| I <sub>LIMH</sub>                             | High-side FET switch current limit                   | DC value, for TPS62441;<br>V <sub>IN</sub> = 3 V to 6 V                                                                        | 2.1   | 2.6      | 3.1   | Α    |

## 7.5 Electrical Characteristics (continued)

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

| PARAMETER |                                                         | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|-----------|---------------------------------------------------------|-----------------|-----|------|-----|------|
|           | I <sub>LIMNEG</sub> Low-side FET negative current limit | DC value        |     | -1.8 |     | Α    |

## 7.6 Timing Requirements

|                     |                                                    |                                                          | MIN             | NOM MAX               | UNIT |
|---------------------|----------------------------------------------------|----------------------------------------------------------|-----------------|-----------------------|------|
| f <sub>(SYNC)</sub> | Synchronization clock frequency range (MODE/SYNC)  | Nominal f <sub>SW</sub> determined through COMP/<br>FSET | f <sub>SW</sub> | f <sub>SW</sub> + 20% | MHz  |
| D <sub>(SYNC)</sub> | Synchronization clock duty cycle range (MODE/SYNC) |                                                          | 45%             | 55%                   |      |

## 7.7 Typical Characteristics





## **8 Parameter Measurement Information**

## 8.1 Schematic



図 8-1. Measurement Setup

表 8-1. List of Components

| REFERENCE                             | DESCRIPTION                   | MANUFACTURER (1)  |  |  |  |
|---------------------------------------|-------------------------------|-------------------|--|--|--|
| IC                                    | TPS62442RQRR                  | Texas Instruments |  |  |  |
| L1, L2                                | 0.47-μH inductor DFE252012PD  | Murata            |  |  |  |
| C <sub>IN1</sub> , C <sub>IN2</sub>   | 4.7 µF / 6.3 V                | Murata            |  |  |  |
| C <sub>OUT1</sub> , C <sub>OUT2</sub> | 2 × 10 μF / 6.3 V             | Murata            |  |  |  |
| R <sub>CF</sub>                       | 8.06 kΩ                       | any               |  |  |  |
| C <sub>FF1</sub> , C <sub>FF2</sub>   | 10 pF                         | any               |  |  |  |
| R <sub>1</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |  |
| R <sub>2</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |  |
| R <sub>3</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |  |
| R <sub>4</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |  |
| R <sub>5</sub> , R <sub>6</sub>       | 100 kΩ                        | any               |  |  |  |

(1) See the Third-Party Products Disclaimer.



# 9 Detailed Description

#### 9.1 Overview

The TPS6244x synchronous dual switch mode power converters are based on a peak current mode control topology. The control loop is internally compensated. To optimize the bandwidth of the control loop to the wide range of output capacitance that can be used with TPS6244x, the internal compensation has two settings. See COMP/FSET. One of the two compensation settings is chosen either by a resistor from COMP/FSET to GND, or by the logic state of this pin. The regulation network achieves fast and stable operation with small external components and low-ESR ceramic output capacitors. The devices can be operated without a feedforward capacitor on the output voltage divider, however, using a typically 10-pF feed forward capacitor improves transient response.

The devices support forced fixed-frequency PWM operation with the MODE pin tied to a logic high level. The frequency is defined as either 2.25 MHz internally fixed when COMP/FSET is tied to GND or VIN or in a range of 1.8 MHz to 4 MHz defined by a resistor from COMP/FSET to GND. Alternatively, the devices can be synchronized to an external clock signal in a range from 1.8 MHz to 4 MHz, applied to the MODE pin with no need for additional passive components. External synchronization can only be used when there is a resistor from COMP/FSET to GND. When COMP/FSET is directly tied to GND or VIN, the TPS6244x cannot be synchronized externally. The TPS6244x allows for a change from internal clock to external clock during operation. When the MODE pin is set to a logic low level, the device operates in power save mode (PFM) at low output current and automatically transfers to fixed frequency PWM mode at higher output current. In PFM mode, the switching frequency decreases linearly based on the load to sustain high efficiency down to very low output current. When a converter switches from PFM to PWM operation, there can be a maximum delay of one clock cycle because in this case, the converter has to synchronize to the other converter to achieve 180 degrees phase shift.

Product Folder Links: TPS62441 TPS62442

## 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Precise Enable (EN)

The voltage applied at EN1 and EN2 is compared to a fixed threshold of 1.1 V for a rising voltage. This comparison allows the user to drive the pin by a slowly changing voltage and enables the use of an external RC network to achieve a power-up delay.

The precise enable input provides a user-programmable undervoltage lockout by adding a resistor divider to the input of EN1 and EN2.

The enable input threshold for a falling edge is typically 100 mV lower than the rising edge threshold. The TPS6244x starts operation when the rising threshold is exceeded. For proper operation, the enable (EN) pin must be terminated and must not be left floating. Pulling the enable pin low forces the device into shutdown, with a shutdown current of typically 1.5  $\mu$ A. In this mode, the internal high-side and low-side MOSFETs are turned off and the entire internal control circuitry is switched off.

The enable delay time is defined from EN1 or EN2 going high to when the converter starts switching. The converter is enabled first, the internal bandgap is started, and bias currents and configuration bits are read, so its start-up delay time is longer than for the converter being enabled when this is already done.

#### 9.3.2 COMP/FSET

This pin allows to set three different parameters:

- Internal compensation settings for the control loop (two settings available)
- The switching frequency in PWM mode from 1.8 MHz to 4 MHz
- Enable/ disable spread spectrum clocking (SSC)

A resistor from COMP/FSET to GND changes the compensation as well as the switching frequency. The change in compensation allows the user to adopt the device to different values of output capacitance. The resistor must be placed close to the pin to keep the parasitic capacitance on the pin to a minimum. The compensation setting is sampled at start-up of the converter, so a change in the resistor during operation only has an effect on the switching frequency but not on the compensation.

To save external components, the pin can also be directly tied to VIN or GND to set a pre-defined setting. Do not leave the pin floating.

The switching frequency has to be selected based on the input voltage and the output voltage to meet the specifications for the minimum on time and minimum off time.

#### Example:

$$\begin{split} V_{IN} &= 5.5V; \ V_{OUT} = 1 \ \Rightarrow Duty \ Cycle = \frac{1V}{5.5V} = 0.2 \\ t_{on,min} &= \frac{1}{f_S} \times 0.2 \\ f_{sw,max} &= \frac{1}{t_{on,min}} \times 0.2 = \frac{1}{0.075 \mu s} \times 0.2 = 2.67 MHz \end{split}$$

The compensation range has to be chosen based on the minimum capacitance used. The capacitance can be increased from the minimum value as given in  $\frac{1}{5}$  9-1, up to the maximum of 200-µF effective capacitance in both compensation ranges. If the capacitance of an output changes during operation, for example, when load switches are used to connect or disconnect parts of the circuitry, the compensation has to be chosen for the minimum capacitance on the output. With large output capacitance, the compensation must be done based on that large capacitance to get the best load transient response. Compensating for large output capacitance but placing less capacitance on the output can lead to instability.

The switching frequency for the different compensation setting is determined by the following equations.

For compensation (comp) setting 1 with spread spectrum clocking (SSC) disabled:

$$R_{CF}(k\Omega) = \frac{18 MHz \times k\Omega}{fs(MHz)} - 0.18k \tag{1}$$

For compensation (comp) setting 1 with spread spectrum clocking (SSC) enabled:

$$R_{CF}(k\Omega) = \frac{60 \, MHz \times k\Omega}{fs(MHz)} - 0.6k \tag{2}$$

For compensation (comp) setting 2 with spread spectrum clocking (SSC) disabled:

$$R_{CF}(k\Omega) = \frac{180 \, MHz \times k\Omega}{fs(MHz)} - 1.8k \tag{3}$$

Product Folder Links: TPS62441 TPS62442



表 9-1. Switching Frequency, Compensation, and Spread Spectrum Clocking

| R <sub>CF</sub>         | COMPENSATION                                                                                   | SWITCHING FREQUENCY                             | MINIMUM<br>OUTPUT<br>CAPACITANCE<br>FOR VOUT < 1 V | MINIMUM OUTPUT<br>CAPACITANCE<br>FOR 1 V ≤ VOUT < 3.3 V | MINIMUM<br>OUTPUT<br>CAPACITANCE<br>FOR VOUT ≥ 3.3 V |
|-------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|
| 10<br>kΩ 4.5 kΩ         | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled                            | 1.8 MHz (10 kΩ) 4 MHz (4.5 kΩ) according to 式 1 | 11 μF                                              | 7 μF                                                    | 5 μF                                                 |
| 33 kΩ 18 kΩ             | for smallest output capacitance<br>(comp setting 1)<br>SSC enabled                             | 1.8 MHz (33 kΩ) 4 MHz (18 kΩ) according to 式 2  | 11 μF                                              | 7 μF                                                    | 5 μF                                                 |
| 100<br>kΩ 45 kΩ         | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC disabled | 1.8 MHz (100 kΩ)4 MHz (45 kΩ) according to 式 3  | 30 μF                                              | 18 µF                                                   | 15 µF                                                |
| tied to GND             | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled                            | internally fixed 2.25 MHz                       | 11 μF                                              | 7 μF                                                    | 5 μF                                                 |
| tied to V <sub>IN</sub> | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC enabled  | internally fixed 2.25 MHz                       | 30 µF                                              | 18 µF                                                   | 15 µF                                                |

Refer to セクション 10.1.2.2.2 for further details on the output capacitance required depending on the output voltage.

A too-high resistor value for  $R_{CF}$  is decoded as "tied to  $V_{IN}$ ", a value below the lowest range as "tied to GND". The minimum output capacitance in  $\frac{1}{5}$  9-1 is for capacitors close to the output of the device. If the capacitance is distributed, a lower compensation setting can be required.

#### 9.3.3 MODE/SYNC

When MODE/SYNC is set low, the device operates in PWM or PFM mode, depending on the output current. The MODE/SYNC pin allows the user to force PWM mode when set high. The pin also allows the user to apply an external clock in a frequency range from 1.8 MHz to 4 MHz for external synchronization. Similar to COMP/FSET, the specifications for the minimum on time and minimum off time have to be observed when setting the external frequency. For use with external synchronization on the MODE/SYNC pin, the internal switching frequency must be set by R<sub>CF</sub> to a similar value of the externally applied clock. This makes sure that, if the external clock fails, the switching frequency stays in the same range and the compensation settings are still valid. When there is no resistor from COMP/FSET to GND but the pin is pulled high or low, external synchronization is not possible. If the device is externally synchronized, both converters are forced to run on that clock frequency preserving 180° phase relation. The internally generated spread spectrum clocking is turned off while running on an external clock.

#### 9.3.4 Undervoltage Lockout (UVLO)

If the input voltage drops, the undervoltage lockout prevents mis-operation of the device by switching off both the power FETs. The device is fully operational for voltages above the rising UVLO threshold and turns off if the input voltage trips below the threshold for a falling supply voltage.

#### 9.3.5 Power-Good Output (PG)

Power good is an open-drain output driven by a window comparator. PG is held low when the device is:

- Disabled
- In undervoltage lockout
- In thermal shutdown
- Not in soft start

When the output voltage is in regulation hence, within the window defined in the electrical characteristics, the output is high impedance.

Product Folder Links: TPS62441 TPS62442

# Instruments

#### 表 9-2. PG Status

| EN   | DEVICE STATUS                                                                                                                                        | PG STATE       |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| X    | V <sub>IN</sub> < 2 V                                                                                                                                | undefined      |
| low  | V <sub>IN</sub> ≥ 2 V                                                                                                                                | low            |
| high | $2 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{UVLO OR}$ in thermal shutdown OR $\text{V}_{\text{OUT}}$ not in regulation OR device in soft start | low            |
| high | V <sub>OUT</sub> in regulation                                                                                                                       | high impedance |

#### 9.3.6 Thermal Shutdown

The junction temperature (T<sub>1</sub>) of the device is monitored by an internal temperature sensor. If T<sub>1</sub> exceeds 170°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs of both converters are turned off and PG goes low. When T<sub>.1</sub> decreases below the hysteresis amount of typically 20°C, the converters resume normal operation, beginning with soft start. When both converters are in a PFM pause, the thermal shutdown is not active. After the PFM pause, the device needs up to 9 µs to detect a too high junction temperature. If the PFM burst is shorter than this delay, the device does not detect a too high junction temperature. As long as one converter is in PWM, thermal shutdown is always active.

#### 9.4 Device Functional Modes

#### 9.4.1 Pulse Width Modulation (PWM) Operation

The TPS6244x has two operating modes. Forced PWM mode is discussed in this section and PWM/PFM as discussed in セクション 9.4.2.

With the MODE/SYNC pin set to high, the TPS6244x operates with pulse width modulation in continuous conduction mode (CCM). The switching frequency is either defined by a resistor from the COMP pin to GND or by an external clock signal applied to the MODE/SYNC pin. With an external clock applied to MODE/SYNC, the TPS6244x follows the frequency applied to the pin. The frequency must be in a range the device can operate at, taking the minimum on time into account.

#### 9.4.2 Power Save Mode Operation (PWM/PFM)

When the MODE/SYNC pin is low, power save mode is allowed. The device operates in PWM mode as long as the peak inductor current is above the PFM threshold of approximately 0.8 A. When the peak inductor current drops below the PFM threshold, the device starts to skip switching pulses. In power save mode, the switching frequency decreases with the load current maintaining high efficiency.

#### 9.4.3 100% Duty-Cycle Operation

The duty cycle of a buck converter operated in PWM mode is given as  $D = V_{OUT} / V_{IN}$ . The duty cycle increases as the input voltage comes close to the output voltage and the off time gets smaller. When the minimum off time of typically 30 ns is reached, the TPS6244x skips switching cycles while it approaches 100% mode. In 100% mode, the device keeps the high-side switch on continuously. The high-side switch stays turned on as long as the output voltage is below the target. In 100% mode, the low side switch is turned off. The maximum dropout voltage in 100% mode is the product of the on-resistance of the high-side switch plus the series resistance of the inductor and the load current.

#### 9.4.4 Current Limit and Short-Circuit Protection

The TPS6244x is protected against overload and short circuit events. The converter is not switching with the fixed frequency when in current limit. The converter resumes the fixed frequency operation when the converter leaves current limit condition. If the inductor current exceeds the current limit, I<sub>LIMH</sub>, the high-side switch is turned off and the low-side switch is turned on to ramp down the inductor current. The high-side switch turns on again only if the current in the low-side switch has decreased below the low-side current limit. This can cause bursts or single pulses between the high-side and low-side current limit. Due to internal propagation delay, the actual current can exceed the static current limit. The dynamic current limit is given as:



$$I_{peak(typ)} = I_{LIMH} + \frac{V_L}{L} \times t_{PD} \tag{4}$$

where

- I<sub>LIMH</sub> is the static current limit as specified in the electrical characteristics.
- L is the effective inductance at the peak current.
- V<sub>I</sub> is the voltage across the inductor (V<sub>IN</sub> V<sub>OUT</sub>).
- t<sub>PD</sub> is the internal propagation delay of typically 50 ns.

The current limit can exceed static values, especially if the input voltage is high and very small inductances are used. The dynamic high-side switch peak current can be calculated as follows:

$$I_{peak(typ)} = I_{LIMH} + \frac{V_{IN} - V_{OUT}}{L} \times 50ns$$
 (5)

## 9.4.5 Output Discharge

The purpose of the discharge function is to ensure a defined down-ramp of the output voltage when the device is being disabled but also to keep the output voltage close to 0 V when the device is off. The output discharge feature is only active after the TPS6244x has been enabled at least once since the supply voltage was applied. The discharge function is enabled as soon as the device is disabled, in thermal shutdown, or in undervoltage lockout. The minimum supply voltage required for the discharge function to remain active typically is 2 V. Output discharge is not activated during a current limit or foldback current limit event.

#### 9.4.6 Soft Start

The internal soft-start circuitry controls the output voltage slope during start-up. This action avoids excessive inrush current and ensures a controlled output voltage rise time. This action also prevents unwanted voltage drops from high impedance power sources or batteries. When EN1 and EN2 are set high, the device starts switching after t<sub>Delay</sub>. The output voltage is ramped with a slope defined by t<sub>Ramp</sub>.

## 10 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 10.1 Application Information

## 10.1.1 Programming the Output Voltage

The output voltage of the TPS6244x is adjustable. The output voltage can be programmed for output voltages from 0.6 V to 5.5 V, using a resistor divider from VOUT to GND. The voltage at the FB pin is regulated to 600 mV. The value of the output voltage is set by the selection of the resistor divider from  $\not \equiv 6$ . TI recommends to choose resistor values, which allows a current of at least 6  $\mu$ A, meaning the value of R<sub>2</sub> mu×–st not exceed 100 k $\Omega$ . TI recommends lower resistor values for highest accuracy and most robust design.

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FR}} - 1\right) \tag{6}$$

#### 10.1.2 External Component Selection

#### 10.1.2.1 Inductor Selection

The TPS6244x is designed for a nominal 0.47-µH inductor with a switching frequency of typically 2.25 MHz. Larger values can be used to achieve a lower inductor current ripple but they can have a negative impact on efficiency and transient response. Smaller values than 0.47 µH cause a larger inductor current ripple, which causes larger negative inductor current in forced PWM mode at low or no output current. For a higher or lower nominal switching frequency, the inductance must be changed accordingly.

The inductor selection is affected by several effects like the following:

- · Inductor ripple current
- · Output ripple voltage
- PWM-to-PFM transition point
- Efficiency

In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). THe following equation calculates the maximum inductor current.

$$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L(max)}}{2} \tag{7}$$

$$\Delta I_{L(max)} = \frac{V_{OUT} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{L_{min}} \times \frac{1}{f_{sw}}$$
(8)

#### where

- I<sub>L(max)</sub> is the maximum inductor current.
- Δl<sub>L(max)</sub> is the peak-to-peak inductor ripple current.
- Lmin is the minimum inductance at the operating point.

## 表 10-1. Typical Inductors

| TYPE                | INDUCTANCE [μH] | CURRENT [A] <sup>(1)</sup> | FOR DEVICE | NOMINAL<br>SWITCHING<br>FREQUENCY | DIMENSIONS [L × B × H] mm | MANUFACTURER <sup>(2)</sup> |
|---------------------|-----------------|----------------------------|------------|-----------------------------------|---------------------------|-----------------------------|
| DFE201210U-<br>R47M | 0.47 µH, ±20%   | see data sheet             | TPS62442   | 2.25 MHz                          | 2.0× 1.2 × 1.0            | Murata                      |
| DFE201210U-<br>R68M | 0.68 μH, ±20%   | see data sheet             | TPS62441   | 2.25 MHz                          | 2.0 × 1.2 × 1.0           | Murata                      |

Product Folder Links: TPS62441 TPS62442



| 表 10-1. | <b>Typical</b> | Inductors | (continued) |
|---------|----------------|-----------|-------------|
|---------|----------------|-----------|-------------|

| TYPE                     | INDUCTANCE [μH] | CURRENT [A] <sup>(1)</sup> | FOR DEVICE | NOMINAL<br>SWITCHING<br>FREQUENCY | DIMENSIONS [L × B × H] mm | MANUFACTURER <sup>(2)</sup> |
|--------------------------|-----------------|----------------------------|------------|-----------------------------------|---------------------------|-----------------------------|
| DFE201610E-<br>R47M#     | 0.47 μH, ±20%   | see data sheet             | TPS62442   | 2.25 MHz                          | 2.0 × 1.6 × 1.0           | Murata                      |
| XEL3515-561ME            | 0.56 μH, ±20%   | 4.5                        | TPS62442   | 2.25 MHz                          | 3.5 × 3.2 × 1.5           | Coilcraft                   |
| XFL4015-701ME            | 0.70 μH, ±20%   | 5.3                        | TPS62442   | 2.25 MHz                          | 4.0 × 4.0 × 1.6           | Coilcraft                   |
| XFL4015-471ME            | 0.47 μH, ±20%   | 5.4                        | TPS62442   | 2.25 MHz                          | 4.0 × 4.0 × 1.6           | Coilcraft                   |
| TFM201610ALM-<br>R47MTAA | 0.47 µH, ±20%   | 5.8                        | TPS62442   | 2.25 MHz                          | 2.0 × 1.6 × 1.0           | TDK                         |

- Lower of I<sub>RMS</sub> at 20°C rise or I<sub>SAT</sub> at 20% drop.
- (2) See the Third-Party Products Disclaimer.

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. TI recommends to add a margin of about 20%. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and size as well.

#### 10.1.2.2 Capacitor Selection

#### 10.1.2.2.1 Input Capacitor

For most applications,  $10-\mu F$  nominal is sufficient and recommended. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A low-ESR multilayer ceramic capacitor (MLCC) is recommended for best filtering and must be placed between VIN and GND as close as possible to those pins.

#### 10.1.2.2.2 Output Capacitor

The architecture of the TPS6244x allows the use of tiny ceramic output capacitors with low-equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, use X7R or X5R dielectric. Using a higher value has advantages like smaller voltage ripple and a tighter DC output accuracy in power save mode. By changing the device compensation with a resistor from COMP/FSET to GND, the device can be compensated in three steps based on the minimum capacitance used on the output. The maximum capacitance is 200 µF in any of the compensation settings.

#### 10.2 Typical Application



図 10-1. Typical Application Schematic

## 10.2.1 Design Requirements

The design guidelines provide a component selection to operate the device within the recommended operating conditions.

## 10.2.2 Detailed Design Procedure

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \tag{9}$$

With  $V_{FB} = 0.6 V$ :

表 10-2. Setting the Output Voltage

| NOMINAL OUTPUT VOLTAGE V <sub>OUT</sub> | R <sub>1</sub> , R <sub>3</sub> | R <sub>2</sub> , R <sub>4</sub> | C <sub>FF1</sub> , C <sub>FF2</sub> | EXACT OUTPUT VOLTAGE |
|-----------------------------------------|---------------------------------|---------------------------------|-------------------------------------|----------------------|
| 0.8 V                                   | 16.9 kΩ                         | 51 kΩ                           | 10 pF                               | 0.7988 V             |
| 1.0 V                                   | 20 kΩ                           | 30 kΩ                           | 10 pF                               | 1.0 V                |
| 1.1 V                                   | 39.2 kΩ                         | 47 kΩ                           | 10 pF                               | 1.101 V              |
| 1.2 V                                   | 68 kΩ                           | 68 kΩ                           | 10 pF                               | 1.2 V                |
| 1.5 V                                   | 76.8 kΩ                         | 51 kΩ                           | 10 pF                               | 1.5 V                |
| 1.8 V                                   | 80.6 kΩ                         | 40.2 kΩ                         | 10 pF                               | 1.803 V              |
| 2.5 V                                   | 47.5 kΩ                         | 15 kΩ                           | 10 pF                               | 2.5 V                |
| 3.3 V                                   | 88.7 kΩ                         | 19.6 kΩ                         | 10 pF                               | 3.315 V              |



#### 10.2.3 Application Curves

All plots have been taken with a nominal switching frequency of 2.25 MHz when set to PWM mode, unless otherwise noted. The BOM is according to  $\frac{1}{8}$  8-1.



















English Data Sheet: SLUSEQ8













## 10.3 Power Supply Recommendations

The TPS6244x device family has no special requirements for its input power supply. The output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the TPS6244x.

#### 10.4 Layout

#### 10.4.1 Layout Guidelines

A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore, the PCB layout of the TPS6244x demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like the following:

- Poor regulation (both line and load)
- · Stability and accuracy weaknesses
- · Increased EMI radiation
- · Noise sensitivity

See 🗵 10-51 for the recommended layout of the TPS6244x, which is designed for common external ground connections. The input capacitor must be placed as close as possible between the VIN and GND pin.

Provide low inductive and resistive paths for loops with high di/dt. Therefore, paths conducting the switched load current must be as short and wide as possible. Provide low capacitive paths (with respect to all other nodes) for wires with high dv/dt. Therefore, the input and output capacitance must be placed as close as possible to the IC pins and parallel wiring over long distances as well as narrow traces must be avoided. Loops which conduct an alternating current must outline an area as small as possible, as this area is proportional to the energy radiated.

Sensitive nodes like FB must be connected with short wires and not nearby high dv/dt signals (for example SW). As they carry information about the output voltage, they must be connected as close as possible to the actual output voltage (at the output capacitor). The FB resistors,  $R_1$ ,  $R_2$  as well as  $R_3$ ,  $R_4$  must be kept close to the IC and connect directly to those pins and the system ground plane.

The package uses the pins for power dissipation. Thermal vias on the VIN, GND, and SW pins help to spread the heat into the PCB.

The recommended layout is implemented on the EVM and shown in the TPS62442EVM-122 User's Guide.



## 10.4.2 Layout Example



## 11 Device and Documentation Support

## 11.1 Device Support

## 11.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS62442EVM-122 User's Guide

## 11.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 11.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 11.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLUSEQ8

www.ti.com 21-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS62441RQRR     | ACTIVE     | VQFN-HR      | RQR                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 150   | 62441                   | Samples |
| TPS62442RQRR     | ACTIVE     | VQFN-HR      | RQR                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 150   | 441                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-Jun-2023

#### OTHER QUALIFIED VERSIONS OF TPS62441, TPS62442:

• Automotive : TPS62441-Q1, TPS62442-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jun-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62441RQRR | VQFN-<br>HR     | RQR                | 14 | 3000 | 180.0                    | 8.4                      | 2.6        | 3.0        | 1.2        | 4.0        | 8.0       | Q1               |
| TPS62442RQRR | VQFN-<br>HR     | RQR                | 14 | 3000 | 180.0                    | 8.4                      | 2.6        | 3.0        | 1.2        | 4.0        | 8.0       | Q1               |

www.ti.com 17-Jun-2023



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62441RQRR | VQFN-HR      | RQR             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS62442RQRR | VQFN-HR      | RQR             | 14   | 3000 | 210.0       | 185.0      | 35.0        |

2.3 x 2.7, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK- NO LEAD



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated