**TPS7A14** JAJSNI3D - DECEMBER 2021 - REVISED AUGUST 2023 # TPS7A14 1A、低入出力電圧、超低ドロップアウト・レギュレータ # 1 特長 - 非常に低い入力電圧範囲:0.7V~2.2V - 高効率: - 1A でのドロップアウト電圧:70mV (最大値、YBK) - V<sub>IN</sub> = V<sub>OUT</sub> + 100mV で仕様規定 - 非常に優れた負荷過渡応答: - 20mV (I<sub>LOAD</sub> が 3mA から 600mA まで 20µs で 変化する場合) - 精度(負荷、ライン、温度変動を含む):1% - 高 PSRR: - 80dB (1kHz 時) (V<sub>OUT</sub> = 0.8V、I<sub>OUT</sub> = 500mA) - 固定出力電圧で提供: - 0.5V~2.0V (25mV 刻み) - V<sub>BIAS</sub> 範囲:2.2V~5.5V - パッケージ: - 6ピン DSBGA:0.71mm × 1.16mm - 6ピン WSON:2mm × 2mm - アクティブ出力放電 # 2 アプリケーション - カメラ・モジュール - ワイヤレス・ヘッドホン / イヤホン - スマートウォッチ、フィットネス・トラッカー - スマートフォンおよびタブレット - ポータブル医療機器 - ソリッド・ステート・ドライブ (SSD) # 3 概要 TPS7A14 は、優れた過渡応答特性を持つ小型超低ドロ ップアウト・レギュレータ (LDO) です。このデバイスは 1A の電流を供給でき、AC 性能 (負荷およびライン過渡応答) が非常に優れています。入力電圧範囲は 0.7V~2.2V、 出力電圧範囲は 0.5V~2.0V であり、負荷、ライン、温度 範囲の全体にわたって 1% の非常に高い精度を維持しま す。 1 次側電源パスは IN ピンを経由し、最小で出力電圧を 50mV 上回る電圧の電源に接続できます。 すべての電気 的特性 (優れた出力電圧許容誤差、過渡応答、PSRR な ど) は、(出力電圧 + 100mV) の入力電圧に対して仕様規 定されているため、実際に高い効率が得られます。このレ ギュレータは、外部から供給されるより高い VBIAS レール を使って LDO の内部回路に電力を供給することで、極め て低い入力電圧に対応します。たとえば、IN ピンの電源 電圧として高効率の DC/DC 降圧レギュレータの出力を使 用でき、BIAS ピンの電源電圧として充電可能バッテリを 使用できます。 TPS7A14 には、ディスエーブル時に出力を高速放電す るアクティブ・プルダウン回路が内蔵されており、既知のス タートアップ状態を確保できます。 TPS7A14 は 2mm × 2mm の 6 ピン WSON パッケージ と、超小型の 0.71mm × 1.16mm、6 バンプ WCSP パッ ケージで供給されます。 #### パッケージ情報 | | III III | | | | | | | | |---|---------|----------------------|--------------------------|--|--|--|--|--| | | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> | | | | | | | 1 | TPS7A14 | YBK (WCSP、6) | 1.16mm × 0.71mm | | | | | | | | | DRV (WSON, 6) | 2mm × 2mm | | | | | | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ (2) ンも含まれます。 代表的なアプリケーション回路 # **Table of Contents** | 1 7.3 Feature Description | 15 | |-----------------------------|--------------------------------| | | | | | 18 | | | 18 | | | 22 | | | <mark>2</mark> 4 | | 8.4 Layout | 25 | | | 26 | | 5 9.1 Device Support | | | 6 9.2 Documentation Support | 26 | | 6 9.3ドキュメントの更新通知を受け取る方法 | 26 | | 8 9.4 サポート・リソース | 26 | | | <mark>2</mark> 6 | | | 26 | | | 27 | | 14 | | | •• | | | | .6 9.3ドキュメントの更新通知を受け取る方法 | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | SALLE CALLES TO A SALL CONTROL OF A SALL SALL SALL SALL SALL SALL SALL S | | |--------------------------------------------------------------------------------|----------| | Changes from Revision C (July 2023) to Revision D (August 2023) | Page | | <ul><li>DRV (WSON) パッケージを「事前情報」から「量産データ」に変更</li></ul> | 1 | | Changed specifications for DRV package | 6 | | Added Output Noise vs Frequency and I <sub>OUT</sub> curve for the DRV package | | | Added Recommended Layout (DRV Package) figure | | | Ohanna fran Budalan B (May 2000) ta Budalan O (July 2000) | <b>D</b> | | Changes from Revision B (May 2022) to Revision C (July 2023) | Page | | • 「事前情報」として、DRV (WSON) パッケージをドキュメントに追加 | 1 | | • 文書全体にわたって、固定出力電圧を「0.5V~2.05V」から「0.5V~2.0V」に変更 | 1 | | • 「概要」セクションの最後の段落でパッケージの説明を変更 | 1 | | | | Product Folder Links: TPS7A14 # **5 Pin Configuration and Functions** 図 5-1. YBK Package, 6-Pin WCSP (Top View) 表 5-1. Pin Functions: YBK Package | PIN | | TYPE | DESCRIPTION | |-----|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1175 | DESCRIPTION | | A1 | OUT | Output | Regulated output pin. A 2.2-µF or greater capacitance is required from OUT to ground for stability. For best transient response, use an 8-µF (nominal) or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to OUT as possible. | | A2 | IN | Input | Input pin. A 0.75-μF or greater capacitance is required from IN to ground for stability. Place the input capacitor as close to IN as possible. | | B1 | SENSE | Input | SENSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting SENSE to the load helps eliminate voltage errors resulting from trace resistance between OUT and the load. | | B2 | EN | Input | Enable pin. Driving this pin to logic high enables the LDO. Driving this pin to logic low disables the LDO. If enable functionality is not required, EN must be connected to IN or BIAS. | | C1 | GND | _ | Ground pin. This pin must be connected to ground. | | C2 | BIAS | Input | BIAS pin. This pin enables operation in low-input voltage, low-output voltage (LILO) conditions. For best performance, use 0.47-μF or larger ceramic capacitor from BIAS to ground. Place the bias capacitor as close to BIAS as possible. | English Data Sheet: SBVS400 # 図 5-2. DRV Package, 6-Pin WSON With Exposed Thermal Pad (Top View) 表 5-2. Pin Functions: DRV Package | | PIN | | DESCRIPTION | |------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | ITPE | DESCRIPTION | | 1 | OUT | Output | Regulated output pin. A 2.2-µF or greater capacitance is required from OUT to ground for stability. For best transient response, use an 8-µF (nominal) or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to OUT as possible. | | | | SENSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting SENSE to the load helps eliminate voltage errors resulting from trace resistance between OUT and the load. | | | 3 | EN | Input | Enable pin. Driving this pin to logic high enables the LDO. Driving this pin to logic low disables the LDO. If enable functionality is not required, EN must be connected to IN or BIAS. | | 4 | BIAS | Input | BIAS pin. This pin enables operation in LILO conditions. For best performance, use 0.47-μF or larger ceramic capacitor from BIAS to ground. Place the bias capacitor as close to BIAS as possible. | | 5 | GND | _ | Ground pin. This pin must be connected to ground. | | 6 IN Input | | Input | Input pin. A 0.75-µF or greater capacitance is required from IN to ground for stability. Place the input capacitor as close to IN as possible. | | Therm | al Pad | _ | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance. | Product Folder Links: TPS7A14 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 6 Specifications # **6.1 Absolute Maximum Ratings** over operating free-air temperature range unless otherwise noted. (1) | | | MIN | MAX | UNIT | |-------------|------------------------------------|----------------|--------------------------------------------------------------------------------------|------| | | Input, V <sub>IN</sub> | -0.3 | 2.4 | | | | Enable, V <sub>EN</sub> | -0.3 | 6.0 | | | Voltage | Bias, V <sub>BIAS</sub> | -0.3 | 6.0 | V | | | Sense, V <sub>SENSE</sub> | -0.3 | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | | | | Output, V <sub>OUT</sub> | -0.3 | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | | | Current | Maximum output | Internally lim | ited | Α | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | remperature | Storage, T <sub>stg</sub> | -65 | 2.4<br>6.0<br>6.0<br>V <sub>IN</sub> + 0.3 (2)<br>V <sub>IN</sub> + 0.3 (2)<br>mited | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The absolute maximum rating is 2.4 V or $(V_{IN} + 0.3 V)$ , whichever is less. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | V | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted).(1) | | | MIN | NOM | MAX | UNIT | |-------------------|------------------------------------|-----------------------------------------------|-----|-----|------| | V <sub>IN</sub> | Input voltage | 0.7 | | 2.2 | V | | V <sub>BIAS</sub> | Bias voltage | Greater of 2.2 or V <sub>OUT(NOM)</sub> + 1.4 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | 0.5 | | 2.0 | V | | I <sub>OUT</sub> | Peak output current | 0 | | 1 | Α | | C <sub>IN</sub> | Input capacitance (2) | 0.75 | | | μF | | C <sub>BIAS</sub> | Bias capacitance (4) | | 0.1 | | μF | | C <sub>OUT</sub> | Output capacitance, DRV package | 2.2 | | 22 | μF | | C <sub>OUT</sub> | Output capacitance, YBK package | 2.2 | | 47 | μF | | ESR | Output capacitor series resistance | | | 100 | mΩ | | TJ | Operating junction temperature | -40 | | 125 | °C | - (1) All voltages are with respect to GND. - (2) An input capacitor is required to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients. A larger input capacitor may be necessary depending on the source impedance and system requirements. - (3) A BIAS input capacitor is not required for LDO stability. However, a capacitor with a derated value of at least 0.1 μF is recommended to maintain transient, PSRR, and noise performance. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Ę ## **6.4 Thermal Information** | | | TPS | TPS7A14 | | | |-----------------------|----------------------------------------------|--------|---------|------|--| | | THERMAL METRIC <sup>(1)</sup> | WSON | DSBGA | UNIT | | | | | 6 PINS | 6 PINS | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 72.7 | 136.7 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 84.9 | 1.1 | °C/W | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 32.7 | 38.1 | °C/W | | | Ψлт | Junction-to-top characterization parameter | 3.2 | 0.5 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 32.6 | 38.1 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 16.8 | n/a | °C/W | | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. ## 6.5 Electrical Characteristics specified at $T_J$ = $-40^{\circ}$ C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25°C | PARAMETER | | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|------|------| | | | V <sub>OUT(NOM)</sub> + 0.1 V ≤ V <sub>IN</sub> ≤ 2.2 V, | T <sub>J</sub> = -40°C to +125°C,<br>DRV package | -1.25 | | 1 | | | V <sub>OUT</sub> | Accuracy over temperature | Greater of 2.2 V or<br>V <sub>OUT(NOM)</sub> + 1.4 V ≤<br>V <sub>BIAS</sub> ≤ 5.5 V, | T <sub>J</sub> = -40°C to +125°C,<br>YBK package | -1.5 | | 1 | 1 % | | | | $1 \text{ mA} \le I_{\text{OUT}} \le 1 \text{ A}$ | T <sub>J</sub> = -40°C to +85°C | -1 | | 1 | | | | | V <sub>OUT(NOM)</sub> + 0.1 V ≤ V <sub>IN</sub> | ≤ 2.2 V, DRV package | -3 | | 3 | | | $\Delta V_{OUT}$ / $\Delta V_{IN}$ | V <sub>IN</sub> line regulation | V <sub>OUT(NOM)</sub> + 0.1 V ≤ V <sub>IN</sub><br>+85°C, YBK package | V <sub>OUT(NOM)</sub> + 0.1 V ≤ V <sub>IN</sub> ≤ 2.2 V, T <sub>J</sub> = −40°C to<br>-85°C, YBK package | | | 2.5 | mV | | | | V <sub>OUT(NOM)</sub> + 1.4 V ≤ V <sub>BIA</sub> | <sub>sS</sub> ≤ 5.5 V, DRV package | -3 | ±0.15 | 3 | | | $\Delta V_{OUT} / \Delta V_{BIAS}$ | V <sub>BIAS</sub> line regulation | $V_{OUT(NOM)} + 1.4 \text{ V} \le V_{BIAS} \le 5.5 \text{ V}, T_J = -40^{\circ}\text{C to} +85^{\circ}\text{C}, YBK package}$ | | -2.5 | ±0.15 | 2.5 | mV | | ΔV <sub>OUT</sub> / ΔI <sub>OUT</sub> | Load regulation | 1 mA ≤ I <sub>OUT</sub> ≤ 1 A | | | 0.2 | | %/A | | | | I <sub>OUT</sub> = 0 mA, DRV packa | ge | | | 43 | | | 1 | Bias pin current | $I_{OUT} = 0 \text{ mA}, T_{J} = -40^{\circ}\text{C}$ | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = -40°C to +85°C, YBK package | | | 26 | μA | | I <sub>Q(BIAS)</sub> | | I <sub>OUT</sub> = 1 A, DRV package | | | | 17 | mA | | | | $I_{OUT} = 1 \text{ A}, T_{J} = -40^{\circ}\text{C to}$ | +85°C, YBK package | | | 12 | 12 | | lom. | Input pin current <sup>(1)</sup> | I <sub>OUT</sub> = 0 mA, DRV package | | | | 118 | μA | | I <sub>Q(IN)</sub> | input pin current | $I_{OUT} = 0 \text{ mA}, TJ = -40^{\circ}\text{C}$ | to +85°C | | | 5.7 | μΛ | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 1 A, DRV package | e | | 480 | 660 | μA | | 'GND | Ordana pin darrone | $I_{OUT} = 1 \text{ A}, T_{J} = -40^{\circ}\text{C to}$ | +85°C | | 480 | 620 | μιι | | la | V <sub>BIAS</sub> shutdown current | $V_{IN}$ = 2.2 V, $V_{BIAS}$ = 5.5 V package | /, V <sub>EN</sub> ≤ 0.2 V, DRV | | 0.3 | 9 | μA | | ISHDN(BIAS) | VBIAS SHULUOWII CUITEIII | $V_{IN} = 2.2 \text{ V}, V_{BIAS} = 5.5 \text{ V}$<br>to +85°C | $V_{\rm N} = 0.2 \rm V, T_{\rm J} = -40 ^{\circ} \rm C$ | | 0.3 | 3.8 | μА | | | V shutdown overent | V <sub>IN</sub> = 1.8 V, V <sub>BIAS</sub> = 5.5 V<br>package | /, V <sub>EN</sub> ≤ 0.2 V, DRV | | 1 | 41 | μА | | I <sub>SHDN(IN)</sub> | V <sub>IN</sub> shutdown current | $V_{IN} = 1.8 \text{ V}, V_{BIAS} = 5.5 \text{ V}$<br>to +85°C | $V_{\rm N} \leq 0.2 \rm V, T_{\rm J} = -40^{\circ} \rm C$ | | 1 | 9.2 | | | I <sub>CL</sub> | Output current limit | V <sub>OUT</sub> = 0.95 × V <sub>OUT(NOM</sub> | $V_{OUT} = 0.95 \times V_{OUT(NOM)}$ | | 1.6 | 2.45 | Α | | I <sub>SC</sub> | Short circuit current limit | V <sub>OUT</sub> = 0 V | | | 600 | | mA | | | | | $T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | | | 99 | | | $V_{DO(IN)}$ | V <sub>IN</sub> dropout voltage <sup>(2)</sup> | $V_{IN} = 0.95 \times V_{OUT(NOM)},$ $I_{OUT} = 1 A$ | T <sub>J</sub> = -40°C to + 85°C,<br>DRV package | | | 77 | mV | | | | 001 | T <sub>J</sub> = -40°C to + 85°C,<br>YBK package | | | 70 | | Product Folder Links: TPS7A14 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # **6.5 Electrical Characteristics (continued)** specified at $T_J$ = -40°C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25°C | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------|------|-------|-------------------| | 4 | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | V <sub>BIAS</sub> = greater of 1.7V<br>V <sub>SENSE</sub> = 0.95 x V <sub>OUT(not</sub><br>package | or V <sub>OUT(nom</sub> ) + 0.6 V,<br><sub>om)</sub> , I <sub>OUT</sub> = 1 A, DRV | | | 1.115 | V | | V <sub>DO(BIAS)</sub> | VBIAS Gropout Voltage | V <sub>BIAS</sub> = greater of 1.7V<br>V <sub>SENSE</sub> = 0.95 x V <sub>OUT(not</sub><br>package | | | | 1.1 | V | | | | | I <sub>OUT</sub> = 3 mA | | 90 | | | | | | f = 100 Hz | I <sub>OUT</sub> = 500 mA | | 80 | | | | | | | I <sub>OUT</sub> = 1 A | | 80 | | | | | | | I <sub>OUT</sub> = 3 mA | | 90 | | | | | | f = 1 kHz | I <sub>OUT</sub> = 500 mA | | 80 | | | | | | | I <sub>OUT</sub> = 1 A | | 70 | | | | | | | I <sub>OUT</sub> = 3 mA | | 70 | | | | | | f = 10 kHz | I <sub>OUT</sub> = 500 mA | | 60 | | | | | V <sub>IN</sub> power-supply rejection | | I <sub>OUT</sub> = 1 A | | 50 | | ID. | | V <sub>IN</sub> PSRR | ratio | | I <sub>OUT</sub> = 3 mA | | 60 | | dB | | | | f = 100 kHz | I <sub>OUT</sub> = 500 mA | | 43 | | | | | | | I <sub>OUT</sub> = 1 A | | 33 | | | | | | | I <sub>OUT</sub> = 3 mA | | 60 | | | | | | f = 1 MHz | I <sub>OUT</sub> = 500 mA | | 24 | | | | | | | I <sub>OUT</sub> = 1 A | | 15 | | | | | | f = 1 MHz,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 150 mV | I <sub>OUT</sub> = 3 mA | | 69 | | | | | | | I <sub>OUT</sub> = 500 mA | | 42 | | | | | | VIN - VOUT + 150 111V | I <sub>OUT</sub> = 1 A | | 33 | | | | | V <sub>BIAS</sub> power-supply rejection | f = 1 kHz | | | 65 | | | | V <sub>BIAS</sub> PSRR | | f = 100 kHz | I <sub>OUT</sub> = 500 mA | | 45 | | dB | | | ratio | f = 1 MHz | | | 25 | | | | V <sub>n</sub> | Output voltage noise | Bandwidth = 10 Hz to 1<br>V <sub>OUT</sub> = 0.8 V, 5mA ≤ I <sub>OU</sub> | | | 7.2 | | μV <sub>RMS</sub> | | , | B: 1.10/1.0 | V <sub>BIAS</sub> rising | | 1.15 | 1.42 | 1.7 | .,, | | √ <sub>UVLO(BIAS)</sub> | Bias supply UVLO | V <sub>BIAS</sub> falling | | 1.0 | 1.3 | 1.63 | V | | VUVLO HYST(BIAS) | Bias supply hysteresis | V <sub>BIAS</sub> hysteresis | | | 100 | | mV | | , | | V <sub>IN</sub> rising | | 584 | 603 | 623 | ., | | V <sub>UVLO(IN)</sub> | Input supply UVLO | V <sub>IN</sub> falling | | 530 | 552 | 566 | mV | | V <sub>UVLO_HYST(IN)</sub> | Input supply hysteresis | V <sub>IN</sub> hysteresis | | | 50 | | mV | | STR | Start-up time <sup>(3)</sup> | | | | 186 | | μs | | V <sub>EN(HI)</sub> | EN pin logic high voltage <sup>(4)</sup> | | | 0.6 | | 6 | V | | V <sub>EN(LOW)</sub> | EN pin logic low voltage <sup>(4)</sup> | | | 0 | | 0.25 | V | | | | EN = 5.5 V, DRV packa | ge | -25 | 10 | 25 | | | EN | EN pin current | $EN = 5.5 \text{ V}, T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | -20 | 10 | 20 | nA | | RPULLDOWN | Pulldown resistor | V <sub>IN</sub> = 0.9 V, V <sub>OUT(nom)</sub> = V <sub>EN</sub> = 0 V, P version on | 0.8 V, V <sub>BIAS</sub> = 1 V, | | 36 | | Ω | | <del>-</del> | Thermal shutdown | Shutdown, temperature | | | 165 | | | | Γ <sub>SD</sub> | temperature | Reset, temperature falli | ng | | 140 | | °C | This is the current flowing from V<sub>IN</sub> to GND. (1) Dropout is not measured for $V_{OUT}$ < 0.6 V. $V_{BIAS}$ dropout applies only for $V_{BIAS}$ of 2.2 V or greater. Startup time = time from EN assertion to 0.95 × $V_{OUT(NOM)}$ . An input voltage within the minimum to maximum range is interpreted as the correct logic level. (2) <sup>(3)</sup> # **6.6 Switching Characteristics** specified at $T_J$ = $-40^{\circ}$ C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25°C; all transients values are over multiple load or line pulses with periods of 100 $\mu$ s on (high load) and 100 $\mu$ s off (low load) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|--------------------| | ΔV <sub>OUT</sub> | Line transient <sup>(1)</sup> | V <sub>IN</sub> = (V <sub>OUT(NOM)</sub> + 0.1 V) to 2.1 V | Transition time, t <sub>R</sub> = 1 V / μs | | | 1 | 0/ \/ | | ΔVOUT | | V <sub>IN</sub> = 2.1 V to<br>(V <sub>OUT(NOM</sub> ) + 0.1 V) | Transition time, t <sub>F</sub> = 1 V / μs | -1 | | | % V <sub>OUT</sub> | | ΔV <sub>OUT</sub> | Load transient <sup>(1)</sup> | I <sub>OUT</sub> = 3 mA to 600 mA | Transition time, $t_R = 20 \mu s$ , $t_F = 20 \mu s$ , $t_{OFF} =$ | -2 | | | % V <sub>OUT</sub> | | | | I <sub>OUT</sub> = 600 mA to 3 mA | 200 μs, t <sub>ON</sub> = 1 ms, C <sub>IN</sub> = 5 μF, C <sub>OUT</sub> = 5 μF | | | 2 | /º VOUT | Product Folder Links: TPS7A14 (1) This specification is verified by design. # **6.7 Typical Characteristics** at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) English Data Sheet: SBVS400 at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) 図 6-19. Line Transient From 1 V to 2.2 V 図 6-20. Line Transient From 1 V to 2.2 V 図 6-21. Load Transient From 100 µA to 1 A 図 6-22. Load Transient From 100 µA to 1 A 図 6-24. PSRR vs Frequency and C<sub>OUT</sub> Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 12 Product Folder Links: TPS7A14 at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) # 7 Detailed Description ## 7.1 Overview The TPS7A14 is a low-input, ultra-low dropout, low-quiescent-current linear regulator that is optimized for excellent transient performance. These characteristics make the device designed for most battery-powered applications. The low operating $V_{\text{IN}} - V_{\text{OUT}}$ , combined with the BIAS pin, dramatically improve the efficiency of low-voltage output applications by powering the voltage reference and control circuitry and allowing the use of a pre-regulated, low-voltage input supply (IN) for the main power path. This low-dropout regulator (LDO) offers foldback current limit, shutdown, thermal protection, and an optional active discharge. ## 7.2 Functional Block Diagram English Data Sheet: SBVS400 ## 7.3 Feature Description #### 7.3.1 Excellent Transient Response The TPS7A14 responds quickly to a change on the input supply (line transient) or the output current (load transient) given the device high input impedance and low output impedance across frequency. This same capability also means that this LDO has a high power-supply rejection ratio (PSRR) and, when coupled with a low internal noise floor $(e_n)$ , the LDO can be used to create an excellent power supply with outstanding line and load transient performance. The choice of external component values optimizes the transient response; see the *Input, Output, and Bias Capacitor Requirements* section for proper capacitor selection. #### 7.3.2 Global Undervoltage Lockout (UVLO) The TPS7A14 uses two undervoltage lockout circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before both $V_{BIAS}$ and $V_{IN}$ rise above their lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in $\boxtimes$ 7-1, that turns off the device when the voltage on either input is below their respective UVLO thresholds. 図 7-1. Global UVLO circuit #### 7.3.3 Enable Input The enable input (EN) is active high. Applying a voltage greater than $V_{EN(HI)}$ to EN enables the regulator output voltage, and applying a voltage less than $V_{EN(LOW)}$ to EN disables the regulator output. If independent control of the output voltage is not needed, connect EN to either IN or BIAS. #### 7.3.4 Internal Foldback Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, V<sub>FOLDBACK</sub> is approximately 60% × V<sub>OUT(nom)</sub>. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. Product Folder Links: TPS7A14 7-2 shows a diagram of the foldback current limit. 図 7-2. Foldback Current Limit ## 7.3.5 Active Discharge The active discharge function uses an internal MOSFET that connects a resistor ( $R_{PULLDOWN}$ ) to ground when the LDO is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving EN to logic low to disable the device, when the voltage at IN or BIAS is below the UVLO threshold, or when the regulator is in thermal shutdown. The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_{I}$ ) in parallel with the pulldown resistor. Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the rated output current for a short period of time. ### 7.3.6 Thermal Shutdown The internal thermal shutdown protection circuit disables the output when the thermal junction temperature ( $T_J$ ) of the pass transistor rises to the thermal shutdown temperature threshold, $T_{SD(shutdown)}$ (typical). The thermal shutdown circuit hysteresis makes sure that the LDO resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). The thermal time constant of the semiconductor die is fairly short; thus, the device can cycle on and off when thermal shutdown is reached until the power dissipation is reduced. Power dissipation during start up can be high from large $V_{\text{IN}} - V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry is designed to protect against thermal overload Product Folder Links: TPS7A14 conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the regulator into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability. ## 7.4 Device Functional Modes 表 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. | 表 7-1. Device Functional Mode Comparison | | | | | | | | | | | | | |--------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------|--|--|--|--|--|--|--| | OPERATING MODE | PARAMETER | | | | | | | | | | | | | OPERATING MODE | V <sub>IN</sub> | V <sub>BIAS</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | | | | | | Normal mode | $V_{IN} \ge V_{OUT (nom)} + V_{DO}$<br>and $V_{IN} \ge V_{IN(min)}$ | $V_{BIAS} \ge V_{OUT} + V_{DO(BIAS)}$ | V <sub>EN</sub> ≥V <sub>IH(EN)</sub> | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for shutdown | | | | | | | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT}$ $(nom) + V_{DO(IN)}$ | V <sub>BIAS</sub> < V <sub>OUT</sub> + V <sub>DO(BIAS)</sub> | V <sub>EN</sub> > V <sub>IH(EN)</sub> | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for shutdown | | | | | | | | | Disabled mode (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub> | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub> | V <sub>EN</sub> < V <sub>IL(EN)</sub> | _ | T <sub>J</sub> ≥ T <sub>SD</sub> for shutdown | | | | | | | | 表 7-1. Device Functional Mode Comparison # 7.4.1 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The bias voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD(shutdown)</sub>) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. Similarly, if the bias voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode as well. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations. When the device is in a steady dropout state, defined as when the device is in dropout, $(V_{IN} < V_{OUT} + V_{DO})$ or $V_{BIAS} < V_{OUT} + V_{DO}$ directly after being in normal regulation state, but not during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage $(V_{OUT(NOM)} + V_{DO})$ , the output voltage can overshoot for a short time when the device pulls the pass transistor back into the linear region. #### 7.4.3 Disable Mode The output of the device can be shutdown by forcing the voltage of the enable pin to less than $V_{IL(EN)}$ (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information Successfully implementing an LDO in a system depends on the system requirements. This section discusses key device features and how to best implement them to achieve a reliable design. #### 8.1.1 Recommended Capacitor Types The regulator is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and bias pins. Multilayer ceramic capacitors are the industry standard for use with LDOs, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. Generally, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the Recommended Operating Conditions table account for an effective capacitance of approximately 50% of the nominal value. #### 8.1.2 Input, Output, and Bias Capacitor Requirements A minimum input ceramic capacitor is required for stability. A minimum output ceramic capacitor is also required for stability, see the *Recommended Operating Conditions* table for the minimum capacitors values. The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor can be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor larger than the minimum value specified in the *Recommended Operating Conditions* table. Although a bias capacitor is not required, good design practice is to connect a 0.1-µF ceramic capacitor from BIAS to GND. This capacitor counteracts reactive bias source if the source impedance is not sufficiently low. Place the input, output, and bias capacitors as close as possible to the device to minimize trace parasitics. If the BIAS source is susceptible to fast voltage drops (for example, a 2-V drop in less than 1 $\mu$ s) when the LDO load current is near the maximum value, the BIAS voltage drop can cause the output voltage to fall briefly. In such cases, use a BIAS capacitor large enough to slow the voltage ramp rate to less than 0.5 V/ $\mu$ s. For smaller or slower BIAS transients, any output voltage dips must be less than 5% of the nominal voltage. ## 8.1.3 Dropout Voltage Dropout voltage $(V_{DO})$ is defined as the input voltage minus the output voltage $(V_{IN} - V_{OUT})$ at the rated output current $(I_{RATED})$ , where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use $\pm 1$ to calculate the $R_{DS(ON)}$ of the device. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ The use of bias rail enables the TPS7A14 to achieve a lower dropout voltage between IN and OUT. However, a minimum bias voltage above the nominal programmed output voltage must be maintained. $\boxtimes$ 6-13 specifies the minimum $V_{BIAS}$ headroom required to maintain output regulation. #### 8.1.4 Behavior During Transition From Dropout Into Regulation Some applications can have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass transistor is driven fully on, making the pass transistor function like a resistor from $V_{IN}$ to $V_{OUT}$ . The error amplifier response time to this load transient is extended because the error amplifier must first recover from saturation and then must place the pass transistor back into active mode. During this recovery period, $V_{OUT}$ overshoots because the pass transistor is functioning as a resistor from $V_{IN}$ to $V_{OUT}$ . When $V_{IN}$ ramps up slowly for start up, the slow ramp-up voltage can place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal. If operating under these conditions, apply a higher dc load current or increase the output capacitance to reduce the overshoot. These approaches provide a path to absorb the excess charge. #### 8.1.5 Device Enable Sequencing Requirement The IN, BIAS, and EN pin voltages can be sequenced in any order without causing damage to the device. Start up is always monotonic regardless of the sequencing order or the ramp rates of the IN, BIAS, and EN pins. See the *Recommended Operating Conditions* table for proper voltage ranges of the IN, BIAS, and EN pins. #### 8.1.6 Load Transient Response The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See $\boxtimes$ 6-21 and $\boxtimes$ 6-22 for typical load transient response plots. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in $\boxtimes$ 8-1 are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation. 図 8-1. Load Transient Waveform During transitions from a light load to a heavy load, the following behavior can be observed: - The initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load, the following behavior can be observed: - The initial voltage rise results from the LDO sourcing a large current, and leads to an increase in the output capacitor charge (region F) - Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G) Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 19 A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor. ## 8.1.7 Undervoltage Lockout Circuit Operation The $V_{IN}$ UVLO circuit makes sure that the regulator remains disabled when the input supply voltage is below the minimum operational voltage range, and makes sure that the regulator shuts down when the input supply collapses. Similarly, the $V_{BIAS}$ UVLO circuit makes sure that the regulator remains disabled when the bias supply voltage is less than the minimum operational voltage range, and makes sure that the regulator shuts down when the bias supply collapses. 8-2 shows the UVLO circuit response to various input or bias voltage events. The diagram can be separated into the following parts: - Region A: The output remains off while the input or bias voltage is below the UVLO rising threshold - Region B: Normal operation, regulating device - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output can possibly fall out of regulation but the device remains enabled. - Region D: Normal operation, regulating device - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls as a result of the load and active discharge circuit. The device is re-enabled when the UVLO rising threshold is reached and a normal start up follows. - Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold - Region G: The device is disabled when the input or bias voltages fall below the UVLO falling threshold to 0 V. The output falls as a result of the load and active discharge circuit. 図 8-2. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation #### 8.1.8 Power Dissipation (P<sub>D</sub>) Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses. 式 2 calculates the maximum allowable power dissipation for the device in a given package: $$P_{D-MAX} = [(T_J - T_A) / R_{\theta JA}]$$ (2) 式 3 represents the actual power being dissipated in the device: $$P_{D} = ((I_{GND(IN)} + I_{IN}) \times V_{IN} + I_{GND(BIAS)} \times V_{BIAS}) - (I_{OUT} \times V_{OUT})$$ (3) If the load current is much greater than I<sub>GND(IN)</sub> and I<sub>GND(BIAS)</sub> 式 3 can be simplified as: $$P_{D} = (V_{IN} - V_{OLIT}) \times I_{OLIT} \tag{4}$$ Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS400 Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A14 allows for maximum efficiency across a wide range of output voltages. The main heat conduction path depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. The maximum allowable junction temperature $(T_J)$ determines the maximum power dissipation for the device. According to $\not \equiv 5$ , maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ . The equation is rearranged in $\not \equiv 6$ for output current. $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{5}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (6) Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Electrical Characteristics* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the YBK package junction-to-case (bottom) thermal resistance ( $R_{\theta JC(bot)}$ ) plus the thermal resistance contribution by the PCB copper. ## 8.1.9 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT})$ and $(\Psi_{JR})$ are used in accordance with $(\Psi_{JT})$ and are given in the *Electrical Characteristics* table. $$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$ (7) where: - $P_D$ is the power dissipated as explained in $\pm 3$ and the *Power Dissipation (P<sub>D</sub>)* section - T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge ## 8.1.10 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is provided in $\boxtimes$ 8-3 and can be separated into the following regions: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level; see the *Dropout Operation* section for more details. - The rated output current limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - <del>- \*\*</del> 6 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO, thus when V<sub>IN</sub> V<sub>OUT</sub> increases the output current must decrease. - The rated input voltage range governs both the minimum and maximum of V<sub>IN</sub> V<sub>OUT</sub>. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 21 図 8-3. Continuous Operation Diagram With Description of Regions ## 8.2 Typical Application **図 8-4. High-Efficiency Supply From a Rechargeable Battery** #### 8.2.1 Design Requirements 表 8-1 lists the parameters for this design example. DESIGN PARAMETER EXAMPLE VALUE V<sub>IN</sub> 0.95 V V<sub>BIAS</sub> 2.4 V to 5.5 V V<sub>OUT</sub> 0.8 V I<sub>OUT</sub> 600 mA (typical), 900 mA (peak) 表 8-1. Design Parameters #### 8.2.2 Detailed Design Procedure This design example is powered by a rechargeable battery that can be a building block in many portable applications. Noise-sensitive portable electronics require an efficient, small-size solution for their power supply. Traditional LDOs are known for their low efficiency in contrast to low-input, low-output voltage (LILO) LDOs such as the TPS7A14. The use of a bias rail in the TPS7A14 allows the main power path of the LDO to operate at a lower input voltage, thus reducing the voltage drop across the pass transistor and maximizing device efficiency. Because the voltage drop across the pass transistor can be so low, the efficiency of the TPS7A14 can approximate that of a dc-dc converter. 3 8 calculates the efficiency for this design. Efficiency = $$\eta = P_{OLIT} / P_{IN} \times 100 \% = (V_{OLIT} \times I_{OLIT}) / (V_{IN} \times I_{IN} + V_{BIAS} \times I_{BIAS}) \times 100 \%$$ (8) 式 8 reduces to 式 9 because the design example load current is much greater than the quiescent current of the bias rail. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS7A14* Efficiency = $\eta = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN}) \times 100\%$ (9) English Data Sheet: SBVS400 ## 8.2.3 Application Curve $V_{BIAS} = V_{OUT(NOM)} + 1.4 \text{ V, } V_{EN} = V_{IN}, C_{IN} = 2.2 \text{ } \mu\text{F, } C_{OUT} = 2.2 \text{ } \mu\text{F, and } C_{BIAS} = 0.47 \text{ } \mu\text{F}$ 図 8-5. V<sub>IN</sub> Dropout Voltage vs I<sub>OUT</sub> ## 8.3 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 0.6 V to 2.2 V and a bias supply voltage range of 1.5 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT(nom)} + V_{DO}$ and $V_{BIAS} = V_{OUT(nom)} + V_{DO(BIAS)}$ . Product Folder Links: TPS7A14 ## 8.4 Layout ## 8.4.1 Layout Guidelines For correct printed circuit board (PCB) layout, follow these guidelines: - Place input, output, and bias capacitors as close to the device as possible - Use copper planes for device connections to optimize thermal performance - Place thermal vias around the device to distribute heat ## 8.4.2 Layout Examples 図 8-6. Recommended Layout (YBK Package) 図 8-7. Recommended Layout (DRV Package) ## 9 Device and Documentation Support # 9.1 Device Support ## 9.1.1 Development Support #### 9.1.1.1 Evaluation Module An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A14. The EVM can be requested at the Texas Instruments web site through the product folder or purchased directly from the TI eStore. #### 9.1.2 Device Nomenclature #### 表 9-1. Device Nomenclature<sup>(1)(2)</sup> | PRODUCT | DESCRIPTION | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1P57A14 <b>xx(x)(P)yyyz</b> | <ul> <li>xx(x) is the nominal output voltage. Two or more digits are used in the ordering number (for example, 09 = 0.9 V, 95 = 0.95 V, 125 = 1.25 V).</li> <li>P indicates active pull down; if there is no P, then the device does not have the active pull down feature.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R indicates reel (12000 pieces for YBK package; 3000 pieces for DRV package).</li> </ul> | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. - (2) Output voltages from 0.5 V to 2.0 V in 25-mV increments are available. Contact the factory for details and availability. ## 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Using New Thermal Metrics application report - Texas Instruments, AN-1112 DSBGA Wafer Level Chip Scale Package application report - Texas Instruments, TPS7A14EVM-058 Evaluation Module user guide #### 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 9.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 ## 9.5 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS7A14 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 10.1 Mechanical Data # YBK0006-C02 # **PACKAGE OUTLINE** # DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Product Folder Links: TPS7A14 ## **EXAMPLE BOARD LAYOUT** # YBK0006-C02 ## DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 30 # **EXAMPLE STENCIL DESIGN** # YBK0006-C02 ## DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. www.ti.com 9-Nov-2023 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS7A1408PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33PH | Samples | | TPS7A1408PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M8 | Samples | | TPS7A1409PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33QH | Samples | | TPS7A1409PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MD | Samples | | TPS7A14105PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33SH | Samples | | TPS7A1410PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33RH | Samples | | TPS7A1411PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | P6 | Samples | | TPS7A1412PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33UH | Samples | | TPS7A1412PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MG | Samples | | TPS7A1413PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MH | Samples | | TPS7A1418PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33WH | Samples | | TPS7A1485PYBKR | ACTIVE | DSBGA | YBK | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M9 | Samples | | XS7A1408PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | XS7A1418PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Nov-2023 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 20-Apr-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1408PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 8.0 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1409PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A14105PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1410PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1411PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1412PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1418PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 8.0 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2024 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | www.ti.com 20-Apr-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS7A1408PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1409PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A14105PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1410PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1411PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1412PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1418PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated