







UCC14140-Q1

JAJSQN3 - JUNE 2023 - REVISED JUNE 2023

# UCC14140-Q1 車載用 1.5W、12V V<sub>IN</sub>、25V V<sub>OUT</sub>、高密度、 >3kV<sub>RMS</sub> 絶縁型 DC/DC モジュール

### 1 特長

// Texas

Instruments

- 絶縁変圧器付きの統合型高密度絶縁型 DC/DC モ
- 以下のものを駆動する絶縁型 DC/DC:IGBT、SiC
- 入力電圧範囲:8V~18V、絶対最大定格 32V
- T<sub>Δ</sub> ≤ 85°Cで、10.8V < V<sub>VIN</sub> < 13.2V に対して 1.5W の出力電力
- T<sub>A</sub> ≤ 85℃で、8V < V<sub>VIN</sub> < 18V に対して 1W の出 力電力
- 可変 (VDD VEE) 出力電圧 (外付け抵抗による): すべての温度範囲にわたって 15V~25V、±1.3% のレギュレーション精度
- 可変 (COM VEE) 出力電圧 (外付け抵抗によ る):すべての温度範囲にわたって 2.5V~(VDD -VEE)、±1.3% のレギュレーション精度
- スペクトラム拡散変調とトランス内蔵の設計によ り、低い電磁放射を実現
- イネーブル、パワー・グッド、UVLO、OVLO、 ソフトスタート、短絡、電力制限、低電圧、過電 圧、過熱からの保護
- CMTI > 150kV/µs
- 車載アプリケーション向けに AEC-Q100 認定済み
  - 温度グレード1:-40°C≤T」≤150°C
  - 温度グレード 1:-40°C≤T<sub>A</sub>≤125°C
- 機能安全対応
  - 機能安全システム設計に役立つ資料を利用可能
- 安全関連の認証計画:
  - DIN EN IEC 60747-17 (VDE 0884-17) に準拠し た基本絶縁耐圧:5657VPK
  - UL 1577 による 3000VRMS 絶縁 (1 分間)
  - CQC GB4943.1 準拠の基本絶縁
- 36 ピンのワイド SSOP パッケージ

## 2 アプリケーション

- ハイブリッド、電気自動車、およびパワートレイ ン・システム (EV/HEV)
  - インバータおよびモータ制御
  - オンボード充電器 (OBC) およびワイヤレス充
  - DC/DC コンバータ
- グリッド・インフラ
  - EV 充電ステーション向け電源モジュール
  - DC 充電 (パイル) ステーション
  - ストリング・インバータ
- モータ駆動
  - AC インバータと VF ドライブ、ロボット・サ ーボ・ドライブ
- 産業用輸送

## 3 概要

UCC14140-Q1 は、IGBT または SiC ゲート・ドライ バへの電力供給を目的として設計された車載認定済み 高絶縁電圧 DC/DC 電源モジュールです。UCC14140-Q1 は、独自のアーキテクチャを採用した変圧器と DC/DC コントローラを統合しており、非常に低い放 射で高密度を実現します。高精度の出力電圧により優 れたチャネル拡張を実現し、パワー・デバイスのゲー トに過大なストレスを与えずにシステム効率を向上し ます。UCC14140-Q1 の入力電圧は、電気自動車の幅 広い LiFePO₄ バッテリ電圧 (8V~18V) と、レギュレ ートされた 12V レール (10.8V~13.2V) の両方を、異 なる出力電力でサポートしています。

- オフハイウェイ車両向け電気式ドライブ

オンチップのデバイス保護機能を備えた高集積モジ ュールは、必要な外付け部品が最小限で、入力低電圧 誤動作防止、過電圧誤動作防止、出力電圧パワーグッ ド・コンパレータ、過熱シャットダウン、ソフトスタ ート・タイムアウト、調整可能で絶縁された正負出力 電圧、イネーブル・ピン、オープン・ドレイン出力パ ワーグッド・ピンなどの追加機能を備えています。

#### 製品情報

| 発注型番 <sup>(1)</sup> | パッケージ | 本体サイズ (公称)       |
|---------------------|-------|------------------|
| UCC14140QDWNRQ1     | SSOP  | 12.83mm × 7.50mm |

利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。



アプリケーション概略図



代表的な電源投入シーケンス



## **Table of Contents**

| 1 特長1                                 | 8.2 Functional Block Diagram            | 18               |
|---------------------------------------|-----------------------------------------|------------------|
| 2 アプリケーション1                           | 8.3 Feature Description                 | 19               |
| 3 概要1                                 | 8.4 Device Functional Modes             | 28               |
| 4 Revision History2                   | 9 Application and Implementation        | 29               |
| 5 Device Comparison3                  | 9.1 Application Information             | 29               |
| 6 Pin Configuration and Functions4    | 9.2 Typical Application                 | 29               |
| 7 Specifications6                     | 9.3 System Examples                     | 38               |
| 7.1 Absolute Maximum Ratings6         | 9.4 Power Supply Recommendations        | 40               |
| 7.2 ESD Ratings6                      | 9.5 Layout                              | 40               |
| 7.3 Recommended Operating Conditions6 | 10 Device and Documentation Support     | 47               |
| 7.4 Thermal Information6              | 10.1 Documentation Support              | 4 <mark>7</mark> |
| 7.5 Insulation Specifications7        | 10.2 ドキュメントの更新通知を受け取る方法                 | 47               |
| 7.6 Safety-Related Certifications8    | 10.3 サポート・リソース                          | 47               |
| 7.7 Electrical Characteristics8       | 10.4 Trademarks                         | 47               |
| 7.8 Safety Limiting Values11          | 10.5 静電気放電に関する注意事項                      | 47               |
| 7.9 Insulation Characteristics12      | 10.6 用語集                                | 4 <mark>7</mark> |
| 7.10 Typical Characteristics13        | 11 Mechanical, Packaging, and Orderable |                  |
| 8 Detailed Description17              | Information                             | 48               |
| 8.1 Overview17                        |                                         |                  |
|                                       |                                         |                  |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2023 | *        | Initial release |

Product Folder Links: UCC14140-Q1



## **5 Device Comparison**

## 表 5-1. Device Comparison Table

| DEVICE NAME    | V <sub>VIN</sub> Range | Output (VDD-VEE)<br>Adjustable Range | Typical power | Isolation rating |
|----------------|------------------------|--------------------------------------|---------------|------------------|
| UCC14240-Q1    | 21 V to 27 V           | 15 V to 25 V                         | 2 W           | Basic            |
| UCC14241-Q1    | 21 V to 27 V           | 15 V to 25 V                         | 2 W           | Reinforced       |
| UCC14140-Q1    | 8 V to 18 V            | 15 V to 25 V                         | 1 W           | Basic            |
| 0CC 14 140-Q 1 | 10.8 V to 13.2 V       | 15 V to 25 V                         | 1.5 W         | Dasic            |
| UCC14141-Q1    | 8 V to 18 V            | 15 V to 25 V                         | 1 W           | Reinforced       |
| 00014141-Q1    | 10.8 V to 13.2 V       | 15 V to 25 V                         | 1.5 W         | Reilliorced      |
| UCC14341-Q1    | 13.5 V to 16.5 V       | 15 V to 25 V                         | 1.5 W         | Reinforced       |
|                | 12 V to 15 V           | 12 V to 15 V                         | 1.5 W         |                  |
| UCC14131-Q1    | 15 V to 18 V           | 15 V to 18 V                         | 1.5 W         | Reinforced       |
| UCC 14131-Q1   | 10 V to 18 V           | 10 V to 12 V                         | 1 W           | Reinforced       |
|                | 14 V to 18 V           | 10 V to 18 V                         | 1 W           |                  |



## **6 Pin Configuration and Functions**



図 6-1. DWN Package, 36-Pin SSOP (Top View)

表 6-1. Pin Functions

|      | PIN                                                     | TYPE (1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
|------|---------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.                                                     | TIPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
| GNDP | 1, 2, 5, 8, 9, 10,<br>11, 12, 13, 14,<br>15, 16, 17, 18 | G        | Primary-side ground connection for VIN. PIN 1,2, and 5 are analog ground. PIN 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, and 18 are power ground. Place several vias to copper pours for thermal relief. See <i>Layout Guidelines</i> .                                                                                                      |
| PG   | 3                                                       | 0        | Active low power-good open-drain output pin. $\overline{PG}$ remains low when $(V_{VIN\_UVLOP} \le V_{VIN} \le V_{VIN\_OVLOP})$ ; $(V_{VDD\_UVP} \le V_{FBVDD} \le V_{VDD\_OVP})$ ; $(V_{VEE\_UVP} \le V_{FBVEE} \le V_{VEE\_OVP})$ ; $T_{J\_Primary} \le TSHUTP_{PRIMARY\_RISE}$ ; and $T_{J\_secondary} \le TSHUTS_{SECONDARY\_RISE}$ |
| ENA  | 4                                                       | I        | Enable pin. Forcing ENA LOW disables the device. Pull HIGH to enable normal device functionality. 5.5-V recommended maximum.                                                                                                                                                                                                            |
| VIN  | 6, 7                                                    | Р        | Primary input voltage. PIN 6 is for analog input, and PIN 7 is for power input. For PIN 7, connect two 10-µF ceramic capacitor from power VIN PIN 7 to power GNDP PIN 8. Connect a 0.1-µF high-frequency bypass ceramic capacitor close to PIN 7 and PIN 8.                                                                             |
| VEE  | 19, 20, 21, 22,<br>23, 24, 25,26,<br>27, 30,31, 36      | G        | Secondary-side reference connection for VDD and COM. The VEE pins are used for the high current return paths.                                                                                                                                                                                                                           |

### 表 6-1. Pin Functions (continued)

|       | PIN    | TYPE (1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.    | ITPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VDD   | 28, 29 | Р        | Secondary-side isolated output voltage from transformer. Connect a 10-µF and a parallel 0.1-µF ceramic capacitor from VDD to VEE. The 0.1-µF ceramic capacitor is the high frequency bypass and must be next to the IC pins.                                                                                                                                                                                                                                                                                   |
| RLIM  | 32     | Р        | Secondary-side second isolated output voltage resistor to limit the source current from VDD to COM node, and the sink current from COM to VEE. Connect a resistor from RLIM to COM to regulate the (COM – VEE) voltage. See R <sub>LIM</sub> Resistor Selection for more detail.                                                                                                                                                                                                                               |
| FBVEE | 33     | I        | Feedback (COM – VEE) output voltage sense pin used to adjust the output (COM – VEE) voltage. Connect a resistor divider from COM to VEE so that the midpoint is connected to FBVEE, and the equivalent FBVEE voltage when regulating is 2.5 V. Add a 330-pF ceramic capacitor for high frequency decoupling in parallel with the low-side feedback resistor. The 330-pF ceramic capacitor for high frequency bypass must be next to the FBVEE and VEEA IC pins on top layer or back layer connected with vias. |
| FBVDD | 34     | 1        | Feedback (VDD – VEE) output voltage sense pin and to adjust the output (VDD – VEE) voltage. Connect a resistor divider from VDD to VEE so that the midpoint is connected to FBVDD, and the equivalent FBVDD voltage when regulating is 2.5 V. Add a 330-pF ceramic capacitor for high frequency decoupling in parallel with the low-side feedback resistor. The 330-pF ceramic capacitor for high frequency bypass must be next to the FBVDD and VEEA IC pins on top layer or back layer connected with vias.  |
| VEEA  | 35     | G        | Secondary-side analog sense reference connection for the noise sensitive analog feedback inputs, FBVDD and FBVEE. Connect the low-side feedback resistors and high frequency decoupling filter capacitor close to the VEEA pin and respective feedback pin FBVDD or FBVEE. Connect to secondary-side gate drive lowest voltage reference, VEE. Use a single point connection and place the high frequency decoupling ceramic capacitor close to the VEEA pin. See <i>Layout Guidelines</i> .                   |

<sup>(1)</sup> P = power, G = ground, I = input, O = output



## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

| Parameter                         |                                                                                                       | MIN  | TYP MAX | UNIT |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|------|---------|------|
|                                   | VIN to GNDP                                                                                           | -0.3 | 32      | V    |
|                                   | ENA, PG to GNDP                                                                                       | -0.3 | 7       | V    |
|                                   | VDD, VEE, RLIM, FBVDD, FBVEE to VEE                                                                   | -0.3 | 32      | V    |
| P <sub>OUT_VDD_MAX</sub>          | Total (VDD-VEE) output power at T <sub>A</sub> =25°C                                                  |      | 2.5     | W    |
| I <sub>RLIM_MAX_RMS_</sub> SOURCE | Max RLIM pin rms current sourcing from VDD to RLIM. (16% average run time over lifetime of 24,500 hr) |      | 0.125   | Α    |
| I <sub>RLIM_MAX_RMS_SINK</sub>    | Max RLIM pin rms current sinking from RLIM to VEE. (16% average run time over lifetime of 24,500 hr)  |      | 0.125   | Α    |
| T <sub>J</sub>                    | Operating junction temperature range                                                                  | -40  | 150     | °C   |
| T <sub>stg</sub>                  | Storage temperature                                                                                   | -65  | 150     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                                                          | VALUE | UNIT |
|--------------------|----------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>  | ±2000 | V    |
| V <sub>(ESD)</sub> | Charged-device model (CDM), per AEC Q100-011 Section 7.2 | ±500  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PIN                           |                                    | MIN              | TYP | MAX     | UNIT |
|-------------------------------|------------------------------------|------------------|-----|---------|------|
| V <sub>VIN</sub>              | Primary-side input voltage to GNDP | 8 <sup>(1)</sup> | 12  | 18      | V    |
| V <sub>ENA</sub>              | Enable to GNDP                     | 0                |     | 5.5     | V    |
| V <sub>PG</sub>               | Powergood to GNDP                  | 0                |     | 5.5     | V    |
| V <sub>VDD</sub>              | VDD to VEE                         | 15               |     | 25      | V    |
| $V_{VEE}$                     | COM to VEE                         | 2.5              |     | VDD-VEE | V    |
| $V_{FBVDD}$ , $V_{FBVEE}$     | FBVDD, FBVEE to VEE                | 0                | 2.5 | 5.5     | V    |
| T <sub>A</sub>                | Ambient temperature                | -40              |     | 125     | °C   |
| T <sub>J</sub> <sup>(2)</sup> | Junction temperature               | -40              |     | 150     | °C   |

<sup>(1)</sup> See the V<sub>VIN\_UVLOP\_RISING</sub> and V<sub>VIN\_UVLOP\_FALLING</sub> electrical characteristics for the miminum operational V<sub>VIN</sub>. Becasue

#### 7.4 Thermal Information

|                       | THERMAL METRIC(1)                         | DWN (SOIC)<br>36 PINS | UNIT |
|-----------------------|-------------------------------------------|-----------------------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 52.3                  | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 28.5                  | °C/W |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

V<sub>VIN\_UVLOP\_FALLING</sub> < 8V, V<sub>VIN</sub> can operate at 8V as long as V<sub>VIN</sub> > V<sub>VIN\_UVLOP\_RISING</sub> during start up.
 (2) See the (VDD-VEE) and (COM-VEE) Load Recommended Operating Area section for maximum rated values across temperature and V<sub>VIN</sub> conditions for different (VDD-VEE) and (COM-VEE) output voltage settings.



|                 | THERMAL METRIC <sup>(1)</sup>                  | DWN (SOIC)<br>36 PINS | UNIT |
|-----------------|------------------------------------------------|-----------------------|------|
| $R_{\theta JB}$ | Junction-to-board thermal resistance           | 25.9                  | °C/W |
| $\Psi_{JA}$     | Junction-to-ambient characterization parameter | 29.5                  | °C/W |
| $\Psi_{JT}$     | Junction-to-top characterization parameter     | 16.6                  | °C/W |
| $\Psi_{JB}$     | Junction-to-board characterization parameter   | 25.6                  | °C/W |

<sup>(1)</sup> The thermal resistances (R) are based on JEDEC board, and the characterization parameters (Ψ) are based on the EVM described in the Layout section. For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Insulation Specifications

|                   | PARAMETER                                      | TEST CONDITIONS                                                                                                                                                                                 | VALUE              | UNIT             |  |  |  |
|-------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|--|--|
| General           |                                                |                                                                                                                                                                                                 |                    |                  |  |  |  |
| CLR               | External clearance <sup>(1)</sup>              | Shortest terminal-to-terminal distance through air                                                                                                                                              | > 8                | mm               |  |  |  |
| CPG               | External creepage (1)                          | Shortest terminal-to-terminal distance across the package surface                                                                                                                               | > 8                | mm               |  |  |  |
| DTI               | Distance through the inculation                | Minimum internal gap (internal clearance – transformer power isolation)                                                                                                                         | > 120              | μm               |  |  |  |
| DTI               | Distance through the insulation                | Minimum internal gap (internal clearance – capacitive signal isolation)                                                                                                                         | > 15.4             | μm               |  |  |  |
| СТІ               | Comparative tracking index                     | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                           | > 600              | V                |  |  |  |
|                   | Material group                                 | According to IEC 60664-1                                                                                                                                                                        | I                  |                  |  |  |  |
|                   |                                                | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                      | I-IV               |                  |  |  |  |
|                   | Overvoltage category                           | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                      | I-IV               |                  |  |  |  |
|                   |                                                | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                     | I-III              |                  |  |  |  |
| DIN EN II         | EC 60747-17 (VDE 0884-17) (Planned Certificati | on Targets) <sup>(2)</sup>                                                                                                                                                                      |                    |                  |  |  |  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage      | AC voltage (bipolar)                                                                                                                                                                            | 1202               | $V_{PK}$         |  |  |  |
| $V_{IOWM}$        | Maximum working isolation voltage              | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test                                                                                                                          | 850                | V <sub>RMS</sub> |  |  |  |
|                   |                                                | DC voltage                                                                                                                                                                                      | 1202               | $V_{DC}$         |  |  |  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage            | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification); $V_{TEST} = 1.2$<br>× $V_{IOTM}$ , t = 1 s (100% production)                                                                                   | 4243               | V <sub>PK</sub>  |  |  |  |
| V <sub>IMP</sub>  | Maximum impulse voltage (3)                    | Tested in air, 1.2/50-μs waveform per IEC 62368-1                                                                                                                                               | 5000               | $V_{PK}$         |  |  |  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage (3)            | Tested in oil (qualification test), 1.2/50 μs waveform per IEC 62368-1                                                                                                                          | 6500               | $V_{PK}$         |  |  |  |
|                   |                                                | Method a: After I/O safety test subgroup 2/3, Vini = V <sub>IOTM</sub> , tini = 60 s; Vpd(m) = 1.2 × V <sub>IORM</sub> = 1442 V <sub>PK</sub> , tm = 10 s                                       | ≤ 5                | рС               |  |  |  |
| qpd               | Apparent charge <sup>(4)</sup>                 | Method a: After environmental tests subgroup 1,<br>Vini = $V_{IOTM}$ , tini = 60 s; $Vpd(m) = 1.3 \times V_{IORM} = 1563 V_{PK}$ , tm = 10 s                                                    | ≤ 5                | рС               |  |  |  |
|                   |                                                | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.5 \times V_{IORM} = 1803 \ V_{PK}$ , $t_m = 1$ s | ≤ 5                | рС               |  |  |  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)       | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz                                                                                                                                                     | < 3.5              | pF               |  |  |  |
|                   |                                                | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                  | > 10 <sup>12</sup> | Ω                |  |  |  |
| R <sub>IO</sub>   | Isolation resistance, input to output (5)      | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                         | > 10 <sup>11</sup> | Ω                |  |  |  |
|                   |                                                | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                               | > 10 <sup>9</sup>  | Ω                |  |  |  |
|                   | Pollution degree                               |                                                                                                                                                                                                 | 2                  |                  |  |  |  |
|                   | Climatic category                              |                                                                                                                                                                                                 | 40/125/21          |                  |  |  |  |



| PARAMETER        |                              | TEST CONDITIONS                                                                                                                                                                | VALUE | UNIT             |
|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|
| UL 1577 (P       | lanned Certification Target) |                                                                                                                                                                                |       |                  |
| V <sub>ISO</sub> |                              | Withstand isolation voltage $V_{TEST} = V_{ISO} = 3000 \ V_{RMS}$ , $t = 60s$ (qualification) $V_{TEST} = 1.2 \times V_{ISO} = 3600 \ V_{RMS}$ , $t = 1 \ s$ (100% production) | 3000  | V <sub>RMS</sub> |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air to determine the surge immunity of the package. Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier.
- 4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-terminal device

#### 7.6 Safety-Related Certifications

| VDE                                                                                                                                                                                   | UL                                                             | CQC                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Plan to certify according to DIN EN IEC 60747-17 (VDE 0884-17)                                                                                                                        | Plan to certify under UL 1577 Component<br>Recognition Program | Plan to certify according to GB4943.1                                                                    |
| Reinforced insulation Maximum transient isolation voltage, 7071 $V_{PK}$ ; Maximum repetitive peak isolation voltage, 1414 $V_{PK}$ ; Maximum surge isolation voltage, 10000 $V_{PK}$ | Single protection, 5000 V <sub>RMS</sub>                       | Reinforced insulation, Altitude ≤ 5000 m, Tropical Climate, 700 V <sub>RMS</sub> maximum working voltage |
| Certificate number: (planned)                                                                                                                                                         | File number: (planned)                                         | Certificate number: (planned)                                                                            |

#### 7.7 Electrical Characteristics

Over operating temperature range (T<sub>J</sub> = -40 °C to 150 °C),  $V_{VIN}$  = 8 V to 18 V,  $C_{IN}$  = 20  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $R_{LIM}$  = 1  $k\Omega$ ,  $V_{ENA}$  = 5 V, unless otherwise noted. All typical values at  $T_A$  = 25 °C and  $V_{VIN}$  = 12 V.

|                                     | PARAMETER                                                         | TEST CONDITIONS                                                                                                                          | MIN  | TYP | MAX      | UNIT |
|-------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|----------|------|
| INPUT SUPPLY (P                     | rimary-side. All voltages with respect                            | to GNDP)                                                                                                                                 |      |     | '        |      |
| \ /                                 | Input voltage range, 0.7W@(VDD-<br>VEE)=25V, T <sub>A</sub> =85°C | Primary-side input voltage to GNDP                                                                                                       | 8(1) | 12  | 18       | V    |
| $V_{VIN}$                           | Input voltage range, 1.2W@(VDD-<br>VEE)=25V, T <sub>A</sub> =85°C | Primary-side input voltage to GNDP                                                                                                       | 11.4 | 12  | 12.6     | V    |
| I <sub>VINQ_OFF</sub>               | VIN quiescent current, disabled                                   | V <sub>ENA</sub> = 0 V; V <sub>VIN</sub> = 8 V-18 V;                                                                                     |      |     | 600      | μΑ   |
| I <sub>VIN_ON_NO_LOAD</sub>         | VIN operating current, enabled, No<br>Load                        | V <sub>ENA</sub> = 5 V; V <sub>VIN</sub> = 8 V-18 V; (VDD-<br>VEE) = 25 V regulating; I <sub>VDD-VEE</sub> = 0<br>mA. Single Output.     |      |     | 40       | mA   |
|                                     | VIN operating current, enabled, Full Load                         | V <sub>ENA</sub> = 5 V; V <sub>VIN</sub> = 8 V-18 V; (VDD-<br>VEE) = 25-V regulating; I <sub>VDD-VEE</sub> = 40<br>mA. Single Output.    |      | 200 |          | mA   |
| IVIN_ON_FULL_LOAD                   | VIN operating current, enabled, Full Load                         | V <sub>ENA</sub> = 5 V; V <sub>VIN</sub> =11.4 V-12.6 V;<br>(VDD-VEE) = 25-V regulating; I <sub>VDD-VEE</sub><br>= 60 mA. Single Output. |      | 270 |          | mA   |
| UVLOP COMPARA                       | ATOR (Primary-side. All voltages with                             | respect to GNDP)                                                                                                                         |      |     | '        |      |
| V <sub>VIN_UVLOP_RISING</sub>       | VIN analog undervoltage lockout rising threshold                  | Analog Comparator Always Active First                                                                                                    | 7.8  | 8.2 | 8.5      | V    |
| V <sub>VIN</sub> _<br>UVLOP_FALLING | VIN analog undervoltage lockout falling threshold                 | Analog Comparator Always Active First                                                                                                    | 7    | 7.4 | 7.7      | V    |
| OVLO COMPARAT                       | ΓΟR (Primary-side. All voltages with re                           | espect to GNDP)                                                                                                                          |      |     | <u> </u> |      |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



Over operating temperature range (T<sub>J</sub> = -40 °C to 150 °C),  $V_{VIN}$  = 8 V to 18 V,  $C_{IN}$  = 20  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $R_{LIM}$  = 1  $k\Omega$ ,  $V_{ENA}$  = 5 V, unless otherwise noted. All typical values at  $T_A$  = 25 °C and  $V_{VIN}$  = 12 V.

|                                               | PARAMETER                                                                                                     | TEST CONDITIONS                                                                                                                                       | MIN         | TYP  | MAX           | UNIT |  |  |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|---------------|------|--|--|--|
| V <sub>VIN_OVLO_RISING</sub>                  | VIN overvoltage lockout rising threshold                                                                      |                                                                                                                                                       | 20.9        | 22   | 23.1          | ٧    |  |  |  |
| V <sub>VIN_OVLO_FALLING</sub>                 | VIN overvoltage lockout falling threshold                                                                     |                                                                                                                                                       | 19          | 20   | 21            | V    |  |  |  |
| TSHUTP THERMA                                 | L SHUTDOWN COMPARATOR (Prima                                                                                  | ry-side. All voltages with respect to GI                                                                                                              | NDP)        |      |               |      |  |  |  |
| TSHUTP <sub>PRIMARY</sub> _<br>RISING         | Primary-side over-temperature shutdown rising threshold                                                       | First time at power-up T <sub>J</sub> needs to be < 140 °C to turnon                                                                                  | 150         | 160  | 170           | °C   |  |  |  |
| TSHUTP <sub>PRIMARY</sub> _<br>HYST           | Primary-side over-temperature shutdown hysteresis                                                             |                                                                                                                                                       | 15          | 20   | 25            | °C   |  |  |  |
| ENA INPUT PIN (P                              | rimary-side. All voltages with respect                                                                        | to GNDP)                                                                                                                                              |             |      |               |      |  |  |  |
| V <sub>EN_IR</sub>                            | Input voltage rising threshold, logic HIGH                                                                    | Rising edge                                                                                                                                           |             |      | 2.1           | ٧    |  |  |  |
| V <sub>EN_IF</sub>                            | Input voltage falling threshold, logic LOW                                                                    | Falling edge                                                                                                                                          | 0.8         |      |               | ٧    |  |  |  |
| I <sub>EN</sub>                               | Enable Pin Input Current                                                                                      | V <sub>ENA</sub> = 5.0 V                                                                                                                              |             | 5    | 10            | μΑ   |  |  |  |
| PG OPEN-DRAIN                                 | OUTPUT PIN (Primary-side. All voltage                                                                         | es with respect to GNDP)                                                                                                                              |             |      |               |      |  |  |  |
| V <sub>PG_OUT_LO</sub>                        | PG output-low saturation voltage                                                                              | Sink Current = 5 mA, power good                                                                                                                       |             |      | 0.5           | V    |  |  |  |
| I <sub>PG_OUT_HI</sub>                        | PG Leakage current                                                                                            | V <sub>PG</sub> = 5.5 V, power not good                                                                                                               |             |      | 5             | μΑ   |  |  |  |
| Primary-side Cont                             | trol (All voltages with respect to GNDF                                                                       | P)                                                                                                                                                    |             |      |               |      |  |  |  |
| F <sub>SW</sub>                               | Switching frequency                                                                                           | V <sub>VIN</sub> = 12 V; V <sub>ENA</sub> = 5 V; (VDD-VEE) = 25 V                                                                                     |             | 16   |               | MHz  |  |  |  |
| F <sub>SSM</sub>                              | Frequency of Spread Spectrum<br>Modulation (SSM) triangle waveform                                            | Only during primary-side startup<br>starting after V <sub>IN</sub> > UVLOP, and ENA<br>= HIGH; F <sub>SS_BURST_P</sub> = 125 kHz                      |             | 90   |               | kHz  |  |  |  |
| SSM Percentage change of F <sub>CARRIER</sub> | SSM Percent change of carrier<br>frequency during Spread Spectrum<br>Modulation (SSM) by triangle<br>waveform | Only during primary-side startup<br>starting after V <sub>IN</sub> > UVLOP, and ENA<br>= HIGH; F <sub>SS_BURST_P</sub> = 125 kHz                      |             | 5    |               | %    |  |  |  |
| tsoft_start_time_o<br>ut                      | Primary-side soft-start time-out                                                                              | Timer begins when VIN > UVLOP<br>and ENA = High and reset when<br>Powergood pin indicates Good                                                        |             | 28.4 |               | ms   |  |  |  |
| (VDD-VEE) OUTPU                               | JT VOLTAGE (Secondary-side. All volt                                                                          | ages with respect to VEE)                                                                                                                             |             |      |               |      |  |  |  |
| $V_{VDD\_RANGE}$                              | (VDD – VEE) Output voltage range                                                                              |                                                                                                                                                       | 15          |      | 25            | V    |  |  |  |
| Vvdd_dc_accurac<br>y                          | (VDD – VEE) Output voltage DC regulation accuracy                                                             | Secondary-side (VDD – VEE) output voltage, over load, line and temperature range, externally adjust with external resistor divider, within SOA range. | -1.3        |      | 1.3           | %    |  |  |  |
| (VDD-VEE) REGUI                               | LATION HYSTERETIC COMPARATOR                                                                                  | (Secondary-side. All voltages with res                                                                                                                | pect to VEE | Ξ)   | '             |      |  |  |  |
| V <sub>FBVDD_REF</sub>                        | Feedback regulation reference voltage for (VDD – VEE)                                                         | (VDD – VEE) output in regulation                                                                                                                      | 2.4675      | 2.5  | 2.5325        | ٧    |  |  |  |
| V <sub>FBVDD_HYSTCMP_H</sub><br>YST           | (VDD-VEE) Hysteresis comparator<br>hysteresis settings.<br>Hysteresis at the VFBVDD pin.                      | Hysteresis Setting                                                                                                                                    | 9           | 10   | 12.3          | mV   |  |  |  |
| (COM-VEE) OUTP                                | COM-VEE) OUTPUT VOLTAGE (Secondary-side. All voltages with respect to VEE)                                    |                                                                                                                                                       |             |      |               |      |  |  |  |
| V <sub>VEE_RANGE</sub>                        | (COM – VEE) Output voltage range                                                                              | Secondary-side (COM – VEE), adjust with external resistor divider                                                                                     | 2.5         |      | (VDD-<br>VEE) | ٧    |  |  |  |
| Vvee_dc_acuracy                               | (COM - VEE)<br>Output voltage DC<br>regulation accuracy                                                       | Secondary-side (COM – VEE)<br>output voltage, over load, line and<br>temperature range, externally adjust<br>with external resistor<br>divider        | -1.3        |      | 1.3           | %    |  |  |  |



Over operating temperature range (T<sub>J</sub> = -40 °C to 150 °C),  $V_{VIN}$  = 8 V to 18 V,  $C_{IN}$  = 20  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $R_{LIM}$  = 1  $k\Omega$ ,  $V_{ENA}$  = 5 V, unless otherwise noted. All typical values at  $T_A$  = 25 °C and  $V_{VIN}$  = 12 V.

|                                            | PARAMETER                                                                                        | TEST CONDITIONS                                          | MIN         | TYP       | MAX      | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|-----------|----------|------|
| (COM-VEE) REGU                             | LATION HYSTERETIC COMPARATOR                                                                     | (Secondary-side. All voltages with res                   | pect to VE  | E)        |          |      |
| V <sub>FBVEE_REF</sub>                     | Feedback regulation reference voltage for (COM – VEE)                                            | (COM – VEE) output in regulation                         | 2.4675      | 2.5       | 2.5325   | V    |
| V <sub>RLIM_SHORT_CHRG</sub><br>_CMP_RISE  | Rlim Short Charge comparator rising threshold to exit PWM                                        | Rising threshold                                         |             | 0.73      |          | V    |
| t <sub>RLIM_</sub> SHORT_CHRG_<br>ON_TIME  | On-Time during RLIM pin Short<br>Charge PWM mode                                                 | RLIM pin < 0.645 V, while FBVEE pin < 2.48 V             |             | 1.1       |          | us   |
| t <sub>RLIM_</sub> SHORT_CHRG_<br>OFF_TIME | Off-Time during RLIM pin Short<br>Charge PWM mode                                                | RLIM pin < 0.645 V, while FBVEE pin < 2.48 V             |             | 5         |          | us   |
| (VDD-VEE) UVLOs                            | COMPARATOR (Secondary-side. All                                                                  | voltages with respect to VEE)                            |             |           |          |      |
| V <sub>VDD_UVLOS_RISING</sub>              | (VDD – VEE) undervoltage lockout rising threshold                                                | Voltage at FBVDD                                         |             | 0.9       |          | V    |
| V <sub>VDD_UVLOS_HYST</sub>                | (VDD – VEE) undervoltage lockout hysteresis                                                      | Voltage at FBVDD                                         |             | 0.2       |          | V    |
| (VDD-VEE) OVLO                             | COMPARATOR (Secondary-side. All                                                                  | voltages with respect to VEE)                            |             |           | '        |      |
| V <sub>VDD_OVLOS_RISING</sub>              | (VDD – VEE) over-voltage lockout rising threshold                                                | Voltage from VDD to VEE, rising                          | 29.45       | 31        | 32.55    | V    |
| V <sub>VDD_OVLOS_FALLIN</sub>              | (VDD – VEE) over-voltage lockout falling threshold                                               | Voltage from VDD to VEE, falling                         | 27.55       | 29        | 30.45    | V    |
| SOFT-START (Sec                            | ondary-side. All voltages with respect                                                           | t to VEE)                                                |             |           | <u> </u> |      |
| <sup>‡</sup> deglitch                      | Deglitch time during soft start before PG for (VDD-VEE) UVP and (COM-VEE) UVP & OVP              |                                                          |             | 3         |          | ms   |
| (VDD-VEE) UVP, U                           | NDER -VOLTAGE PROTECTION COM                                                                     | PARATOR (Secondary-side. All voltage                     | es with res | pect to V | EE)      |      |
| V <sub>VDD_UVP_RISING</sub>                | (VDD – VEE) under-voltage protection rising threshold, V <sub>UVP</sub> = V <sub>REF</sub> × 90% |                                                          | 2.175       | 2.25      | 2.35     | V    |
| V <sub>VDD_UVP_HYST</sub>                  | (VDD – VEE) under-voltage protection hysteresis                                                  |                                                          |             | 20        |          | mV   |
| (VDD-VEE) OVP, O                           | VER-VOLTAGE PROTECTION COMPA                                                                     | RATOR (Secondary-side. All voltages                      | with respe  | ct to VEE | Ē)       |      |
| V <sub>VDD_OVP_RISING</sub>                | (VDD – VEE) over-voltage protection rising threshold, V <sub>OVP</sub> = V <sub>REF</sub> ×110%  |                                                          | 2.7         | 2.75      | 2.825    | V    |
| V <sub>VDD_OVP_HYST</sub>                  | (VDD – VEE) over-voltage protection hysteresis                                                   |                                                          |             | 20        |          | mV   |
| (COM-VEE) UVP, U                           | JNDER -VOLTAGE PROTECTION COM                                                                    | PARATOR (Secondary-side. All voltag                      | es with res | pect to V | EE)      |      |
| V <sub>VEE_UVP_RISING</sub>                | (COM – VEE) under-voltage protection rising threshold, V <sub>UVP</sub> = V <sub>REF</sub> × 90% |                                                          | 2.1         | 2.25      | 2.4      | V    |
| V <sub>VEE_UVP_HYST</sub>                  | (COM – VEE) under-voltage protection hysteresis                                                  |                                                          |             | 20        |          | mV   |
| (COM-VEE) OVP, (                           | OVER-VOLTAGE PROTECTION COMPA                                                                    | ARATOR (Secondary-side. All voltages                     | with respe  | ect to VE | Ε)       |      |
| Vvee_ovp_rising                            | (COM – VEE) over-voltage protection rising threshold, V <sub>OVP</sub> = V <sub>REF</sub> × 110% |                                                          | 2.7         | 2.75      | 2.825    | V    |
| V <sub>VEE_OVP_HYST</sub>                  | (COM – VEE) over-voltage protection hysteresis                                                   |                                                          |             | 20        |          | mV   |
| TSHUTS THERMA                              | L SHUTDOWN COMPARATOR (Secon                                                                     | dary-side. All voltages with respect to                  | VEE)        |           |          |      |
| TSHUTS <sub>SECONDAR</sub>                 | Secondary -side over-temperature shutdown rising threshold                                       | First time at power-up Tj needs to be < 140°C to turnon. | 150         | 160       | 170      | °C   |
| TSHUTS <sub>SECONDAR</sub>                 | Secondary-side over-temperature shutdown hysteresis                                              |                                                          | 15          | 20        | 25       | °C   |
|                                            | ode Transient Immunity)                                                                          |                                                          | l           |           |          |      |
| CMTI                                       | Common Mode Transient Immunity                                                                   | Positive VEE with respect to GNDP                        | 150         |           |          | V/ns |
|                                            |                                                                                                  | Negative VEE with respect to GNDP                        |             |           | -150     | V/ns |
|                                            |                                                                                                  |                                                          |             |           |          |      |

Product Folder Links: UCC14140-Q1



Over operating temperature range ( $T_J$  = -40 °C to 150 °C),  $V_{VIN}$  = 8 V to 18 V,  $C_{IN}$  = 20  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $R_{LIM}$  = 1  $k\Omega$ ,  $V_{ENA}$  = 5 V, unless otherwise noted. All typical values at  $T_A$  = 25 °C and  $V_{VIN}$  = 12 V.

|                                     | PARAMETER                                                                                                          | TEST CONDITIONS                | MIN | TYP  | MAX | UNIT |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|------|-----|------|
| INTEGRATED MA                       | INTEGRATED MAGLAM TRANSFORMER (Primary-side to Secondary-side. Note: these values unique for each version of XFMR) |                                |     |      |     |      |
| N Transformer effective turns ratio |                                                                                                                    | Secondary side to primary side |     | 2.72 |     | -    |

<sup>(1)</sup> See the  $V_{VIN\_UVLOP\_RISING}$  and  $V_{VIN\_UVLOP\_FALLING}$  electrical characteristics for the miminum operational  $V_{VIN}$ . Becasue  $V_{VIN\_UVLOP\_FALLING} < 8V$ ,  $V_{VIN}$  can operate at 8V as long as  $V_{VIN} > V_{VIN\_UVLOP\_RISING}$  during start up.

## 7.8 Safety Limiting Values

| PARAMETER           |                                                       | TEST CONDITIONS                                                                                                                | MAX  | UNIT |
|---------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|
|                     |                                                       | $R_{\theta JA} = 52.3 \text{ °C/W}, V_{VIN} = 18 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, P_{OUT} = 1.5W (1) (2)$ | 220  | mA   |
| I <sub>S</sub>   Sa | , ,                                                   | $R_{\theta JA}$ = 52.3 °C/W, $V_{VIN}$ = 8 V, $T_J$ = 150 °C, $T_A$ = 25 °C, $P_{OUT}$ = 1.2W <sup>(1)</sup> <sup>(2)</sup>    | 450  | mA   |
| Ps                  | Safety power dissipation (input power - output power) | $R_{\theta JA} = 52.3 \text{ °C/W}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C} (1) (2)$                                         | 2.39 | W    |
| T <sub>S</sub>      | Safety temperature                                    | (1) (2)                                                                                                                        | 150  | °C   |

<sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power dissipation respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

<sup>(2)</sup> The junction-to-air thermal resistance, R<sub>θJA</sub>, in the Thermal Information table is that of a device installed on a high-K JEDEC test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: T<sub>J</sub> = T<sub>A</sub> + R<sub>θJA</sub> × P, where P is the power dissipated in the device. T<sub>J(max)</sub> = T<sub>S</sub> = T<sub>A</sub> + R<sub>θJA</sub> × P<sub>S</sub>, where T<sub>J(max)</sub> is the maximum allowed junction temperature.



#### 7.9 Insulation Characteristics

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For basic insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1000 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE basic certification requires additional safety margin of 20% for working voltage and 20% for lifetime which translates into minimum required insulation lifetime of 24 years at a working voltage that's 20% higher than the specified value. The TDDB projection line shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 850 V<sub>RMS</sub> with a lifetime of >>100 years.



図 7-1. TDDB: Insulation Lifetime Projection for 850 Vrms Working Voltage.



#### 7.10 Typical Characteristics

The maximum recommended average power safe operating area (SOA) at each Vin is determined by the lower value of the 1.5W limit (dotted line) and the corresponding thermal derating curve (solid line) at that input voltage. It is not recommended to operate at an ambient temperature higher than 125°C. The thermal derating power is acquired with an evaluation board similar to the EVM shown in the  $\pm 79 \pm 9.5.2$  section.  $T_{shut}$  represents the primary-side over-temperature shutdown rising threshold. As shown in the Electrical Characteristics table, the typical  $T_{shut}$  value is 160°C, and minimal  $T_{shut}$  value is 150°C. The SOA derating curve with both  $T_{shut}$  = 160°C and 150°C are provided below. The SOA curves under four common VDD-VEE settings, 15V, 18V, 22V, and 25V are characterized. In each SOA curve, the input voltage is swept from 9V to 18V. To represent a worst-case condition with  $T_{shut}$  = 150°C, the test is done in a shieded box to block circulating air in the thermal chamber.





### 7.10 Typical Characteristics (continued)



図 7-12.  $V_{VDD-VEE}$  Load Regulation:  $V_{IN}$  = 18 V,  $V_{VDD-VEE}$  = 22 V,

 $V_{COM-VEE} = 4 V$ 

English Data Sheet: SLUSET7

図 7-13.  $V_{COM-VEE}$  Load Regulation:  $V_{IN} = 9 \text{ V}$ ,  $V_{VDD-VEE} = 22 \text{ V}$ ,

V<sub>COM-VEE</sub> = 4 V



### 7.10 Typical Characteristics (continued)





図 7-15.  $V_{COM-VEE}$  Load Regulation:  $V_{IN}$  = 18 V,  $V_{VDD-VEE}$  = 22 V, V<sub>COM-VEE</sub> = 4 V





図 7-16. Efficiency vs. Load on  $V_{VDD-VEE}$ :  $V_{IN}$  = 9 V,  $V_{VDD-VEE}$  = 22 V, V<sub>COM-VEE</sub> = 4 V, No Load on V<sub>COM-VEE</sub>

図 7-17. Efficiency vs. Load on  $V_{VDD-VEE}$ :  $V_{IN}$  = 12 V,  $V_{VDD-VEE}$  = 22 V, V<sub>COM-VEE</sub> = 4 V, No Load on V<sub>COM-VEE</sub>





図 7-18. Efficiency vs. Load on V<sub>VDD-VEE</sub>: V<sub>IN</sub> = 18 V, V<sub>VDD-VEE</sub> = 22 V, V<sub>COM-VEE</sub> = 4 V, No Load on V<sub>COM-VEE</sub>

图 7-19. Input Current vs. Load on  $V_{VDD-VEE}$ :  $V_{IN}$  = 9 V,  $V_{VDD-VEE}$  = 22 V, V<sub>COM-VEE</sub> = 4 V, No Load on V<sub>COM-VEE</sub>



## 7.10 Typical Characteristics (continued)





図 7-20. Input Current vs. Load on V<sub>VDD-VEE</sub>: V<sub>IN</sub> = 12 V, V<sub>VDD-VEE</sub> = 22 V, V<sub>COM-VEE</sub> = 4 V, No Load on V<sub>COM-VEE</sub>

図 7-21. Input Current vs. Load on  $V_{VDD-VEE}$ :  $V_{IN}$  = 18 V,  $V_{VDD-VEE}$  = 22 V,  $V_{COM-VEE}$  = 4 V, No Load on  $V_{COM-VEE}$ 



### 8 Detailed Description

#### 8.1 Overview

UCC14140-Q1 device is suitable for applications that have limited board space and require more integration. These devices are also suitable for very-high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. The low-profile, low-center of gravity, and low weight provides a higher vibration tolerance than systems using large bulky transformers. The device is easy-to-use and provides flexibility to adjust both positive and negative output voltages as needed when optimizing the gate voltage for maximum efficiency while protecting gate oxide from over-stress with its tight voltage regulation accuracy.

The device integrates a high-efficiency, low-emissions isolated DC/DC converter for powering the gate drive of SiC or IGBT power devices in traction inverter motor drives, industrial motor drives, or other high voltage DC/DC converters. This DC/DC converter provides greater than 1.5 W of power for 10.8V<V<sub>VIN</sub><13.2V for regulated rails, and 1 W of power for 8V<V<sub>VIN</sub><18V for direct connection to a 12-V battery.

The integrated DC/DC converter uses switched mode operation and proprietary circuit techniques to reduce power losses and boost efficiency. Specialized control mechanisms, clocking schemes, and the use of an on-chip transformer provide high efficiency and low radiated emissions.

The integrated transformer provides power delivery throughout a wide temperature range while maintaining a  $3000\text{-V}_{\text{RMS}}$  isolation, and an  $850\text{-V}_{\text{RMS}}$  continuous working voltage. The low isolation capacitance of the transformer provides high CMTI allowing fast dv/dt switching and higher switching frequencies, while emitting less noise.

The  $V_{VIN}$  supply is provided to the primary-side power controller that switches the input stage connected to the integrated transformer. Power is transferred to the secondary-side output stage, and regulated to a level set by the resistor divider connected between the (VDD – VEE) pin and the FBVDD pin with respect to the VEE pin. The output voltage is adjustable with an external resistor divider allowing a wide (VDD – VEE) range.

For optimal performance ensure to maintain the  $V_{VIN}$  input voltage within the recommended operating voltage range. Do not exceed the absolute maximum voltage rating to avoid over-stressing the input pins.

A fast hysteretic feedback burst control loop monitors (VDD - VEE) and ensures the output voltage is kept within the hysteresis with low overshoots and undershoots during load and line transients. The burst control loop enables efficient operation across full load and allows a wide VOUT adjustability throughout the whole  $V_{VIN}$  range. The undervoltage lockout (UVLO) protection monitors the input voltage pin,  $V_{VIN}$ , with hysteresis and input filter ensuring robust system performance under noisy conditions. The overvoltage lockout (OVLO) protection monitors the input voltage pin, VIN, protects against over-voltage stress by disabling switching and reducing the internal peak voltage. Controlled soft-start timing, provided throughout the full power-up time, limits the peak input inrush current while charging the output capacitor and load.

The UCC14140-Q1 also provides a second output rail, (COM – VEE), that is used as a negative bias for the gate drivers, allowing quicker turn-off switching for the IGBTs, and also to protect from unwanted turn-on during fast switching of SiC devices. (COM – VEE) has a simple, yet fast and efficient bias controller to ensure the positive and negative rails are regulated during the PWM switching. The COM pin can be connected from the source of SiC device or emitter of an IGBT device. An external current limiting resistor allows the designer to program the sink and source current peak according to the needs of the gate drive system.

A fault protection and powergood status pin provides a mechanism for the host controller to monitor the status of the DC/DC converter and provide proper sequencing of power and PWM control signals to the gate driver. Fault protection includes undervoltage, over-temperature shutdown, and isolated channel communication interface watchdog timer.

A typical soft-start ramp-up time is approximately 3 ms, but varies based on input voltage, output voltage, output capacitance, and load. If either output is shorted or over-loaded, the device is not able to power-up within the 28.4-ms soft-start watch-dog-timer protection time, so the device latches off for protection. The latch can be reset by toggling the ENA pin or powering VIN down and up.



The output load must be kept low until start-up is complete and  $\overline{PG}$  pin is low. When powering up, do not apply a heavy load to (VDD – VEE) or (COM – VEE) outputs until the  $\overline{PG}$  pin has indicated power is good (pulling logic low) to avoid problems providing the power to ramp-up the voltage.

TI recommends to use the  $\overline{PG}$  status indicator as a trigger point to start the PWM signal into the gate driver.  $\overline{PG}$  output removes any ambiguity as to when the outputs are ready by providing a robust closed loop indication of when both (VDD –VEE) and (COM – VEE) outputs have reached their regulation threshold within ±10%.

Do not allow the host to begin PWM to gate driver until after  $\overline{PG}$  goes low. This action typically occurs less than 28.4 ms after  $V_{VIN} > V_{VIN\_UVLOP}$  and ENA goes high. The  $\overline{PG}$  status output indicates the power is good after soft-start of (VDD – VEE) and (COM – VEE) and are within ±10% of regulation.

If the host is not monitoring  $\overline{PG}$ , then ensure that the host does not begin PWM to gate driver until 35 ms after  $V_{VIN} > V_{VIN\_UVLOP}$  and ENA goes high in order to allow enough time for power to be good after soft-start of VDD and VEE.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Power Stage Operation

The UCC14140-Q1 module uses an active full-bridge inverter on the primary-side and a passive full-bridge rectifier on the secondary-side. The small integrated transformer has a relatively high carrier frequency to reduce the size for integrating into the 36-pin SSOP package. The power stage carrier frequency operates within 10 MHz to 22 MHz. The power stage carrier frequency is determined by input voltage with a feed-forward control: when  $V_{VIN}$  is 8 V, the frequency is 22 MHz; when  $V_{VIN}$  is 18 V, the frequency is 10 MHz; when  $V_{VIN}$  is between 8 V and 18 V, the frequency reduces gradually from 22 MHz to 10 MHz as  $V_{VIN}$  voltage rises. Spread spectrum modulation, SSM, is used to reduce emissions. ZVS operation is maintained to reduce switching power losses.

The UCC14140-Q1 module creates two regulated outputs. It can be configured as a single output converter, VDD to VEE only, or a dual-output converter, VDD to VEE and COM to VEE. Even though the module uses VEE as the reference point to create two positive output voltages, the outputs can use COM as the reference point and become a positive and a negative output.

These two outputs are controlled independently through hysteresis control. Furthermore, the VDD-VEE is the main output, and COM to VEE uses the main output as its input to created a second regulated output voltage.

#### 8.3.1.1 VDD-VEE Voltage Regulation

The VDD-VEE output is the main output of the module. The power stage operation is determined by the sensed VDD-VEE voltage on FBVDD pin. As shown in № 8-1, the VDD-VEE voltage is sensed through a voltage divider R<sub>FBVDD\_TOP</sub> and R<sub>FBVDD\_BOT</sub>. When FBVDD voltage stays below the turn-off threshold, roughly 10 mV above the V<sub>FBVDD\_REF</sub>, the power stage operates, delivers power to the secondary side and makes the VDD-VEE output voltage rise. After the output reaches the turn-off threshold, the power stage turns off. Output voltage drops because of the load current. After the output voltage drops below the turn-on threshold, roughly 10 mV below the V<sub>FBVDD\_REF</sub>, the power stage is turned on again. With the accurate voltage reference and hysteresis control, the VDD-VEE output voltage can be regulated with high accuracy. To improve the noise immunity, a small capacitor of 330 pF should be added between FBVDD and VEE pins. Excessive capacitor slows down the hysteresis loop and can cause excessive output voltage ripple or even stability issue.



図 8-1. VDD-VEE Voltage Regulation

#### 8.3.1.2 COM-VEE Voltage Regulation

COM-VEE output takes VDD-VEE output as its input and creates a regulated output voltage. It can be considered as an LDO output from VDD-VEE, though the operation principle is not quite the same. Given its input voltage is VDD-VEE, the maximum output voltage from COM to VEE is the voltage between VDD and VEE.

The COM-VEE output regulator stage uses the internal high-side or low-side FETs in series with the external current-limit resistor ( $R_{LIM}$ ) to charge or discharge the COM-VEE output voltage. The hysteresis control is used to control the switching instance of the two FETs, to achieve an accurately regulated COM-VEE voltage. As shown in  $\boxtimes$  8-2, the COM-VEE output voltage is sensed through the voltage divider  $R_{FBVEE\_TOP}$  and  $R_{FBVEE\_BOT}$  on FBVEE pin. TI recommends a 330-pF capacitor on FBVEE pin to filter out the switching frequency noise. When the voltage on FBVEE is below the charging threshold, 20 mV below the  $V_{FBVEE\_REF}$ , the charging resistor is kept on and discharging resistor is kept off. COM-VEE output voltage rises. After FBVEE voltage reaches the stop charging threshold, 20 mV above the  $V_{FBVEE\_REF}$ , the charging resistor is turned off. Output voltage rise stops. When the charging resistor is turned off, the discharge resistor is controlled by another hysteresis controller, based on FBVEE pin voltage, with the same reference voltage  $V_{FBVEE\_REF}$ , and 20-mV of hysteresis.

The COM-VEE output regulator stage will protect from having the high-side FET stay ON for a long time during a COM to VEE short. This protection feature is implemented by monitoring the RLIM-pin voltage and controlling the high-side FET duty-ratio. When the COM pin voltage is lower than 0.645 V while the FBVEE voltage is below 2.48 V, the hysteretic control of the COM-VEE regulator is overridden by an approximately 20 % duty-ratio control on high-side FET, with a typical on-time of  $t_{RLIM\_SHORT\_CHRG\_OFF\_TIME}$  in each duty cycle. When the COM pin voltage is higher than  $t_{RLIM\_SHORT\_CHRG\_CMP\_RISE}$ , the duty ratio control is disabled and the hysteretic control resumes to normal operation.



図 8-2. COM-VEE Voltage Regulation



図 8-3. COM-VEE Voltage Regulation Diagram

#### 8.3.1.3 Power Handling Capability

The maximum power handling capability is determined by both circuit operation and thermal condition. For a given output voltage, the maximum power increases with input voltage before triggering the thermal protection. An over-power-protection (OPP) is implemented to limit maximum output power and reduces power stage RMS current at high input voltage. The OPP is implemented by a feed-forward control from the input voltage to the OPP burst duty cycle ( $D_{OPP}$ ). The  $D_{OPP}$  adds a "baby" burst within the on-time of "Mama" burst from the main feedback loop for the (VDD-VEE) regulation. When the input voltage increases, the  $D_{OPP}$  reduces automatically to limit the averaged output power.

At high ambient temperature, the thermal performance determines the maximum power and safe operating area (SOA). A protective thermal shut-down is triggered after overtemperature is detected. The high-efficiency and optimized thermal design for transformer and silicon provide a high power handling capability at high ambient temperature in a small package.



図 8-4. Diagram of Over-Power-Protection with baby burst



#### 8.3.2 Output Voltage Soft Start

UCC14140-Q1 power-up diagram of two output rails with soft start is shown in 図 8-5. After V<sub>VIN</sub> > V<sub>VIN</sub> <sub>UVLOP</sub> and ENA is pulled high, the soft-start sequence starts with burst duty cycle control with soft duty cycle increment. The burst duty cycle gradually increases from 12.5% to 50% over time by the primary-side control signal (D<sub>SS PRI</sub>), so both V<sub>VDD-VEE</sub> and V<sub>COM-VEE</sub> increase ratiometrically with a controlled shallow rising slope. When V<sub>VDD-VEE</sub> is increased above V<sub>VDD UVLOS</sub>, there is a sufficient bias voltage for the feedback-loop communication channel, so the burst feedback control on the secondary side takes over. As a result, the D<sub>SS PRI</sub> is pulled high and does not affect burst duty cycle anymore. The burst duty cycle is determined by comparing V<sub>FBVDD</sub> and V<sub>RFF</sub>. V<sub>RFF</sub> increases from 0.9V to 2.5 V with seven increment steps, where the first 0.4-V step boosts V<sub>REF</sub> from 0.9V to 1.3V, and then the following six 0.2-V steps boosts V<sub>REF</sub> from 1.3V to 2.5V. Each step lasts 128  $\mu$ s. After  $V_{VDD-VEE} > V_{VDD-UVP}$ , the RLIM source-sink regulator for  $V_{COM-VEE}$  is enabled. The polarity of source or sink current of RLIM pin is determined by comparing V<sub>FBVEE</sub> and V<sub>REF</sub> so as to keep V<sub>COM-VEE</sub> in tight regulation. Once V<sub>VDD-VEE</sub> or V<sub>COM-VEE</sub> rises across its UVP threshold, there is a 3-ms (typical) deglitch time for V<sub>VDD-VEE</sub> UVP and V<sub>COM-VEE</sub> UVP and OVP, and then the power good signal is issued by pulling PG voltage low. The 3-ms (typical) deglitch time is only applied during start up before the power good signal is issued. It provides enough time for both  $V_{VDD-VEE}$  and  $V_{COM-VEE}$  to settle in their hysteresis band of regulation after start up, so that the converter does not shut down due to the overshoot or undershoot during start up.

The soft-start feature greatly reduces the input inrush current during power-up. In addition, if  $V_{VDD-VEE}$  cannot reach to  $V_{VDD\_UVLOS}$  within 28.4 ms, then the device shuts down in a safe-state. The 28.4-ms soft-start time-out protects the module under output short circuit condition before power up.



図 8-5. Output voltage Soft-Start Diagram

#### 8.3.3 ENA and $\overline{PG}$

The ENA input pin and  $\overline{PG}$  output pin on the primary-side use 5-V TTL and 3.3-V LVTTL level logic thresholds.

The active-high enable input (ENA) pin is used to turn-on the isolated DC/DC converter of the module. Either 3.3-V or 5-V logic rails can be used. Maintain the ENA pin voltage below 5.5 V. After ENA pin voltage becomes above the enable threshold  $V_{EN\_IR}$ , UCC14140-Q1 enables, starts switching, goes through the soft-start process and delivers power to the secondary side. After ENA pin voltage falls below the disable threshold  $V_{EN\_IF}$ , UCC14140-Q1 disables, stops switching.

The ENA pin can also be used to reset the UCC14140-Q1 device after it enters the protection safe-state mode. After a detected fault, the protection logic will latch off and place the device into a safe state. When all the faults are cleared, the ENA-pin can be used to clear the UCC14140-Q1 latch by toggling the ENA pin voltage below  $V_{EN\_IF}$  for longer than 150  $\mu$ s, then toggling back up to 3.3 V or 5 V. The device will then exit the latch-off mode and we initiate a soft-start.  $\boxtimes$  8-6 illustrates the latch-off reset timing.



図 8-6. Latch-off Reset Using ENA Pin

The active-low power-good ( $\overline{PG}$ ) pin is an open-drain output that indicates (short) when the module has no fault and the output voltages are within  $\pm 10\%$  of the output voltage regulation setpoints. Connect a pull-up resistor (> 1 k $\Omega$ ) from  $\overline{PG}$  pin to either a 5-V or 3.3-V logic rail. Maintain the  $\overline{PG}$  pin voltage below 5.5 V without exceeding its recommended operating voltage. The logic of  $\overline{PG}$  pin can be illustrated using  $\boxed{2}$  8-7.



図 8-7. PG Pin Logic



#### 8.3.4 Protection Functions

UCC14140-Q1 is equipped with a full feature of protection functions, include input undervoltage lockout, overvoltage lockout protections, output undervoltage protection, overvoltage protection, overpower protection, and over-temperature protection. The input undervoltage and overvoltage lockout protections have the auto recovery response. All other protections have the latch-off response. After the latch-off-response protections are triggered, the converter enters a latch off state, stops switching until the latch is reset by either toggling the ENA pin Off then On, or by lowering the  $V_{VIN}$  voltage below the  $V_{VIN\_ANALOG\_UVLOP\_FALLING}$  threshold, and then above the  $V_{VIN\_UVLOP\_RISING}$  threshold.

### 8.3.4.1 Input Undervoltage Lockout

UCC14140-Q1 can take wide input voltage range, from 8 V to 18 V. When the input voltage becomes too low, the output either cannot be regulated due to the transformer turns ratio limitation, or the converter operates with too much current stress. Either way, the converter must shut down to protect the system.

The UCC14140-Q1 enters input undervoltage lockout when  $V_{VIN}$  voltage becomes lower than the UVLO threshold  $V_{VIN\_UVLOP\_FALLING}$ . In UVLO mode, the converter stops switching. After VIN pin voltage becomes lower than the VIN analog undervoltage lockout falling threshold  $V_{VIN\_VULOP\_FALLING}$ , UCC14140-Q1 resets all the protections. After that, after the  $V_{VIN}$  voltage becomes above the UVLO threshold  $V_{VIN\_UVLOP\_RISING}$ , the converter is enabled. Depending on the ENA pin voltage, the converter can start switching, go through the soft-start process, or in the disable mode, waiting for ENA pin voltage becomes high.

#### 8.3.4.2 Input Overvoltage Lockout

The input overvoltage lockout protection is used to protect the UCC14140-Q1 devices from overvoltage damage. It has an auto-recovery response. When the  $V_{VIN}$  pin voltage becomes higher than the input overvoltage lockout threshold  $V_{VIN\_OVLO\_RISE}$ , switching stops, converter stops sending energy to the secondary side. After input overvoltage lockout protection, after  $V_{VIN}$  pin voltage drop below the recovery threshold  $V_{VIN\_OVLO\_FALLING}$ , depending on the ENA pin voltage status, the converter can either resuming operation, go through the full soft-start process, or in the disabled mode, wait for ENA pin becomes high. The input overvoltage lockout does not reset other latch-off protections.

Product Folder Links: UCC14140-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### 8.3.4.3 Output Undervoltage Protection

The output voltage under voltage protection is based on the FBVDD and FBVEE pin voltages. When the FBVDD pin voltage becomes lower than its UVP threshold  $V_{VDD\_UVP\_FALL}$ , or the FBVEE pin voltage becomes lower than its UVP threshold  $V_{VEE\_UVP\_FALL}$ , the undervoltage protection is activated. The UCC14140-Q1 stops switching, and the PG pin becomes open.

During soft start, the output voltages rise from zero. Both FBVDD and FBVEE pin voltage are below the UVP thresholds. The UVP is disabled during the soft start. If the pin voltage cannot reach the UVP recovery thresholds ( $V_{VDD\_UVP\_RISE}$ ,  $V_{VEE\_UVP\_RISE}$ ) after the soft start completes, undervoltage protection is activated. The UCC14140-Q1 stops switching, and the PG pin becomes open.

The undervoltage protection has a latched-off response. After it is activated, the latch-off state can be cleared by recycling  $V_{VIN}$ . Toggling ENA pin can also reset the latch-off state. Refer to ENA and PG section for details.



#### 8.3.4.4 Output Overvoltage Protection

The UCC14140-Q1 devices sense the output voltage through FBVDD and FBVEE pins to control the output voltage. To prevent the output voltage becomes too high, damages the load or UCC14140-Q1 device itself, the UCC14140-Q1 devices are equipped with the output overvoltage protection. There are two levels of overvoltage protection, based on the feedback pin voltage, and the output voltage.

During the normal operation, because of load transient, or load unbalancing between two outputs, the output voltages can exceed its regulation level. Based on the pin voltages on FBVDD and FBVEE, after the voltage exceeds the threshold,  $V_{VDD\_OVP\_RISE}$ , or  $V_{VEE\_OVP\_RISE}$  (10% above the target regulation voltage), the converter stops switching immediately.

In rare cases, the voltage divider becomes malfunction and gives the wrong output voltage information. In turn, the control loop can regulate the output voltages at a wrong voltage level. The UCC14140-Q1 device is also equipped with a fail-safe overvoltage protection. After the VDD-VEE voltage becomes higher than the overvoltage protection threshold  $V_{VDD_OVLOS_RISE}$ , the converter shuts down immediately. This fail-safe protection level is set at 31 V. It is meant to protect UCC14140-Q1 devices, instead of the load. The design must ensure the voltage feedback divider normal operation at all conditions.

Product Folder Links: UCC14140-Q1

The output overvoltage protections have the latch-off response.

#### 8.3.4.5 Overpower Protection

The Over Power Protection, OPP, limits the maximum average output power. When the output is overloaded, it is important to shutdown the module to prevent it from further damage, or propagating the fault into other portion of the entire system. Given the extremely high switching frequency, it is not practical to implement the traditional cycle-by-cycle current limit. Instead, the UCC14140-Q1 device relies on the Over Power Protection (OPP) working together with the output undervoltage protection.

As discussed in Power Handling Capability, with the input voltage feedforward, and the "baby" burst duty cycle adjustment, the maximum power delivery capability of the UCC14140-Q1 is well controlled. The impact of OPP on the relationship between Vin and maximum output power is shown in  $\boxtimes$  8-8.



図 8-8. Maximum Output Power Under Different Input Voltage Condition

When the load exceeds the maximum power delivery capability, the output voltage starts to droop. When the output voltage falls below the Under Voltage Protection threshold, the output undervoltage protection is triggered and the parts latches off into a safe state.

#### 8.3.4.6 Overtemperature Protection

UCC14140-Q1 integrates the primary-side, secondary-side power stages, as well as the isolation transformer. The power loss caused by the power conversion causes the module temperature higher than the ambient temperature. To ensure the safe operation of the power module, the UCC14140-Q1 device is equipped with over-temperature protection. Both the primary-side power stage, and the secondary-side power stage temperatures are sensed and compared with the over-temperature protection threshold. If the primary-side power stage temperature becomes higher than TSHUTP<sub>PRIMARY\_RISE</sub>, or the secondary-side power stage temperature becomes higher than TSHUTS<sub>SECONDARY\_RISE</sub>, the module enters over-temperature protection mode. The module stops switching;  $\overline{PG}$  pin becomes open. After protection, the module enters latch-off mode. When the power stage temperature drops below the over-temperature recovery threshold, recycling V<sub>VIN</sub>, or toggling ENA pin voltage brings the model out of latch-off mode. Depending on ENA pin voltage, the module either starts switching, delivering power to the secondary side, or in the standby mode waiting for ENA pin voltage becomes high.

Product Folder Links: UCC14140-Q1



#### 8.4 Device Functional Modes

Depending on the input and output conditions, ENA pin voltage, as well as the device temperature, the UCC14140-Q1 operates in one of the below operation modes.

- 1. Disable mode. In this mode, the module is off, but waiting for ENA pin becoming high to start operate.
- 2. Soft-start mode. In this mode, the module starts to deliver power to the secondary side. The primary-side operation duty cycle and secondary-side references are raised gradually to reduce the stress to the module.
- 3. Normal operation mode. In this mode, the module operates normally, delivers power to the secondary side.
- 4. Protection mode, auto-recovery. In this mode, the module is off, due to the input UVLO or OVLO protection. After the input voltage fault is cleared, depending on the ENA pin voltage condition, it either becomes disabled mode if the ENA pin voltage is low, or it goes through soft-start mode to the normal operation mode.
- 5. Protection mode, latched-off. In this mode, the module is off, due to other protections. The module remains off even the fault causing the protection is cleared. Recycling V<sub>VIN</sub> operation must ensure the input voltage goes below the analog UVLO falling threshold (V<sub>VIN\_ANALOG\_UVLOP\_FALLING</sub>) first to reset the latch-off state, or the ENA pin is toggled Low (OFF) then High (ON).

表 8-1 lists the supply functional modes for this device. The ENA pin has an internal weak pull-down resistance to ground, but TI does not recommend leaving this pin open.

| ACO 1. Device i dilocional modes                                                |       |           |                                              |                                              |               |                                |
|---------------------------------------------------------------------------------|-------|-----------|----------------------------------------------|----------------------------------------------|---------------|--------------------------------|
|                                                                                 | INPUT |           |                                              | Operation Mode                               |               |                                |
| V <sub>VIN</sub>                                                                | ENA   | FAULT     | V <sub>(VDD - VEE)</sub><br>Isolated Output1 | V <sub>(COM – VEE)</sub><br>Isolated Output2 | PG Open Drain |                                |
| V <sub>VIN</sub> < V <sub>VIN_UVLOP_RISING</sub>                                | х     | ×         | OFF                                          | OFF                                          | High          | Protection mode, auto-recovery |
| V <sub>VIN_UVLOP_RISING</sub> < V <sub>VIN</sub> < V <sub>VIN_OVLO_RISING</sub> | LOW   | ×         | OFF                                          | OFF                                          | High          | Disable mode                   |
| V <sub>VIN_UVLOP_RISING</sub> < V <sub>VIN</sub> < V <sub>VIN_OVLO_RISING</sub> | HIGH  | NO FAULT  | Regulating at<br>Setpoint                    | Regulating at<br>Setpoint                    | Low           | Normal operation               |
| V <sub>VIN_UVLOP_RISING</sub> < V <sub>VIN</sub> < V <sub>VIN_OVLO_RISING</sub> | HIGH  | YES FAULT | OFF                                          | OFF                                          | High          | Protection mode, latched-off   |
| V <sub>VIN</sub> > V <sub>VIN_OVLO_RISING</sub>                                 | Х     | х         | OFF                                          | OFF                                          | High          | Protection mode, auto-recovery |

表 8-1. Device Functional Modes



### 9 Application and Implementation



Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The UCC14140-Q1 device is suitable for applications that have limited board space and desire more integration. This device is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive.

### 9.2 Typical Application

The following figures show the typical application schematics for the UCC14140-Q1 device configurations supplying an isolated load.



図 9-1. Dual Adjustable Output Configuration





図 9-2. Single Adjustable Output Configuration

#### 9.2.1 Design Requirements

Designing with the UCC14140-Q1 module is simple. First, choose single output or dual output. Determine the voltage for each output and then set the regulation through resistor dividers. Second, select the recommended input and output capacitors according to the procedure in the section of capacitor selection. The gate charge of the power device determines the amount of output decoupling capacitance needed at the gate driver input. Third, calculate the  $R_{LIM}$  resistor value for regulating the (COM – VEE) voltage rail for a dual output according to the procedure in the section of  $R_{LIM}$  or RDR selection.

For the dual output configuration, the VDD-to-VEE output capacitor placement and the RLIM-to-COM resistance introduce great impact to the power module performance and system BOM cost.  $\frac{1}{5}$  9-1 compares four combinations of two different VDD-to-VEE output decoupling capacitor placements and two R<sub>LIM</sub> current-limit networks. The number 1 ranking represents the best, and the number 4 means the worst. The table indicates that case B offers the best performance and case A offers the lowest BOM cost. As shown in  $\frac{1}{5}$  9-1, C<sub>OUT1</sub> is the decoupling capacitor closest to VDD and VEE pins, while C<sub>OUT1B</sub> is the decoupling capacitor closest to the output load. Besides, the current-limit resistor network between RLIM pin and COM terminal is called the RDR circuitry, which can program the charge and discharge current of R<sub>LIM</sub> regulator independently.

For the gate driver application with high di/dt current change as example, the finite impedance between the output terminal of power modules and the input bias terminal of output load greatly affects the transient response at the point of load, so the local decoupling capacitor  $C_{OUT1B}$  provides a very effective low-impedance

decoupling for both  $V_{VDD\text{-}to\text{-}COM}$  and  $V_{COM\text{-}to\text{-}VEE}$  in the driver switching condition. From the schematic aspect, it seems that adding  $C_{OUT1B}$  means one more extra capacitor, but the reality is that it helps to avoid the need of oversizing  $C_{OUT2}$  and  $C_{OUT3}$ . With  $C_{OUT1B}$ , the reduced capacitance and capacitor body size for  $C_{OUT2}$  and  $C_{OUT3}$  end up a reduced total BOM cost on output capacitor bank. The following  $2000 \times 2000 \times 2000$ 

表 9-1. Comparison of four design cases and their system-level implications

|        | C <sub>OUT1B</sub> | RDR | Output Ripple | Efficiency  | External BOM count/<br>cost |
|--------|--------------------|-----|---------------|-------------|-----------------------------|
| Case A | Yes                | No  | 3             | 3           | 1 (Lowest)                  |
| Case B | Yes                | Yes | 1 (Lowest)    | 1 (Highest) | 2                           |
| Case C | No                 | No  | 4             | 4           | 3                           |
| Case D | No                 | Yes | 2             | 2           | 4                           |

As shown in  $\boxtimes$  9-1, the RDR circuitry is a current-limit resistor network of the RLIM pin to allow R<sub>LIM</sub> regulator to optimize the charge and discharge current capabilities independently for further increasing the power module efficiency from the reduced power loss of R<sub>LIM</sub> regulator. The circuity consists of three components, one high-resistance resistor R<sub>LIM1</sub> in parallel with another resistor-diode branch, a small-resistance resistor R<sub>LIM2</sub> in series with a small-signal diode D<sub>LIM</sub>. R<sub>LIM1</sub> resistance is much higher than R<sub>LIM2</sub> resistance. Since V<sub>VDD-to-VEE</sub> is usually much higher than V<sub>COM-to-VEE</sub> especially in gate drive application, R<sub>LIM1</sub> provides a high-resistance path for the internal charge switch to greatly reduce the switch current, so as to reduce the switching loss and conduction loss of the internal charge switch as well as the power loss of R<sub>LIM1</sub> for higher efficiency. In addition, with a smaller charge current, the disturbance to V<sub>VDD-to-VEE</sub> ripple dipping effect at the charge switch turn-on instance will be minimized, so the total peak-to-peak ripple is reduced.

When the discharge switch turns on, the  $D_{LIM}$  provides a unidirectional path to divert most of the RLIM-pin current back to  $R_{LIM2}$ . This approach allows the RLIM regulator equipped with strong enough sinking capability to avoid the unbalanced current at COM-pin terminal from charging up  $V_{COM-to-VEE}$  away from regulation band. Since  $V_{COM-to-VEE}$  is lower than  $V_{VDD-to-VEE}$  such as -5V respect to 25V as example, the power loss of the internal discharge switch and  $R_{LIM2}$  with larger switching current is less concern. On the contrary, if only one resistor is used to the RLIM pin, the resistor needs to design for worst case with lowest resistance to ensure  $V_{COM-to-VEE}$  regulation, so the efficiency will be compromised. For example, the RDR circuitry with  $R_{LIM1}$  of  $1k\Omega$  and  $R_{LIM2}$  of  $51\Omega$  can increase the converter efficiency 7% higher with 10mA load from VDD to COM and reduce the case temperature  $10^{\circ}C$ , compared with using one  $R_{LIM}$  of  $51\Omega$  only.

Based on above, Case B is highly recommended as first choice in application. User can still use other thee design cases for other considerations. The design calculator provides a generic calculation tool to help user optimize each. The equations are based on the below detail descriptions.

#### 9.2.2 Detailed Design Procedure

Place ceramic decoupling capacitors as close as possible to the device pins. For the input supply, place the capacitors between pins 6 to 7 (VIN) and pins 8 to 9 (GNDP). For the isolated output supply, (VDD – VEE), place the capacitors between pins 28 to 29 (VDD) and pins 30 to 31 (VEE). For the isolated output supply, (COM – VEE), place an R<sub>LIM</sub> resistor between the RLIM pin and the gate driver COM supply input. Also place decoupling capacitors at the gate driver supply pins (VDD and COM) and at gate driver supply pins (COM and VEE) with values according to the following component calculation sections. These locations are of particular importance to all the decoupling capacitors because the capacitors supply the transient current associated with the fast switching waveforms of the power drive circuits. Ensure the capacitor dielectric material is compatible with the target application temperature.



#### 9.2.2.1 Capacitor Selection

The UCC14140-Q1 device creates an isolated output VDD-VEE as its main output. The device also creates a second output COM-VEE, using VDD-VEE as its power source. Because both outputs are isolated from the input, and sharing VEE as the common reference point, the UCC14140-Q1 outputs can be configured as dual-output two-positive, dual-output two-negative, or dual-output one-positive and one-negative. UCC14140-Q1 output can also be used as a single positive output or single negative output.

When the module is configured as dual-output, one-positive output, one-negative output; it is very important to properly select the output capacitor ratios  $C_{OUT2}$  and  $C_{OUT3}$  to optimize the regulation and avoid causing an over-voltage or under-voltage fault.

| CAPACITOR          | VALUE (μF) | NOTES                                                                                                                                                                                                                                               |
|--------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>IN</sub>    | 20 + 0.1   | Place a 20-µF and a 0.1-µF high-frequency decoupling capacitor in parallel close to VIN pins. A capacitance greater than 20 uF can be used to reduce the voltage ripple when the series impedance from the voltage source to the VIN pins is large. |
| C <sub>OUT1</sub>  | 10 + 0.1   | Add a 10-µF and a 0.1-µF capacitor for high-frequency decoupling of (VDD – VEE). Place close to the VDD and VEE pins. A capacitance greater than 10 uF can be used to reduce the output voltage ripple.                                             |
| C <sub>OUT1B</sub> | See below  | Bulk charge, decoupling output capacitors are required to be located next to the gate driver pins. The C <sub>OUT2</sub> and C <sub>OUT3</sub> capacitance ratio is important to optimize the dual output voltage                                   |
| C <sub>OUT2</sub>  | See below  | divider accuracy during charge or discharge switching cycles; while the C <sub>OUT1B</sub> capacitor is                                                                                                                                             |
| C <sub>OUT3</sub>  | See below  | used to minimize the total capacitance including $C_{OUT1B}$ , $C_{OUT2}$ , and $C_{OUT3}$ capacitance values.                                                                                                                                      |

表 9-2. Calculated Capacitor Values

Output capacitor decoupling is important for optimal gate driver operation. Best high frequency decoupling can be achieved by reducing the parasitic impedance in the charge/discharge path. Using ceramic capacitors with low ESR and low ESL are important, as well as minimizing the trace impedance.

As described in  $\boxtimes$  9-3, a decoupling capacitor  $C_{OUT1}$  is required at the  $V_{VDD\text{-}VEE}$  output pins of the UCC14141-Q1 for high frequency decoupling.  $C_{OUT2}$  and  $C_{OUT3}$  however, are needed at the gate driver pins for  $V_{VDD\text{-}COM}$  and  $V_{VEE\text{-}COM}$  decoupling. The impedance between  $C_{OUT1}$  and the  $C_{OUT2}/C_{OUT3}$  combo prevents the  $C_{OUT1}$  from assisting the high frequency decoupling of the gate driver, requiring the  $C_{OUT2}$  and  $C_{OUT3}$  to take on the full load. The impedance may be contributed from the PCB traces, socket connections, EMI filters, or ferrite beads etc. This causes the  $C_{OUT2}$  and in particular the  $C_{OUT3}$  to get relatively large achieve a small voltage droop.



图 9-3. Dual Output Schematic with C<sub>out1</sub>, C<sub>out2</sub>, and C<sub>out3</sub>

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

 $C_{OUT1B}$ ,  $C_{OUT2}$ , and  $C_{OUT3}$  at the minimum total net capacitance benefit both output capacitor size reduction and BOM cost reduction.



图 9-4. Dual Output Schematic with Cout1, Cout1B, Cout2, and Cout3



图 9-5. Output Capacitance variation with Cout1B selection

To calculate  $C_{OUT1B}$ ,  $C_{OUT2}$ , and  $C_{OUT3}$ , we calculate the equivalent (VDD-COM) capacitance, which is equal to the series capacitance of  $C_{OUT1B}$  and  $C_{OUT3}$  in parallel with  $C_{OUT2}$ . This equivalent (VDD-VEE) capacitance will be sized to limit the predetermined (VDD-COM) discharge voltage drop when the power switch (SiC or IGBT) gate charge is turned-on.

$$C_{\text{(VDD-COM)}_{EQ}} = \frac{C_{\text{OUT1B}} \times C_{\text{OUT3}}}{C_{\text{OUT1B}} + C_{\text{OUT2}}} + C_{\text{OUT2}}$$

$$\tag{1}$$

Solving for acceptable voltage droop on  $V_{VDD-COM}$  from the load transient,  $\Delta V_{(VDD-COM)\_droop}$ ,

$$C_{(VDD-COM)_{EQ}} = \frac{Q_g}{\Delta V_{(VDD-COM)} \ droop}$$
 (2)

The  $C_{OUT2}$  over  $C_{OUT3}$  ratio is defined as a coefficient of  $K_{23}$ ,which is the multiplication of a voltage divider ratio along with a ratio of differential current. The voltage divider ratio is from the series configuration of the two capacitors. The current divider ratio is calculated based on the charge current through the two capacitors.  $I_{MAX\_POWER}$  is the maximum instantaneous current from the power module during the burst on-time, which can be obtained from dividing the maximum power on the datasheet SOA curve at  $T_A$  of 25°C by  $V_{VDD\_VEE}$ .  $I_{VDD\_COM}$  is the total quiescent current between VDD and COM. For gate driver as example,  $I_{VDD\_VEE}$  is the current consumption without switching.  $I_{COM\_VEE}$  is the total quiescent current between COM and VEE. Based on



KCL, the differential current charging up  $C_{OUT2}$  during the burst on-time is ( $I_{MAX\_POWER}$  -  $I_{VDD-COM}$ ), and the one charging up  $C_{OUT3}$  is ( $I_{MAX\_POWER}$  -  $I_{COM\_VEE}$ ).

$$C_{OUT3} = C_{OUT2} \times K_{23} \tag{3}$$

where

$$K_{23} = \frac{V(VDD - COM) \times (I_{MAX\_POWER} - I_{COM} - VEE)}{V(COM - VEE) \times (I_{MAX\_POWER} - I_{VDD} - COM)}$$

$$\tag{4}$$

Next, plugging the above  $C_{OUT3}$  expression into the  $\pm$  1 we get

$$\frac{Q_g}{\Delta V_{(VDD-COM)\_droop}} = \frac{C_{OUT1B} \times (C_{OUT2} \times K_{23})}{C_{OUT1B} + (C_{OUT2} \times K_{23})} + C_{OUT2}$$
(5)

The total decoupling capacitance close to the point of load ( $C_{OUT\_Total}$ ) is the summation of  $C_{OUT1B}$ ,  $C_{OUT2}$  and  $C_{OUT3}$ . The goal is to find a smallest  $C_{OUT1B}$  to reduce  $C_{OUT\_Total}$  to the minimum for BOM cost and footprint saving, while retaining the desired load transient performance. The optimal  $C_{OUT1B}$  can be calculated by solving the partial derivative of  $C_{OUT\_Total}$  equal to 0.

$$\frac{dC_{OUT\_Total}}{dC_{OUT1B}} = \frac{d}{dC_{OUT1B}} (C_{OUT1B} + C_{OUT2} + C_{OUT3}) = 0$$
 (6)

Including the above  $C_{OUT3}$  and  $C_{OUT2}$  expressions onto  $\pm$  6, the optimal  $C_{OUT1B}$  is derived as

$$C_{OUT1B} = \frac{K_{23} \times Q_g \times \left(K_{23}^3 + \sqrt{K_{23}^2 + K_{23} + 1} + K_{23}^2 \times \sqrt{K_{23}^2 + K_{23} + 1} - 1\right)}{\Delta V_{(VDD - COM)\_droop} \times \left(K_{23} + 1\right)^2 \times \left(K_{23}^2 + K_{23} + 1\right)}$$
(7)

After that, solving 式 5 including 式 7, C<sub>OUT2</sub> can be solved as

$$C_{OUT2} = \frac{K_{23} \times Q_g - (1 + K_{23}) \times C_{OUT1B} \times \Delta V_{(VDD - COM)_{droop}}}{2 \times K_{23} \times \Delta V_{(VDD - COM)_{droop}}} + \frac{\sqrt{c_{OUT1B}^2 \Delta V_{(VDD - COM)_{droop}}^2 (K_{23}^2 + 2K_{23} + 1) + 2C_{OUT1B}K_{23}Q_g \Delta V_{(VDD - COM)_{droop}} (1 - K_{23}) + K_{23}^2 Q_g^2}}{2 \times K_{23} \times \Delta V_{(VDD - COM)_{droop}}}$$
(8)

Overall, the design procedure of the three decoupling capacitors starts with  $C_{OUT1B}$  calculation, followed by  $C_{OUT2}$  and then  $C_{OUT3}$  calculation. The final capacitor values will be used to calculate  $R_{LIM}$ , as described in the next section.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 9.2.2.2 Single R<sub>LIM</sub> Resistor Selection

The UCC14140-Q1 device creates an isolated output VDD-VEE as its main output. It also creates a second output COM-VEE, using VDD-VEE as its power source. Because both outputs are isolated from the input, and sharing VEE as the common reference point, the UCC14140-Q1 outputs can be configured as dual-output two-positive, dual-output two-negative, or dual-output one-positive and one-negative, as shown in  $\boxtimes$  9-6.



#### 図 9-6. Dual output configurations

When the module is configured as dual-positive or dual-negative outputs, the  $R_{LIM}$  resistor is a true current limiting resistor. Set up the  $R_{LIM}$  resistor value as the maximum load current needed for  $V_{OUT2}$ , using  $\pm$  9.  $I_{VOUT2\ max}$  is the maximum load current for  $V_{OUT2}$  output.

$$R_{LIM} = \frac{V_{OUT2}}{I_{VOUT2 \ max}} - R_{LIM\_INT}$$
 (9)

 $R_{LIM\ INT}$  is the internal switch resistance value of 30  $\Omega$  typical.

For isolated gate driver applications, one positive and one negative outputs are needed. In this case, VDD-VEE is the total output voltage, and the middle point becomes the reference point. Because the total voltage between VDD and VEE is always regulated through the FBVDD feedback, the RLIM pin only must regulate the middle point voltage so that it can give the correct positive and negative voltages. The RLIM control is achieved through FBVEE pin as described in COM-VEE Voltage Regulation.

Based on Capacitor Selection, when selecting the output capacitor ratio proportional to the voltage ratio, the capacitors form a voltage divider. The middle point voltage must naturally give the correct positive and negative voltages. At the same time, for the gate driver circuit, the gate charge pulled out from the positive rail capacitor during turn-on is fed back to the negative rail capacitor during turn-off, the two output rail load must always be balanced. However, due to the gate driver circuit quiescent current unbalancing, and the two-rail capacitance tolerances, the middle point voltage can move away with time. The RLIM pin provides an opposite current to keep the middle point voltage at the correct level.

As illustrated in 29-7 (a), without considering the gate charge, the gate driver circuit quiescent current loads the positive rail and negative rail differently. The net current shows up as a DC offset current to the middle point.

As illustrated in  $\boxtimes$  9-7 (b), every time the gate driver circuit turns-on the main power switch, it pulls the charge out of the positive and negative rail output capacitors. When the module power stage provides energy to the secondary side, refreshing those capacitors, the same charge is fed into both capacitors. If the capacitor values are perfect, the voltage rise in the capacitors will be proportional. The positive and negative voltages would not change. However, due to the capacitor tolerances, the capacitor values are not perfectly matched. The voltages

Product Folder Links: UCC14140-Q1

will rise at different ratios with the smaller capacitor rising faster. Over time, the middle point voltage, COM, would pull to a different value. A load across one of the capacitors will pull towards a voltage imbalance. The RLIM function counteract the voltage imbalance and bring the COM voltage back into regulation.



図 9-7. Source of voltage unbalancing

Considering these two effects, the  $R_{LIM}$  must provide enough current to compensate this offset current. The  $R_{LIM}$  must be low enough to provide enough current, but not too low otherwise the middle point voltage is corrected at each turn on and turn off edge of the gate driver and excessive power loss is generated.

The R<sub>LIM</sub> resistor is chosen to provide enough current for the load using the following 3 equations, whichever has lowest value.

$$R_{LIM\_MAX\_H} = \frac{V_{VDD} - com}{\left[\frac{C_{OUT3} \times (1 - \Delta C_{OUT3})}{C_{OUT2} \times (1 - \Delta C_{OUT3}) + C_{OUT3} \times (1 - \Delta C_{OUT3})} - \frac{C_{OUT3}}{C_{OUT2} + C_{OUT3}}\right] \times Q_{G\_Total} \times f_{SW} + \Delta I_{COM\_SOURCE}} - R_{LIM\_INT}$$
(10)

#### where

- Q<sub>G Total</sub> is the total gate charge of power switch.
- f<sub>SW</sub> is the switching frequency of gate drive load.
- $\Delta I_{COM\_SOURCE} = I_{COM\_VEE} I_{VDD\_COM}$ , when  $I_{COM\_VEE} > I_{VDD\_COM}$ . Otherwise,  $\Delta I_{COM\_SOURCE} = 0$ A.

$$R_{LIM\_MAX\_L1} = \frac{V_{COM} - VEE}{\left[\frac{C_{OUT2} \times (1 - \Delta C_{OUT2})}{C_{OUT2} \times (1 - \Delta C_{OUT2}) + C_{OUT3} \times (1 - \Delta C_{OUT3})} - \frac{C_{OUT2}}{C_{OUT2} + C_{OUT3}}\right] \times Q_{G\_Total} \times f_{SW} + \Delta I_{COM\_SINK}} - R_{LIM\_INT}$$

$$(11)$$

where  $\Delta I_{COM\_SINK} = I_{VDD-COM} - I_{COM-VEE}$ , when  $I_{COM-VEE} < I_{VDD-COM}$ . Otherwise,  $\Delta I_{COM\_SINK} = 0$ A.

$$R_{LIM\_MAX\_L2} = \frac{V_{COM} - V_{EE}}{\left[ (C_{OUT3} + TOLERANCE_{COUT3}) \times \frac{0.10 \times V_{COM} - V_{EE}}{3 \text{ ms}} \right] + \Delta I_{COM\_SINK}} - R_{LIM\_INT}$$
(12)

Select  $R_{LIM}$  value to be the lowest of either 1) the  $R_{LIM}$  needed for capacitor imbalance and the load, calcualted by  $R_{LIM\_MAX\_H}$  and  $R_{LIM\_MAX\_L1}$ , or 2) the  $R_{LIM}$  needed to respond to a  $V_{COM-VEE}$  transient within 3 ms with the given load current, calcuated by  $R_{LIM\_MAX\_L2}$ .

 $R_{LIM}$  value determines response time of (COM – VEE) regulation. Too low an  $R_{LIM}$  value can cause oscillation and can overload (VDD – VEE). Too high an  $R_{LIM}$  value can give offset errors, due to slow response. If  $R_{LIM}$  is greater than above calculations, then there is not enough current available to replenish the charge to the output capacitors, causing a charge imbalance where the voltage is not able to maintain regulation, and eventually exceeds the OVP or UVP FAULT thresholds and shutting down the device for protection. Choose  $R_{LIM}$  value to be close but smaller than the smallest value of the three calculated results.

The power loss of R<sub>LIM</sub> can be derived as



$$P_{RLIM} = \frac{V_{VDD} - com^{2}}{R_{LIM}} Duty_{RLIM}$$

$$+ \left( \left[ \frac{C_{OUT2} \times (1 - \Delta C_{OUT2})}{C_{OUT2} \times (1 - \Delta C_{OUT3})} - \frac{C_{OUT2}}{C_{OUT2} + C_{OUT3}} \right] \times Q_{G\_Total} \times f_{SW} + \Delta I_{COM\_SINK} \right)^{2} \times R_{LIM}$$

$$(13)$$

where  $Duty_{RLIM}$  is the duty cycle of RLIM-pin switch on-time respect to the switching cycle. 33% can be used as a reasonable rule of thumb for power loss calculation purpose.

Product Folder Links: UCC14140-Q1



#### 9.2.2.3 RDR Circuit Component Selection

 $R_{LIM1}$  value is chosen by  $\pm$  10.  $R_{LIM2}$  value is chosen by

$$R_{LIM2} = \frac{V_{COM - VEE} - 0.5}{V_{COM - VEE} \cdot \left(\frac{1}{R_{LIM\_MAX\_L}} - \frac{1}{R_{LIM\_MAX\_H}}\right)}$$
(14)

where  $R_{LIM\_MAX\_L}$  is the smallest value between  $R_{LIM\_MAX\_L1}$  and  $R_{LIM\_MAX\_L2}$  in the Single  $R_{LIM}$  Resistor Selection Section, and 0.5V represents the diode forward voltage drop of  $D_{LIM}$ .

When the calculated  $R_{LIM1}$  and  $R_{LIM2}$  values have large enough difference, the RDR improvement on efficiency will be significant. If  $R_{LIM1}$  and  $R_{LIM2}$  values are close, then single  $R_{LIM}$  resistor can be considered to reduce the external components.

The power loss of R<sub>I IM1</sub> can be derived as

$$P_{RLIM1} = \frac{V_{VDD} - com^2}{R_{LIM1}} Duty_{RLIM} + \left(I_{SINK} \times \frac{V_{COM} - V_{EE} \times R_{LIM2}}{V_{COM} - V_{EE} \times R_{LIM2} + (V_{COM} - V_{EE} - 0.5) \times R_{LIM1}}\right)^2 \times R_{LIM1}$$
(15)

where

$$I_{SINK} = \left[ \frac{C_{OUT2} \times (1 - \Delta C_{OUT2})}{C_{OUT2} \times (1 - \Delta C_{OUT2}) + C_{OUT3} \times (1 - \Delta C_{OUT3})} - \frac{C_{OUT2}}{C_{OUT2} + C_{OUT3}} \right] \times Q_{G_{Total}} \times f_{SW} + \Delta I_{COM_{SINK}}$$
 (16)

The power loss of R<sub>LIM2</sub> can be approximated as

$$P_{RLIM2} = \left(I_{SINK} \times \frac{(V_{COM} - V_{EE} - 0.5) \times R_{LIM1}}{V_{COM} - V_{EE} \times R_{LIM2} + (V_{COM} - V_{EE} - 0.5) \times R_{LIM1}}\right)^2 \times R_{LIM2}$$

$$\tag{17}$$

The maximum voltage rating of diode  $D_{LIM}$  needs to consider the highest  $V_{VDD-to-VEE}$ . The maximum current rating of  $D_{LIM}$  can be chosen based on the derating from the worst-case continuous current,  $(V_{COM-to-VEE} - V_{F\_DLIM}) / R_{LIM2}$ , where  $V_{F\_DLIM}$  is the forward voltage of  $D_{LIM}$ . The diode package size is determined based on the power loss in forward conduction,  $P_{Loss\_DLIM} = V_{F\_DLIM} \times ((V_{COM-to-VEE} - V_{F\_DLIM}) / R_{LIM2})$ . A Schottky diode is recommended to reduce the power loss.

#### 9.3 System Examples

The UCC14140-Q1 module is designed to allow a microcontroller host to enable it with the ENA pin for proper system sequencing. The  $\overline{PG}$  output also allows the host to monitor the status of the module. The  $\overline{PG}$  pin goes low when there are no faults and the output voltage is within  $\pm 10\%$  of the set target output voltage. The output voltage is meant to power a gate driver for either IGBT or SiC FET power device. The host can start sending PWM control to the gate driver after the  $\overline{PG}$  pin goes low to ensure proper sequencing. The below figures are the system diagrams for the dual-output configuration and for the single output configuration.



図 9-8. Dual Output System Configuration



図 9-9. Single Output System Configuration



# 9.4 Power Supply Recommendations

The recommended input supply voltage  $(V_{VIN})$  for UCC14140-Q1 is between 8 V and 18 V. To help ensure reliable operation, adequate decoupling capacitors must be located as close to supply pins as possible. Local bypass capacitors must be placed between the VIN and GNDP pins at the input; between VDD and VEE at the isolated output supply; and COM and VEE at the lower voltage output supply. TI recommends low ESR, ceramic surface mount capacitors. 表 9-2 provides the recommended capacitance for high frequency decoupling. The input supply must have an appropriate current rating to support output load required by the end application.

# 9.5 Layout

### 9.5.1 Layout Guidelines

The UCC14140-Q1 integrated isolated power solution simplifies system design and reduces board area usage. Follow these guidelines for proper PCB layout to achieve optimum performance. A minimum of 4-layer PCB layer stack using 2-ounce copper on external layers is recommended to accomplish a good thermal PCB design.

#### 1. Input capacitors:

- a. Place the 0.1-μF high frequency bypass capacitor (C14) as close as possible to pins 6, 7 (VIN) and pins 8–18 (GNDP) and on the same side of the PCB as the IC. 0402 ceramic SMD or smaller is a desired size for optimal placement. Do not place any vias between the bypass capacitor and the IC pins so as to force the high frequency current through the capacitor.
- b. Place the bulk VIN capacitor(s) (C12, C13) as close as possible and parallel to the 0.1 μF high frequency bypass capacitor (C14) and on the same side of the PCB as the IC.

### 2. Output capacitors:

- a. Place the 0.1-μF high frequency bypass capacitor (C7) as close as possible to pins 28, 29 (VDD) and pins 30, 31 (VEE) and on the same side of the PCB as the IC. 0402 ceramic SMD or smaller is a desired size for optimal placement. Do not place any vias between the bypass capacitor and the IC pins so as to force the high frequency current through the capacitor.
- b. Place the bulk VDD-VEE capacitor (C8) as close as possible and parallel to the 0.1-μF high frequency bypass capacitor (C7) and on the same side of the PCB as the IC.



図 9-10.

- 3. Gate driver output capacitors:  $C_{OUT2}$  and  $C_{OUT3}$  are reference designators referred to in the Excel calculator tool.  $C_{OUT2}$  is the capacitor(s) between VDD-COM and  $C_{OUT3}$  is the capacitor(s) between COM-VEE.  $C_{OUT2}$  and  $C_{OUT3}$  are capacitors required by the gate driver IC. Proper selection and component placement of  $C_{OUT2}$  and  $C_{OUT3}$  are critical for optimal performance of the UCC14140-Q1 and the gate driver IC.
  - a.  $C_{OUT2}$  and  $C_{OUT3}$  should be <u>placed next to the gate driver IC</u> for best decoupling and gate driver switching performance



- b. Adding a C<sub>OUT1B</sub> between VDD-VEE but placed at the gate driver in parallel with C<sub>OUT2</sub> and C<sub>OUT3</sub> will reduce the total capacitance needed and reduce the sensitivity to capacitor variation, and will allow to use a higher R<sub>LIM</sub> resistance value.
- 4. R<sub>LIM</sub>: Place R<sub>LIM</sub> (R3) close to pin 32 and between the COM midpoint of the output capacitive divider. The via pattern shown to the right of R3 connects to COM.



図 9-11.

#### 5. Feedback:

- a. VEEA (pin 35) should be isolated through all PCB layers, from the VEE plane as shown in the red box below. Use one via to make a direct connection to the FBVDD and FBVEE low-side resistors and capacitors (C15-16, R6-7), shown on the bottom side of the PCB.
- b. Place feedback resistors (R4-7) and 330-pF ceramic capacitor in parallel with low-side resistors (R6-7) close to the IC preferably on the opposite side of IC (as shown in EVM), or on same layer as IC near pin 36.
- c. The top-side feedback resistor should be placed next to the low-side resistor with a short, direct connection between both resistors and single connection to FBVDD. The top connection to sense the regulated rail (VDD-VEE) should be routed and connected at the VDD bias capacitor remote location near the gate driver pins for best accuracy and best transient response.
- d. The top-side feedback resistor should be placed next to the low-side resistor with a short, direct connection between both resistors and single connection to FBVEE; while the top connection to sense the regulated rail (COM-VEE) should be routed and connected at the COM bias capacitor remote location near the gate driver pins for best accuracy and best transient response.





図 9-12.

- 6. Thermal Vias: TheUCC14140-Q1 internal transformer makes a direct connection to the lead frame. It is therefore critical to provide adequate space and proper heatsinking designed into the PCB as outlined in the steps below.
  - a. TI recommends to connect the VIN, GNDP, VDD, and VEE pins to internal ground or power planes through multiple vias. Alternatively, make the polygons connected to these pins as wide as possible.
  - b. Use multiple thermal vias connecting PCB top side GNDP copper to bottom side GNDP copper. If possible, it is recommended to use 2-ounce copper on external top and bottom PCB layers.
  - c. Use multiple thermal vias connecting PCB top side VEE copper to bottom side VEE copper. If possible, it is recommended to use 2-ounce copper on external top and bottom PCB layers.
  - d. Thermal vias connecting top and bottom copper can also connect to internal copper layers for further improved heat extraction.
  - e. Thermal vias should be similar to pattern shown below but apply as many as the copper area will allow. The UCC14141EVM-068 uses thermal via arrays of approximately 220 mil x 350 mil (48 thermal vias on GNDP primary and 54 thermal vias on VEE secondary). Thermal via is 30 mil diameter, 12 mil hole size.



図 9-13.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated





図 9-14.

f. As seen in the Thermal Image, there is a point of diminishing return, regarding the number of vias and size of the thermal via array. For 1.5-W of output power, heat transfer is shown to quickly diminish just beyond C12 and C8. The distance from the inner pad line of U1 to C12 is 320 mils.



図 9-15. Thermal Image

7. Creepage clearance: Avoid routing copper under the UCC14140-Q1, to maintain the full creepage, clearance and basic voltage isolation ratings specified in the data sheet. Maintain the clearance width highlighted in red, throughout the entire defined isolation barrier. Keep-out clearance for basic isolation can be 50% less than the reinforced isolation requirement (8mm). Using 8mm provides additional margin.





図 9-16.

- 8. Gate driver capacitors and feedback routing:
  - a. VDD-COM and VEE-COM capacitors are populated on the UCC14141EVM-068 but these capacitors need to be placed as close to the associated gate driver pins as possible.
  - b. For optimal voltage regulation, the feedback trace from COM (COM FB) and VDD (VDD FB) should be as direct as possible so that the voltage feedback is being sensed directly at the VDD and COM capacitors near the gate driver IC.





図 9-17.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## 9.5.2 Layout Example

The layout example shown in the following figures is from the evaluation board UCC14140-Q1EVM, UCC14141EVM-068, and based on the ☑ 9-1 design.



図 9-18. UCC14140-Q1EVM, PCB Top Layer, Assembly



図 9-19. UCC14140-Q1EVM, Signal Layer 2 (Same as Layer 3)





図 9-20. UCC14140-Q1EVM, Signal Layer 3 (Same as Layer 2)



図 9-21. UCC14140-Q1EVM, PCB Bottom Layer, Assembly (Mirrored View)



# 10 Device and Documentation Support

## **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Using the UCC14240EVM-052 for Biasing Traction Inverter Gate Driver ICs Requiring Single, Positive or Dual, Positive/Negative Bias Power user's guide
- · Texas Instruments, Isolation Glossary

### 10.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 10.3 サポート・リソース

TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

# 10.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

# 10.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 2-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| UCC14140QDWNRQ1  | ACTIVE | SO-MOD       | DWN                | 36   | 750            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | UCC14140-Q1          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.



SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated