







UCC27624-Q1 JAJSNN4B - MARCH 2022 - REVISED NOVEMBER 2022

# UCC27624-Q1 30V、5A デュアルチャネル、ローサイド・ゲート・ドライバ、 10V 入力機能付き、車載用アプリケーション向け

## 1 特長

- 車載アプリケーション向けに認定済み
- AEC-Q100 規格準拠
  - デバイス温度グレード 1
  - デバイス HBM ESD 分類レベル H1C
  - デバイス CDM ESD 分類レベル C6
- 各チャネルの 5A (標準値) ピーク・ソースおよびシンク 駆動電流
- -10V まで扱える入力およびイネーブル・ピン
- -2V の過渡電圧を扱える出力
- VDD 電圧の絶対最大値:30V
- 4.5V~26V の広い VDD 動作範囲 (UVLO 付き)
- ヒステリシス付きのロジック・スレッショルドによる高いノ
- VDD と無関係な入力スレッショルド (TTL 互換)
- 高速伝搬遅延時間:17ns (標準値)
- 高速立ち上がり/立ち下がり時間 (標準 6ns / 10ns)
- 2 チャネル間遅延マッチング 1ns (標準値)
- 2 チャネルを並列に使用することで、より高い駆動電流 を実現可能
- SOIC8 および VSSOP8 PowerPAD™ パッケージ・オ プション
- 動作時の接合部温度範囲:-40℃~150℃

## 2 アプリケーション

- 車載用 DC/DC コンバータ
- スイッチ・モード電源 (SMPS)
- 力率改善 (PFC) 回路
- DC/DC コンバータ
- モータ・ドライブ
- ソーラー電源
- パルス・トランス・ドライバ



## アプリケーション概略図

#### 3 概要

UCC27624-Q1 は、MOSFET、IGBT、SiC、GaN パワ 一・スイッチを効率的に駆動するデュアルチャネル高速ロ ーサイド・ゲート・ドライバです。 UCC27624-Q1 は 5A (代 表値)のピーク駆動能力を持っています。これにより、パワ 一・スイッチの立ち上がり/立ち下がり時間を短縮し、スイ ッチング損失を低減し、効率を向上させます。本デバイス の高速伝搬遅延 (標準値 17ns) は、システムのデッドタイ ム最適化、パルス幅利用率、制御ループ応答、過渡性能 を改善させることで出力段の効率を向上させます。

UCC27624-Q1 は、入力で -10V を扱えるため、中程度 のグランド・バウンスが発生するシステムの堅牢性を向上さ せることができます。これらの入力は電源電圧の影響を受 けず、ほとんどのコントローラ出力に接続できるため、制御 の柔軟性を最大限に高めることができます。独立したイネ ーブル信号を使うと、メイン制御ロジックとは無関係に電力 段を制御できます。システム障害が発生した場合、イネー ブル・ローにすることで、ゲート・ドライバを迅速にシャットオ フできます。多くの高周波スイッチング電源では、電源デ バイスのゲートにノイズを生じさせます。このノイズがゲー ト・ドライバの出力ピンに注入され、ドライバを誤動作させる 可能性があります。本デバイスは、過渡逆電流と逆電圧へ の対応能力があるため、電源デバイスやパルス変圧器の ゲートのノイズが許容され、ドライバの誤動作を防止できま す。

UCC27624-Q1 は、低電圧誤動作防止機能 (UVLO) 機 能も搭載されており、システムの堅牢性が向上します。パ ワー・デバイスの動作に十分なバイアス電圧がない場合 は、強力な内部プルダウン MOSFET によってゲート・ドラ イバの出力が LOW に保持されます。

#### 製品情報

| 部品番号 <sup>(1)</sup> | パッケージ     | 本体サイズ (公称)      |
|---------------------|-----------|-----------------|
| UCC27624-Q1         | SOIC (8)  | 4.90mm × 3.91mm |
| UCC27624-Q1         | VSSOP (8) | 3.00mm × 3.00mm |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



## **Table of Contents**

| 1 特長                                 | 1 | 7.4 Device Functional Modes                           | 16   |
|--------------------------------------|---|-------------------------------------------------------|------|
| 2 アプリケーション                           |   | 8 Application and Implementation                      | 17   |
| 3 概要                                 |   | 8.1 Application Information                           |      |
| 4 Revision History                   |   | 8.2 Typical Application                               | 18   |
| 5 Pin Configuration and Functions    |   | 9 Power Supply Recommendations                        | 22   |
| 6 Specifications                     |   | 10 Layout                                             | 23   |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines                                | 23   |
| 6.2 ESD Ratings                      |   | 10.2 Layout Example                                   | 24   |
| 6.3 Recommended Operating Conditions |   | 10.3 Thermal Considerations                           | 24   |
| 6.4 Thermal Information              |   | 11 Device and Documentation Support                   | 25   |
| 6.5 Electrical Characteristics       |   | 11.1 Third-Party Products Disclaimer                  | . 25 |
| 6.6 Switching Characteristics        |   | 11.2 Receiving Notification of Documentation Updates. | 25   |
| 6.7 Timing Diagrams                  |   | 11.3 サポート・リソース                                        | 25   |
| 6.8 Typical Characteristics          |   | 11.4 Trademarks                                       | 25   |
| 7 Detailed Description               |   | 11.5 Electrostatic Discharge Caution                  | 25   |
| 7.1 Overview                         |   | 11.6 Glossary                                         |      |
| 7.2 Functional Block Diagram         |   | 12 Mechanical, Packaging, and Orderable               |      |
| 7.3 Feature Description              |   | Information                                           | 25   |
| 1                                    |   |                                                       |      |

**4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (May 2022) to Revision B (November 2022) | Page |
|------------------------------------------------------------------|------|
| ・ ステータスを「事前情報」から「量産データ」に変更                                       | 1    |
| Changes from Revision * (March 2022) to Revision A (May 2022)    | Page |
| - 車載用認定を追加。                                                      |      |
| Updated ESD ratings                                              |      |

## **5 Pin Configuration and Functions**



図 5-1. D Package 8-Pin SOIC Top View



図 5-2. DGN Package 8-Pin VSSOP Top View

表 5-1. Pin Functions

|      |                |   |                     | 22 0-1.1 mil directions                                                                                                                                                                                                                                                                                         |  |
|------|----------------|---|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      | PIN            |   | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| NAME | DGN            | D | IIFE.               | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| ENA  | 1              | 1 | I                   | Enable input for Channel A. Biasing ENA, LOW will disable Channel A output regardless of the state of INA. Pulling ENA, HIGH enables the Channel A output. If ENA is left floating, Channel A is enabled by default due to an internal pullup resistor. It is recommended to connect this pin to VDD if unused. |  |
| ENB  | 8              | 8 | I                   | Enable input for Channel B. Biasing ENB, LOW disables Channel B output regardless of the state of INB. Pulling ENB, HIGH enables the Channel B output. ENB is left floating, Channel B is enabled by default due to an internal pullup resistor. It is recommended to connect this pin to VDD if unused.        |  |
| GND  | 3              | 3 | _                   | Ground: All signals are referenced to this pin.                                                                                                                                                                                                                                                                 |  |
| INA  | 2              | 2 | I                   | Input to Channel A. INA is the non-inverting input of the UCC27624-Q1 device. OUTA is held LOW if INA is unbiased or floating by default due to an internal pulldown resistor. Connect this pin to GND if unused.                                                                                               |  |
| INB  | 4              | 4 | I                   | Input to Channel B. INB is the non-inverting input of the UCC27624-Q1 device.  OUTB is held LOW if INB is unbiased or floating by default due to an internal pulldown resistor. Connect this pin to GND if unused.                                                                                              |  |
| OUTA | 7              | 7 | 0                   | Channel A Output                                                                                                                                                                                                                                                                                                |  |
| OUTB | 5              | 5 | 0                   | Channel B Output                                                                                                                                                                                                                                                                                                |  |
| VDD  | 6              | 6 | I                   | Bias supply input. Bypass this pin with two ceramic capacitors, generally $\geq$ 1 $\mu$ F and 0.1 $\mu$ F, which are referenced to GND pin of this device.                                                                                                                                                     |  |
|      | Thermal<br>Pad | _ | _                   | Connect to GND through large copper plane. This pad is not a low-impedance path to GND.                                                                                                                                                                                                                         |  |

(1) I = Input; O = Output



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2) (3)

|                                                |                    | MIN  | MAX      | UNIT |
|------------------------------------------------|--------------------|------|----------|------|
| Supply voltage, VDD                            |                    |      | 30       | V    |
| Output Voltage, OUTA, OUTB                     | DC                 | -0.3 | VDD +0.3 | V    |
| Output Voltage, OOTA, OOTB                     | 200ns Pulse        | -2   | VDD +3   | V    |
| Input Voltage INA, INB, ENA, ENB               |                    |      | 30       | V    |
| Operating junction temperature, T <sub>J</sub> |                    |      | 150      | °C   |
| Lead temperature                               | Soldering, 10 sec. |      | 300      | °C   |
| Lead temperature                               | Reflow             |      | 260      | C    |
| Storage temperature, T <sub>stg</sub>          |                    |      | 150      | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. See セクション 6.4 of the datasheet for thermal limitations and considerations of packages.
- (3) These devices are sensitive to electrostatic discharge; follow proper device handling procedures.

#### 6.2 ESD Ratings

|                     |                         |                                                         | VALUE | UNIT |
|---------------------|-------------------------|---------------------------------------------------------|-------|------|
| \/ Floatractatic di | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub>  | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range. All voltages are with reference to GND (unless otherwise noted)

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Supply voltage, VDD                            | 4.5 | 12  | 26  | V    |
| Input voltage, INA, INB, ENA, ENB              | -10 |     | 26  | V    |
| Output Voltage, OUTA, OUTB                     | 0   |     | VDD | V    |
| Operating junction temperature, T <sub>J</sub> | -40 |     | 150 | °C   |

#### **6.4 Thermal Information**

|                       |                                              |        | UCC27624-Q1 |      |
|-----------------------|----------------------------------------------|--------|-------------|------|
|                       | THERMAL METRIC                               | DGN    | D           | UNIT |
|                       |                                              | 8 PINS | 8 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 48.9   | 126.4       |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 71.8   | 67.0        |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.3   | 69.9        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 2.6    | 19.2        | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.3   | 69.1        |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.5    | n/a         |      |

Product Folder Links: UCC27624-Q1

### **6.5 Electrical Characteristics**

Unless otherwise noted, VDD = 12 V,  $T_A = T_J = -40^{\circ}\text{C}$  to 150°C, 1- $\mu\text{F}$  capacitor from VDD to GND, no load on the output. Typical condition specifications are at 25°C.

|                                 | PARAMETER                    | TEST CONDITIONS                                                           | MIN | TYP        | MAX | UNIT |
|---------------------------------|------------------------------|---------------------------------------------------------------------------|-----|------------|-----|------|
| BIAS CURI                       | RENTS                        |                                                                           |     |            | •   |      |
| $I_{VDDq}$                      | VDD quiescent supply current | V <sub>INx</sub> = 3.3 V, VDD = 3.4 V, ENx = VDD                          |     | 300        | 450 | μΑ   |
| I <sub>VDD</sub>                | VDD static supply current    | $V_{INx} = 3.3 \text{ V, ENx} = \text{VDD}$                               |     | 0.6        | 1.0 | mA   |
| I <sub>VDD</sub>                | VDD static supply current    | V <sub>INx</sub> = 0 V, ENx = VDD                                         |     | 0.7        | 1.0 | mA   |
| I <sub>VDDO</sub>               | VDD operating current        | f <sub>SW</sub> = 1000 kHz, ENx = VDD, V <sub>INx</sub> = 0 V – 3.3 V PWM |     | 3.2        | 3.8 | mA   |
| I <sub>DIS</sub>                | VDD disable current          | V <sub>INx</sub> = 3.3 V, ENx = 0 V                                       |     | 0.8        | 1.1 | mA   |
| UNDERVO                         | LTAGE LOCKOUT (UVLO)         |                                                                           |     |            |     |      |
| $V_{VDD\_ON}$                   | VDD UVLO rising threshold    |                                                                           | 3.8 | 4.1        | 4.4 | V    |
| V <sub>VDD_OFF</sub>            | VDD UVLO falling threshold   |                                                                           | 3.5 | 3.8        | 4.1 | V    |
| V <sub>VDD_HYS</sub>            | VDD UVLO hysteresis          |                                                                           |     | 0.3        |     | V    |
| INPUT (INA                      | A, INB)                      |                                                                           |     |            | '   |      |
| V <sub>INx_H</sub>              | Input signal high threshold  | Output High, ENx = HIGH                                                   | 1.8 | 2          | 2.3 | V    |
| V <sub>INx_L</sub>              | Input signal low threshold   | Output Low, ENx = HIGH                                                    | 0.8 | 1          | 1.2 | V    |
| V <sub>INx_HYS</sub>            | Input signal hysteresis      |                                                                           |     | 1          |     | V    |
| R <sub>INx</sub>                | INx pin pulldown resistor    | INx = 3.3 V                                                               |     | 120        |     | kΩ   |
| ENABLE (E                       | ENA, ENB)                    |                                                                           | -   |            | '   |      |
| V <sub>ENx_H</sub>              | Enable signal high threshold | Output High, INx = HIGH                                                   | 1.8 | 2          | 2.3 | V    |
| V <sub>ENx_L</sub>              | Enable signal low threshold  | Output Low, INx = HIGH                                                    | 0.8 | 1          | 1.2 | V    |
| V <sub>ENx_HYS</sub>            | Enable signal hysteresis     |                                                                           |     | 1          |     | V    |
| R <sub>ENx</sub>                | EN pin pullup resistance     | ENx = 0 V                                                                 |     | 200        |     | kΩ   |
| OUTPUTS                         | (OUTA, OUTB)                 |                                                                           | -   |            | '   |      |
| I <sub>SRC</sub> (1)            | Peak output source current   | VDD = 12 V, $C_{VDD}$ = 10 μF, $C_{L}$ = 0.1 μF, f = 1 kHz                |     | 5          |     | Α    |
| I <sub>SNK</sub> <sup>(1)</sup> | Peak output sink current     | VDD = 12 V, C <sub>VDD</sub> = 10 μF, C <sub>L</sub> = 0.1 μF, f = 1 kHz  |     | <b>-</b> 5 |     | Α    |
| R <sub>OH</sub> <sup>(2)</sup>  | Pullup resistance            | I <sub>OUT</sub> = -50 mA<br>See セクション 7.3.4.                             |     | 5          | 8.5 | Ω    |
| R <sub>OL</sub>                 | Pulldown resistance          | I <sub>OUT</sub> = 50 mA                                                  |     | 0.6        | 1.1 | Ω    |

<sup>(1)</sup> Parameter not tested in production.

<sup>(2)</sup> Output pullup resistance in this table is a DC measurement that measures resistance of PMOS structure only (not N-channel structure).



## **6.6 Switching Characteristics**

Unless otherwise noted, VDD =  $V_{EN}$  = 12 V,  $T_A$  =  $T_J$  =  $-40^{\circ}$ C to 150°C, 1- $\mu$ F capacitor from VDD to GND, no load on the output. Typical condition specifications are at 25°C (1).

|                    | PARAMETER                           | TEST CONDITIONS                                                                                                                                              | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>Rx</sub>    | Rise time                           | C <sub>LOAD</sub> = 1.8 nF, 20% to 80%, Vin = 0 V – 3.3 V                                                                                                    |     | 6   | 10  | ns   |
| t <sub>Fx</sub>    | Fall time                           | C <sub>LOAD</sub> = 1.8 nF, 90% to 10%, Vin = 0 V – 3.3 V                                                                                                    |     | 10  | 14  | ns   |
| t <sub>D1x</sub>   | Turn-on propagation delay           | $C_{LOAD}$ = 1.8 nF, $V_{INx\_H}$ of the input rise to 10% of output rise, $Vin$ = 0 V $-$ 3.3 V, Fsw = 500 kHz, 50% duty cycle, $T_J$ = 125°C               |     | 17  | 27  | ns   |
| t <sub>D2x</sub>   | Turn-off propagation delay          | $C_{LOAD}$ = 1.8 nF, $V_{INx\_L}$ of the input fall to 90% of output fall, Vin = 0 V - 3.3 V, Fsw = 500 kHz, 50% duty cycle, $T_J$ = 125°C                   |     | 17  | 27  | ns   |
| t <sub>D3x</sub>   | Enable propagation delay            | $C_{LOAD}$ = 1.8 nF, $V_{EN_X\ H}$ of the enable rise to 10% of output rise, Vin = 0 V $-$ 3.3 $\overline{V}$ , Fsw = 500 kHz, 50% duty cycle, $T_J$ = 125°C |     | 17  | 27  | ns   |
| t <sub>D4x</sub>   | Disable propagation delay           | $C_{LOAD}$ = 1.8 nF, $V_{ENx\_L}$ of the enable fall to 90% of output fall, $Vin$ = 0 V $-$ 3.3 V, Fsw = 500 kHz, 50% duty cycle, $T_J$ = 125°C              |     | 17  | 27  | ns   |
| t <sub>M</sub>     | Delay matching between two channels | $C_{LOAD}$ = 1.8 nF, Vin = 0 V – 3.3 V, Fsw = 500 kHz, 50% duty cycle, INA = INB, $ t_{RA} - t_{RB} $ , $ t_{FA} - t_{FB} $                                  |     | 1   | 2   | ns   |
| t <sub>PWmin</sub> | Minimum input pulse width           | C <sub>L</sub> = 1.8 nF, Vin = 0 V – 3.3 V, Fsw = 500 kHz, Vo > 1.5 V                                                                                        |     | 10  | 15  | ns   |

<sup>(1)</sup> Switching parameters are not tested in production.

Product Folder Links: UCC27624-Q1



## **6.7 Timing Diagrams**



図 6-1. Enable Function



図 6-2. Input-Output Operation



## **6.8 Typical Characteristics**

Unless otherwise specified, VDD=12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load



## **6.8 Typical Characteristics (continued)**

Unless otherwise specified, VDD=12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load





## **6.8 Typical Characteristics (continued)**

Unless otherwise specified, VDD=12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load



図 6-19. Input Propagation Delay vs Temperature

## **6.8 Typical Characteristics (continued)**

Unless otherwise specified, VDD=12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load





## 7 Detailed Description

#### 7.1 Overview

The UCC27624-Q1 device represents Tl's latest generation of dual-channel, low-side, high-speed, gate driver devices featuring 5-A source and sink current capability, fast switching characteristics, and a host of other features. *UCC27624-Q1 Features and Benefits* details the advantages of the gate driver's features, which combine to ensure efficient, robust, and reliable operation in high-frequency switching power circuits. The robust inputs of UCC27624-Q1 can handle –10 V, ensuring reliable operation in noisy environments. The driver has good transient handling capability on its output due to its reverse current handling, as well as rail-to-rail output drive, and a small propagation delay (typically 17 ns). With this built-in robustness, the UCC27624-Q1 device can also be directly connected to a gate drive transformer.

The input threshold of UCC27624-Q1 is compatible with TTL low-voltage logic, which is fixed and independent of VDD supply voltage. The driver can also work with CMOS-based controllers as long as the threshold requirement is met. The 1-V typical hysteresis offers excellent noise immunity.

Each channel has an enable pin, ENx, with a fixed TTL compatible threshold. The ENx pins are internally pulled up. Pulling ENx low disables the corresponding channel, while leaving ENx open provides normal operation. The ENx pins can be used as an additional input with the same performance as the INx pins.

| 表 7.1       | UCC27624-Q1 | Features and   | I Renefits  |
|-------------|-------------|----------------|-------------|
| -1XX / ⁻ I. | 0002/024-01 | i caluics allu | i Dellellis |

| FEATURE                                                               | BENEFIT                                                                                                                                       |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| –10-V IN and EN capability                                            | Enhanced signal reliability and device robustness in noisy environments that experience ground bounce on the gate driver                      |
| 17-ns (typical) propagation delay                                     | Extremely low-pulse transmission distortion                                                                                                   |
| 1-ns (typical) delay matching between channels                        | Ease of paralleling outputs for higher (two times) current capability. This helps when driving parallel-power switches.                       |
| Expanded VDD operating range of 4.5 V to 26 V                         | Flexibility in system design. Covers a wide range of power switches                                                                           |
| Expanded operating temperature range of –40°C to +150°C               | Flexibility in system design. System robustness improvement                                                                                   |
| VDD UVLO protection                                                   | Outputs are held low in UVLO condition, which ensures predictable, glitch-free operation at power-up and power-down.                          |
| Outputs are held low when input pins (INx) are in floating condition. | Protection feature, especially useful in passing abnormal condition tests during safety certification                                         |
| Outputs are enabled when enable pins (ENx) are in floating condition. | Pin-to-pin compatibility with legacy devices from Texas Instruments in designs where Pin 1 and Pin 8 are "No Connect" pins                    |
| Input and enable threshold with wide hysteresis                       | Enhanced noise immunity while retaining compatibility with microcontroller logic-level input signals (3.3 V, 5 V) optimized for digital power |
| Inputs independent of VDD                                             | System simplification, especially related to auxiliary bias supply architecture                                                               |

Product Folder Links: UCC27624-Q1

Submit Document Feedback

#### 7.2 Functional Block Diagram



Typical ENx pullup resistance is 200 k $\Omega$  and INx pulldown resistance is 120 k $\Omega$ .

#### 7.3 Feature Description

#### 7.3.1 Operating Supply Current

The UCC27624-Q1 device features low quiescent  $I_{DD}$  currents. The typical operating supply current in UVLO state and fully-on state (under static and switching conditions) are summarized in the Electrical Characteristics table. The lowest quiescent current ( $I_{DD}$ ) is achieved when the device is fully on and the outputs are in a static state (DC high or DC low). During this state, all of the internal logic circuits of the device are fully operational. The total supply current is the sum of the quiescent  $I_{DD}$  current, the average  $I_{OUT}$  current because of switching, and any current related to pullup resistors on the enable pins. Knowing the operating switching frequency ( $f_{SW}$ ) and the MOSFET gate charge ( $Q_{G}$ ) at the drive voltage being used, the average  $I_{OUT}$  current can be calculated as product of  $Q_{G}$  and  $f_{SW}$ .

Typical Characteristics provides a complete characterization of the  $I_{DD}$  current as a function of switching frequency at different  $V_{DD}$  bias voltages. The linear variation and close correlation with the theoretical value of the average  $I_{OUT}$  indicate a negligible shoot-through inside the gate driver device, displaying its high-speed characteristics.

#### 7.3.2 Input Stage

The input pins of the UCC27624-Q1 gate driver device are based on a TTL compatible input threshold logic that is independent of the VDD supply voltage. With a high threshold of 2 V and a low threshold of 1 V, the logic level thresholds are conveniently driven with PWM control signals derived from 3.3-V and 5-V digital power controller devices. Wider hysteresis (1-V typical) offers enhanced noise immunity compared to traditional TTL logic implementations, where the hysteresis is typically less than 0.5 V. UCC27624-Q1 devices also feature tight control of the input pin threshold voltage levels, which eases system design considerations and ensures stable operation across temperature (refer to *Typical Characteristics*). The very low input capacitance on these pins reduces loading and increases switching speed.

The UCC27624-Q1 device features an important protection feature that holds the output of a channel low when the respective input pin is in a floating condition. This is achieved through the internal pulldown resistors to ground on both of the input pins (INA, INB), as shown in .

The input pins can handle wide range of slew rate. In most power supply applications, the gate driver is either driven by the output of a digital controller or logic gates. Therefore, in most applications the input signal slew rate is fast and is no concern for the UCC27624 family of devices. The wide hysteresis offered in UCC27624-Q1 alleviates the concern of chattering compared to many other drivers that have very small hysteresis at the input. If limiting the rise or fall times to the power device is the primary goal, then an external gate resistor is highly recommended between the output of the driver and the gate of the switching power device. This external resistor has the additional benefit of reducing part of the gate-charge related power dissipation in the gate driver device package and transferring it into the external resistor itself. In short, some of the power gets dissipated in the gate resistor rather than inside of the gate driver. Additionally, the input pins of UCC27624-Q1 are capable of handling –10 V. This improves the system robustness in noisy (electrical) applications. This also enables the driver to directly connect to the output of a gate drive transformer without the use of rectifying diodes, which saves board space and BOM cost.

#### 7.3.3 Enable Function

The enable function is an extremely beneficial feature in gate driver devices, especially for certain applications such as synchronous rectification where the driver outputs are disabled in light-load conditions to prevent negative current circulation and to improve light-load efficiency.

The UCC27624-Q1 device is equipped with independent enable pins (ENx) for exclusive control of each driver channel operation. The enable pins are based on a non-inverting configuration (active-high operation). Thus, when ENx pins are driven high, the drivers are enabled and when ENx pins are driven low, the driver outputs are disabled. Similar to the input pins, the enable pins are also based on a TTL compatible threshold logic that is independent of the supply voltage and are effectively controlled using logic signals from 3.3-V or 5-V controllers. The UCC27624-Q1 device also features tight control of the enable-function threshold-voltage levels which eases system design considerations and ensures stable operation across temperature. The ENx pins are internally pulled up to VDD using pullup resistors, as a result of which the outputs of the device are enabled in the default state. Hence even if the ENx pins are left floating the driver output is enabled. Essentially, this floating allows the UCC27624-Q1 device to be pin-to-pin compatible with TI's previous generation of drivers (UCC27324, UCC27424, UCC27524), where Pin 1 and Pin 8 are either ENx or N/C pins. If the channel A and channel B inputs and outputs are connected in parallel to increase the driver current capacity, ENA and ENB must be connected and driven together. The ENx pins of the UCC27624-Q1 are capable of handling –10 V, which improves system robustness in noisy (electrical) applications.

#### 7.3.4 Output Stage

The UCC27624-Q1 device output stage features a unique architecture on the pullup structure, which delivers the highest peak source current when it is most needed, during the Miller plateau region of the power switch turn-on transition (when the power switch drain or collector voltage experiences dV/dt). The device output stage features a hybrid pullup structure using a parallel arrangement of N-Channel and P-Channel MOSFET devices. By turning on the N-Channel MOSFET during a narrow instant when the output changes state from low to high, the gate driver device is able to deliver a brief boost in the peak sourcing current enabling fast turn-on. The onresistance of this N-channel MOSFET ( $R_{\rm NMOS}$ ) is approximately 1.04  $\Omega$  when activated.

Product Folder Links: UCC27624-Q1



図 7-1. UCC27624-Q1 Gate Driver Output Structure

The  $R_{OH}$  parameter is a DC measurement and it is representative of the on-resistance of the P-Channel device only. This is because the N-Channel device is held in the off state in DC condition and is turned-on only for a narrow instant when output changes state from low to high. Note that effective resistance of the UCC27624-Q1 pull-up stage during the turn-on instance is much lower than what is represented by  $R_{OH}$  parameter.

The pull-down structure in the UCC27624-Q1 device is simply comprised of a N-Channel MOSFET. The  $R_{OL}$  parameter, which is also a DC measurement, is representative of the impedance of the pull-down stage in the device.

Each output stage in the UCC27624-Q1 device is capable of supplying 5-A peak source and 5-A peak sink current pulses. The output voltage swings between VDD and GND providing rail-to-rail operation, thanks to the MOS-output stage which delivers very low dropout. The presence of the MOSFET-body diodes also offers low impedance to transient overshoots and undershoots. The outputs of these drivers are designed to withstand 5A of peak reverse current transients without damage to the device.

The UCC27624-Q1 device is particularly suited for dual-polarity, symmetrical drive-gate transformer applications where the primary winding of transformer driven by OUTA and OUTB, with inputs INA and INB being driven complementary to each other. This is possible because of the extremely low dropout offered by the MOS output stage of these devices, both during high ( $V_{OH}$ ) and low ( $V_{OL}$ ) states along with the low impedance of the driver output stage. All of these allow alleviate concerns regarding transformer demagnetization and flux imbalance. The low propagation delays also ensure proper reset for high-frequency applications.

For applications that have zero voltage switching during power MOSFET turn-on or turn-off interval, the driver supplies high-peak current for fast switching even though the miller plateau is not present. This situation often occurs in synchronous rectifier applications because the body diode is generally conducting before power MOSFET is switched on.

#### 7.3.5 Low Propagation Delays and Tightly Matched Outputs

The UCC27624-Q1 driver device features a very small, 17-ns (typical) propagation delay between input and output, which offers the lowest level of pulse width distortion for high-frequency switching applications. For example, in synchronous rectifier applications, the SR MOSFETs are driven with very low distortion when a single driver device is used to drive the SR MOSFETs. Additionally, the driver devices also feature extremely accurate, 1-ns (typical) matched internal propagation delays between the two channels, which is beneficial for applications that require dual gate drives with critical timing. For example, in a PFC application, a pair of paralleled MOSFETs can be driven independently using each output channel, with the inputs of both channels driven by a common control signal from the PFC controller. In this case, the 1-ns delay matching ensures that the paralleled MOSFETs are driven in a simultaneous fashion, minimizing turn-on and turn-off delay differences. Another benefit of the tight matching between the two channels is that the two channels can be connected together to effectively double the drive current capability. That is, A and B channels may be combined into a single driver by connecting the INA and INB inputs together and the OUTA and OUTB outputs together; then, a single signal controls the paralleled power devices.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



### 7.4 Device Functional Modes

表 7-2. Device Logic Table

| ENA   | ENB   | INA   | INB   | UCC27624-Q1 |      |  |
|-------|-------|-------|-------|-------------|------|--|
| ENA   | END   | INA   | IND   | OUTA        | OUTB |  |
| Н     |       | 1     | L     | L           | L    |  |
|       | Н     | L     | Н     | L           | Н    |  |
|       | '''   | Н     | L     | Н           | L    |  |
|       |       | "     | Н     | Н           | Н    |  |
| L     | L     | Any   | Any   | L           | L    |  |
| Any   | Any   | Float | Float | L           | L    |  |
| Float |       | 1     | L     | L           | L    |  |
|       | Float | L     | Н     | L           | Н    |  |
|       |       | Н     | L     | Н           | L    |  |
|       |       | 11    | Н     | Н           | Н    |  |

## 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 8.1 Application Information

High-current gate driver devices are required in switching power applications for a variety of reasons. In order to achieve fast switching of power devices and reduce associated switching-power losses, a powerful gate driver device is employed between the PWM output of control devices and the gates of the power semiconductor devices. Further, gate driver devices are indispensable when it is not feasible for the PWM controller device to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which is not capable of effectively turning ON a power switch. A level-shifting circuitry is required to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn ON the power device and minimize conduction losses. Traditional buffer-drive circuits based on NPN/PNP bipolar transistors in a totem-pole arrangement, as emitter-follower configurations, prove inadequate with digital power because the traditional buffer-drive circuits lack level-shifting capability. Gate driver devices effectively combine both the level-shifting and buffer-drive functions. Gate driver devices also find other needs ,such as minimizing the effect of high frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power device gates, reducing power dissipation and thermal stress in controller devices by moving gate-charge power losses into the controller.

Finally, emerging wide band-gap power device technologies, such as SiC MOSFETs and GaN switches, which are capable of supporting very high switching frequency operation, are driving special requirements in terms of gate-drive capability. These requirements include a wide operating voltage range (5 V to 26 V), low propagation delays, good delay matching, and availability in compact, low inductance packages with good thermal capability. In summary, gate driver devices are an extremely important component in switching power combining benefits of high performance, low cost, low component count, board space reduction, and simplified system design.



#### 8.2 Typical Application



図 8-1. UCC27624-Q1 Typical Application Diagram

#### 8.2.1 Design Requirements

When selecting and designing-in the gate driver device for an end application, some functional aspects must be considered and evaluated first, in order to make the most appropriate selection. Among these considerations are bias voltage, UVLO, drive current, and power dissipation.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 VDD and Undervoltage Lockout

The UCC27624-Q1 device has an internal undervoltage-lockout (UVLO) protection feature on the VDD pin supply circuit blocks. When VDD is rising and the level is still below UVLO threshold, this circuit holds the output low, regardless of the status of the inputs. The UVLO is typically 4 V with 300-mV typical hysteresis. This hysteresis prevents chatter when VDD supply voltages have noise, specifically at the lower end of the VDD operating range. UVLO hysteresis is also important to avoid any false tripping due to the bias noise generated because of fast switching transitions, where large peak currents are drawn from the bias supply bypass capacitors. The driver capability to operate at wide bias voltage range, along with good switching characteristics, is especially important in driving emerging power semiconductor devices, such as advanced low gate charge fast MOSFETs, GaN FETs, and SiC MOSFETs.

At power-up, the UCC27624-Q1 driver device output remains low until the VDD voltage reaches the UVLO rising threshold, irrespective of the state of any other input pins such as INx and ENx. After the UVLO rising threshold, the magnitude of the OUT signal rises with  $V_{DD}$  until steady-state  $V_{DD}$  is reached.

For the best high-speed circuit performance and to prevent noise problems because the device draws current from the VDD pin to bias all internal circuits, use two VDD bypass capacitors. Also, use surface mount, low ESR capacitors. A 0.1-µF ceramic capacitor should be located less than 1 mm from the VDD to GND pins of the gate-driver device. In addition, a larger capacitor (≥1 µF) must be connected in parallel (also as close to the driver IC as possible) to help deliver the high-current peaks required by the load. The parallel combination of capacitors presents a low impedance characteristic for the expected current levels and switching frequencies in the application.



図 8-2. Power-Up Sequence

#### 8.2.2.2 Drive Current and Power Dissipation

The UCC27624-Q1 driver is capable of delivering 5 A of peak current to a switching power device gate (MOSFET, IGBT, SiC MOSFET, GaN FET) for a period of several-hundred nanoseconds at VDD = 12 V. High peak current is required to turn ON the device quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground, which repeats at the operating switching frequency of the power device. The power dissipated in the gate driver device package depends on the following factors:

- Gate charge of the power MOSFET (usually a function of the drive voltage V<sub>GS</sub>, which is very close to input bias supply voltage V<sub>DD</sub> due to low V<sub>OH</sub> drop-out).
- Switching frequency
- · External gate resistors

Because UCC27624-Q1 features low-quiescent currents and internal logic to eliminate any shoot-through in the output driver stage, their effect on the power dissipation within the gate driver is very small compared to the losses due to switching of the power device.

When a driver device is tested with a discrete capacitive load, calculating the power that is required from the bias supply is fairly simple. The following equation provides an example of the energy that must transfer from the bias supply to charge the capacitor.

$$\mathsf{E}_{\mathsf{G}} = \frac{1}{2} \mathsf{C}_{\mathsf{LOAD}} \mathsf{V_{\mathsf{DD}}}^2 \tag{1}$$

where

- C<sub>LOAD</sub> is the load capacitor.
- V<sub>DD</sub> is the bias voltage of the driver.

There is an equal amount of energy dissipated when the capacitor is discharged. This leads to a total power loss, as shown in the following equation example.

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW}$$
 (2)

where

f<sub>SW</sub> is the switching frequency.

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF and  $f_{SW}$  = 300 kHz, the switching power loss is calculated as follows:



$$P_{G} = 10 \text{ nF} \times 12 \text{ V}^{2} \times 300 \text{ kHz} = 0.432 \text{ W}$$
(3)

The switching load presented by a power MOSFET is converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge Qq, the power that must dissipate when charging a capacitor is determined, which by using the equivalence Q<sub>q</sub> = C<sub>LOAD</sub>V<sub>DD</sub> is shown in the following equation.

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW} = Q_{g} V_{DD} f_{SW}$$

$$(4)$$

Assuming that the UCC27624-Q1 device is driving power MOSFET with 60 nC of gate charge (Q $_g$  = 60 nC at V<sub>DD</sub> = 12 V) on each output, the gate charge related power loss is calculated using the equation below.

$$P_G = 2 \times 60 \text{ nC} \times 12 \text{ V} \times 300 \text{ kHz} = 0.432 \text{ W}$$
 (5)

This power P<sub>G</sub> is dissipated in the resistive elements of the circuit when the MOSFET turns on or turns off. Half of the total power is dissipated when the load capacitor is charged during turn-on, and the other half is dissipated when the load capacitor is discharged during turn-off. When no external gate resistor is employed between the driver and MOSFET/IGBT, this power is completely dissipated inside the driver package. With the use of external gate resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor in accordance to the ratio of the resistances (more power dissipated in the higher resistance component). Based on this simplified analysis, the driver power dissipation during switching is calculated as follows:

$$P_{SW} = 0.5 \times Q_{G} \times VDD \times f_{SW} \times \left(\frac{R_{OFF}}{R_{OFF} + R_{GATE}} + \frac{R_{ON}}{R_{ON} + R_{GATE}}\right)$$
(6)

#### where

- R<sub>OFF</sub> = R<sub>OL</sub>
   R<sub>ON</sub> (effective resistance of pull-up structure)

The above equation is necessary when the external gate resistor is large enough to reduce the peak current of the driver. In addition to the above gate-charge related power dissipation, dissipation in the driver is related to the power associated with the quiescent bias current consumed by the device to bias all internal circuits such as input stage (with pullup and pulldown resistors), enable, and UVLO sections. As shown in the electrical characteristics table, the quiescent current is less than 1 mA. The power loss due to DC current consumption of the driver internal circuit can be calculated as below.

$$P_{Q} = I_{DD}V_{DD} \tag{7}$$

Assuming total internal current consumption to be 0.6 mA (typical) at bias voltage of 12 V, the DC power loss in the driver is:

$$P_Q = 0.6 \text{ mA} \times 12 \text{ V} = 7.2 \text{ mW}$$
 (8)

This power loss is insignificant compared to gate charge related power dissipation calculated earlier.

With a 12-V supply, the bias current is estimated as follows, with an additional 0.6-mA overhead for the quiescent consumption:



$$I_{DD} \sim \frac{P_G}{V_{DD}} = \frac{0.432 \text{ W}}{12 \text{ V}} = 0.036 \text{ A}$$
 (9)

If the gate driver is used with inductive load, then special attention should be paid to the ringing on each pin of the gate driver device. The ringing should not exceed the recommended operating rating of the pin.

#### 8.2.3 Application Curves

The figures below show the typical switching characteristics of the UCC27624-Q1 device used in high-voltage boost converter application. In this application, the UCC27624-Q1 is driving the IGBT switch that has a gate charge of 110 nC.



図 8-3. UCC27624-Q1 Used to Drive IGBT in the Boost Converter



Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## 9 Power Supply Recommendations

The bias supply voltage range for the UCC27624-Q1 device is rated to operate is from 4.5 V to 26 V. The lower end of this range is governed by the internal undervoltage-lockout (UVLO) protection feature on the  $V_{DD}$  pin supply circuit blocks. If the driver is in a UVLO condition when the  $V_{DD}$  pin voltage is below the VDD UVLO turnon (rising) threshold, the UVLO protection feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 30-V absolute maximum voltage rating of the VDD pin of the device (which is a stress rating). It is necessary to have sufficient margin from the absolute maximum rating of the device to realize full operating life of the device. Therefore, the upper limit of recommended voltage of the VDD pin is 26 V.

The UVLO protection feature also has a hysteresis function. This means, when the VDD pin bias voltage exceeds the rising threshold voltage, the device begins to operate normally. If the VDD bias voltage drops below the rising threshold while on, the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification of the falling threshold. Therefore, while operating at or near the 4.5-V, design engineer should ensure that the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device. Otherwise, the device output may turn-off. During system shutdown, the device operation continues until the VDD pin voltage has dropped below the VDD turn-off (falling) threshold, which must be accounted for while evaluating system shutdown timing or sequencing requirements. At system startup, the device does not begin operation until the VDD pin voltage has exceeded VDD turn-on (rising) threshold.

The quiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Although this fact is well known, recognizing that the charge for source current pulses delivered by the OUTA/B pin is also supplied through the same VDD pin capacitor, is important. As a result, every time a current is sourced out of the output pins, a corresponding current pulse is delivered into the device through the VDD pin. Thus, ensure that the local bypass capacitors are provided between the VDD and GND pins and locate them as close to the device pins as possible for the purpose of decoupling. A low ESR, ceramic surface mount capacitor is required. TI recommends having two capacitors: a 0.1-µF ceramic surface-mount capacitor placed less than 1 mm from the VDD pin of the device and another larger ceramic capacitor (≥1 µF) must be connected in parallel.

UCC27624-Q1 is a high-current gate driver. If the gate driver is placed far from the switching power device, such as a MOSFET, then that could create a large inductive loop. A large inductive loop may cause excessive ringing on any and all pins of the gate driver. This may result in stress that exceeds device recommended ratings. Therefore, place the gate driver as close to the switching power device as possible. Also, use an external gate resistor to damp any ringing due to the high switching currents and board parasitic elements.

Product Folder Links: UCC27624-Q1

## 10 Layout

## 10.1 Layout Guidelines

Proper PCB layout is extremely important in a high-current fast-switching circuit to provide appropriate device operation and design robustness. The UCC27624-Q1 gate driver incorporates small propagation delays and powerful output stages capable of delivering large current peaks with very fast rise and fall times at the gate of power MOSFET to facilitate very quick voltage transitions. Very high di/dt causes unacceptable ringing if the trace lengths and impedances are not well controlled. The following circuit layout guidelines are recommended when designing with these high-speed drivers.

- Place the driver IC as close as possible to the power device in order to minimize the length of high-current traces between the driver IC output pins and the gate of the switching power device.
- Place the VDD bypass capacitors between VDD and GND as close as possible to the driver IC with minimal trace length to improve the noise filtering. These capacitors support high peak current being drawn from VDD pin, during turn-on of power MOSFET. The use of low inductance surface-mounted-device (SMD) components such as 50V rated X7R chip capacitors are highly recommended.
- The turn-on and turn-off current loop paths (driver device, power MOSFET and VDD bypass capacitor) must be minimized as much as possible in order to keep the stray inductance to a minimum. High dl/dt is established in these loops at two instances, namely during turn-on and turn-off transients, which induces significant voltage transients on the output pin of the driver device and Gate of the power MOSFET.
- Wherever possible, parallel the source and return traces to take advantage of flux cancellation.
- · Separate power traces and signal traces, such as output and input signals.
- To minimize switch node transients and ringing, adding some gate resistance and/or snubbers on the power devices may be necessary. These measures may also reduce EMI.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of the driver is connected to the other circuit nodes such as source of power MOSFET and ground of PWM controller at one, single point. The connected paths must be as short as possible to reduce inductance and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT pin of the driver IC may corrupt the input signals of the driver IC. The ground plane must not be a conduction path for any high current (power stage) loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition to noise shielding, the ground plane can help in power dissipation as well
- External gate resistor and parallel diode-resistor combination may come in handy when replacing any gate driver IC with UCC27624-Q1 device in existing or new designs, specifically if they do not have the same drive strength.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 10.2 Layout Example



図 10-1. UCC27624-Q1 Layout Example

#### 10.3 Thermal Considerations

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a gate driver device to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced, while keeping the junction temperature within the specified limit. For detailed information regarding the thermal information table, please refer to the *Semiconductor and IC Package Thermal Metrics Application Note* (SPRA953).

Among the different package options available for the UCC27624-Q1 device, power dissipation capability of the DGN package is of particular mention. The VSSOP-8 (DGN) package offers thermal pad for removing the heat from the semiconductor junction through the bottom of the package. This pad is soldered to the copper on the printed circuit board directly underneath the device package, reducing the thermal resistance to a very low value. This allows a significant improvement in heat-sinking over the D package. The printed circuit board must be designed with thermal lands and thermal vias to complete the heat removal subsystem. Note that the exposed pads in the VSSOP-8 package are not directly connected to any leads of the package, however, PowerPAD is thermally connected to the substrate of the device. TI recommends to externally connect the exposed pads to GND pin of the driver IC in PCB layout.

## 11 Device and Documentation Support

## 11.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.4 Trademarks

PowerPAD<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 17-Sep-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| UCC27624QDGNRQ1  | ACTIVE     | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 150   | 624Q                    | Samples |
| UCC27624QDRQ1    | ACTIVE     | SOIC         | D                  | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 150   | 27624Q                  | Samples |
| UCC27624QDSDRQ1  | ACTIVE     | SON          | DSD                | 8    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 150   | 624QSD                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Sep-2024

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC27624-Q1:

• Catalog : UCC27624

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

3 X 3, 0.8 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated