# Functional Safety Information

# TMAG5123-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



### **Table of Contents**

| 1 Overview                                      |   |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           | ! |

### **Trademarks**

All trademarks are the property of their respective owners.



#### 1 Overview

This document contains information for the TMAG5123-Q1 (SOT-23 (3) package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The TMAG5123-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for the TMAG5123-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 10                                       |
| Die FIT rate                 | 9                                        |
| Package FIT rate             | 1                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: Motor control from table 11

Power dissipation: 205.2 mW
Climate type: World-wide table 8
Package factor (lambda 3): Table 17b

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 25 FIT             | 55°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the TMAG5123-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                                                  | Failure Mode Distribution (%) |
|------------------------------------------------------------------------------------|-------------------------------|
| Output stuck in HIGH state                                                         | 5                             |
| Output stuck in LOW state                                                          | 25                            |
| Output stuck in High-Z                                                             | 25                            |
| Magnetic Threshold error (B <sub>OP</sub> or B <sub>RP</sub> out of specification) | 45                            |



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TMAG5123-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Table 4-1. T | l Classification | of Failure Effects |
|--------------|------------------|--------------------|
|--------------|------------------|--------------------|

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| A     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the TMAG5123-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TMAG5123-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- T<sub>A</sub>= -40°C to +150°C
- $V_{CC} = 2.7 \text{ V to } 28 \text{ V}$

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                      | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCC      | 1       | A lot of current may be sourced external to the device, with the current only being limited by the source that supplies VCC. Device output stuck in HIGH state. | В                          |
| OUT      | 2       | Device not damaged and output stuck at LOW state.                                                                                                               | В                          |
| GND      | 3       | Normal Operation.                                                                                                                                               | D                          |

Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)           | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------|----------------------------|
| VCC      | 1       | OUT stuck in HIGH state.                             | В                          |
| OUT      | 2       | A transition to HIGH may be slow or not occur a all. | В                          |
| GND      | 3       | No damage, output stuck in HIGH state.               | В                          |

Copyright © 2022 Texas Instruments Incorporated



### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                              | Failure<br>Effect<br>Class |
|----------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCC      | 1       | 2-OUT      | The output will sink current limited by the power supply. The output signal will be pulled to VCC. If the device $B_{OP}$ threshold is triggered, the device may be damaged. If the ambient field remains below the $B_{RP}$ threshold, the device will not be damaged. | A                          |
| OUT      | 2       | 3-GND      | Device not damaged and output stuck in LOW state.                                                                                                                                                                                                                       | В                          |
| GND      | 3       | 1-VCC      | A lot of current may be sourced external to the device, with the current only being limited by the source that supplies VCC. Device output stuck in HIGH state.                                                                                                         | В                          |

# Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                              | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCC      | 1       | Normal Operation                                                                                                                                                                                                                                                        | D                          |
| OUT      | 2       | The output will sink current limited by the power supply. The output signal will be pulled to VCC. If the device $B_{OP}$ threshold is triggered, the device may be damaged. If the ambient field remains below the $B_{RP}$ threshold, the device will not be damaged. | А                          |
| GND      | 3       | A lot of current may be sourced external to the device, with the current only being limited by the source that supplies VCC. Device output stuck in HIGH state.                                                                                                         | В                          |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated