# UCC28730-Q1 Functional Safety FIT Rate, FMD and Pin FMA

Application Report



Literature Number: SLUAA93 NOVEMBER 2020



# **Table of Contents**

| 1 Overview                                      | 7 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |



Table of Contents www.ti.com

This page intentionally left blank.



www.ti.com Trademarks

## **Trademarks**

All trademarks are the property of their respective owners.



Trademarks www.ti.com

This page intentionally left blank.



This document contains information for UCC28730-Q1 (SOIC (7) package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram



Overview www.ti.com

UCC28730-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for UCC28730-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262                     | FIT (Failures Per 10 <sup>9</sup> Hours) |
|--------------------------------------------------|------------------------------------------|
| Total Component FIT Rate (50 mW, 100 mW, 150 mW) | 10, 11, 13                               |
| Die FIT Rate (50 mW, 100 mW, 150 mW)             | 3, 4, 5                                  |
| Package FIT Rate (50 mW, 100 mW, 150 mW)         | 7, 7 , 8                                 |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

· Mission Profile: Motor Control from Table 11

Power dissipation: 50 mW, 100 mW, and 150 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4

· EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



This page intentionally left blank.

10





The failure mode distribution estimation for UCC28730-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| 10.010 0 11 210 1 0.11010 1 |                               |
|-----------------------------|-------------------------------|
| Die Failure Modes           | Failure Mode Distribution (%) |
| DRV stuck low               | 34                            |
| DRV stuck high              | 20                            |
| Incorrect Vout regulation   | 17                            |
| No effect                   | 29                            |



This page intentionally left blank.

12



This section provides a Failure Mode Analysis (FMA) for the pins of the UCC28730-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| A     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Figure 4-1 shows the UCC28730-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the UCC28730-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- The UCC28730-Q1 is connected according to UCC28730-Q1 datasheet Figure 8-1 Simplified Application With Ground-Referenced Diode
- The VDD is considered as supply pin

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)      | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------|----------------------------|
| VDD      | 1       | Device is not function system will not startup. | В                          |



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground (continued)

|          |         | 21 1 mil mil tion 2 of the officer of cancer to officer (continuous)                                                                    |                            |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                              | Failure<br>Effect<br>Class |
| VS       | 2       | IC remains in input under voltage protection mode. The output of the Flyback converter remains at zero.                                 | В                          |
| CBC      | 3       | Cable compensation will be set at its highest value.                                                                                    | С                          |
| GND      | 4       | No effect.                                                                                                                              | D                          |
| CS       | 5       | When CS pin is shorted before the IC start-up, CS pin short protection. The output of the Flyback converter remains at zero.            | В                          |
|          |         | When CS pin is shorted after the IC already in operation, DRV remains high. Potential power stage damage and it might cause IC damange. | A                          |
| DRV      | 6       | DRV remains low. The output of the Flyback converter remains at zero.                                                                   | В                          |
| N/A      | 7       |                                                                                                                                         |                            |
| HV       | 8       | The VDD capacitor cannot be trickle charged and the converter will never startup.                                                       | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                             | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VDD      | 1       | No positive supply applied to device, device is not functional.                                                                        | В                          |
| VS       | 2       | IC remains in input under voltage protection mode. The output of the Flyback converter remains at zero.                                | В                          |
| CBC      | 3       | Cable compensation is reduced to It's minimal value.                                                                                   | С                          |
| GND      | 4       | Device damage                                                                                                                          | Α                          |
| CS       | 5       | When CS pin is shorted before the IC start-up, CS pin short protection. The output of the Flyback converter remains at zero.           | В                          |
|          |         | When CS pin is shorted after the IC already in operation, DRV remais high. Potential power stage damage and it might cause IC damange. | Α                          |
| DRV      | 6       | The output of the Flyback converter remains at zero.                                                                                   | В                          |
| N/A      | 7       |                                                                                                                                        |                            |
| HV       | 8       | The VDD capacitor cannot be trickle charged. Output of the converter remains at zero volts.                                            | В                          |

# Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Table 4 4.1 m. m. tier Beviee 1 me energe to Aajacene 1 m |         |            |                                                                                       |                            |
|-----------------------------------------------------------|---------|------------|---------------------------------------------------------------------------------------|----------------------------|
| Pin Name                                                  | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                            | Failure<br>Effect<br>Class |
| VDD                                                       | 1       | VS         | VS max voltage rating exceeded, device damaged, possible Flyback switch damage        | А                          |
| VS                                                        | 2       | CBC        | Cable compensation will not be stable, output voltage will not regulate correctly     | С                          |
| CBC                                                       | 3       | GND        | Cable compensation will be set at its highest value.                                  | С                          |
| GND                                                       | 4       | N/A        |                                                                                       |                            |
| CS                                                        | 5       | DRV        | CS max voltage rating will be exceeded, device damage, possible Flyback switch damage | А                          |
| DRV                                                       | 6       | N/A        |                                                                                       |                            |
| N/A                                                       | 7       | N/A        |                                                                                       |                            |
| HV                                                        | 8       | N/A        |                                                                                       |                            |

## Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------|----------------------------|
| VDD      | 1       | No Effect.                                 | D                          |



## Table 4-5. Pin FMA for Device Pins Short-Circuited to supply (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------|----------------------------|
| VS       | 2       | DRV remains low. Possible IC damage.                                                      | Α                          |
| CBC      | 3       | DRV remains low. Possible IC damage.                                                      | Α                          |
| GND      | 4       | No positive supply applied to device. Device is non-functional.                           | В                          |
| CS       | 5       | DRV remains low. Possible IC damage.                                                      | Α                          |
| DRV      | 6       | DRV remains high. Possible IC damage and Flyback switch damage.                           | Α                          |
| N/A      | 7       |                                                                                           |                            |
| HV       | 8       | The max rating of VDD will be exceeded, possible device damage and Flyback switch damage. | Α                          |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated