## TPS65310A-Design-Checklist

This tool is designed as an aid for customers of Texas Instruments related to their use of the TPS65381. This tool is provided "as is" and Texas Instruments makes no warranties, either express or implied, with regard to the tool or its output, and assumes no liability for applications assistance of the design of the user's products. User assumes all risk in the use of this tool.

(applies to TPS65310A-Q1)

| Pin Name | Pin # Type | Signal | Description                                                                                                                                                          | external circuit                                                                              | if not used        |
|----------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|
| VSSENSE  | 1 Analog   | I      | Input to monitor the battery line for under-voltage conditions. UV will be indicated by the IRQ pin.                                                                 | Typical resistor to input(Battery) voltage                                                    | n/a                |
| VIN      | 2 Power    | PWR    | Unprotected supply input for the base functionality and band gap 1. Supplied blocks are: RESET, WD, Wake, SPI, Temp Sensing, Voltage Monitoring and the Logic block. | Blocking cap to gnd min. 100nF                                                                | n/a                |
| GPFET    | 3 Digital  | 0      | Gate Driver external protection PMOS FET.                                                                                                                            | Gate of external protection Ptype-FET                                                         | open               |
| VINPROT  | 4 Power    | PWR    | Main input supply pin (Gate Drivers & Bandgap2)                                                                                                                      | Blocking cap to gnd min. 100nF at pin + 2.2uF + 47uF closed to the HS MOS transistor of BUCK1 | n/a                |
| HSCTRL   | 5 Analog   | 0      | High Side Gate driver output                                                                                                                                         | Gate of an external PMOS for LED                                                              | VIN                |
| HSSENSE  | 6 Analog   | I      | Sense Input High Side / LED                                                                                                                                          | shutn resistor to measure LED current                                                         | VIN                |
| WAKE     | 7 Digital  | I      | Wake Up Input ( Pull down )                                                                                                                                          |                                                                                               | leave open         |
| EXTSUP   | 8 Power    | PWR    | Optional LV input for gate driver supply                                                                                                                             | min. 100nF blocking cap. to GND as closed as possible to pin                                  | n/a                |
| VREG     | 9 Power    | PWR    | Internal regulator for gate driver supply (decoupling) and VREF.                                                                                                     | min. 2.2uF blocking cap to gnd + 100nF cap to gnd as closed as possible to pin                | n/a                |
| BOOT1    | 10 Power   | PWR    | The capacitor on these pins act as the voltage supply for the high side MOSFET gate drive circuitry.                                                                 | min. 100nF cap to PH1 as closed as possible to device                                         | n/a                |
| GU       | 11 Power   | PWR    | Gate Driver – high side FET                                                                                                                                          | Gate HS transistor(Ntype) BUCK1, short connection                                             | n/a                |
| PH1      | 12 Power   | PWR    | Switching Node - BUCK1 (floating ground for high side FET driver)                                                                                                    | HS/LS Transistor(Ntype) and cap of Buck1 converter                                            | n/a                |
| GL       | 13 Power   | PWR    | Gate Driver – low side FET                                                                                                                                           | Gate LS transistor(Ntype) BUCK1, short connection                                             | n/a                |
| PGND1    | 14 GND     | GND    | Ground for low side FET driver                                                                                                                                       |                                                                                               | n/a                |
| S1       | 15 Analog  | I      | Differential current sense inputs for BUCK1, S2 pull-down only active                                                                                                | Current sense resistor for BUCK1                                                              | n/a                |
| S2       | 16 Analog  | I      | in RAMP and ACTIVE state                                                                                                                                             | Current sense resistor for BUCK1                                                              | n/a                |
| VMON1    | 17 Analog  | ı      | Input pin for the independent voltage monitor at BUCK1                                                                                                               | Monitoring voltage divider BUCK1                                                              | n/a                |
| COMP1    | 18 Analog  | 0      | Error Amplifier output for the switching controller. External compensation network is connected to this node                                                         | compensation network BUCK1                                                                    | n/a                |
| VSENSE1  | 19 Analog  | ı      | Input for externally sensed voltage of the output using a resistor divider network from their respective output line to ground.                                      | Control voltage divider BUCK1                                                                 | n/a                |
| COMP5    | 20 Analog  | 0      | Error Amplifier output for the Boost switching controller. External compensation network is connected to this node                                                   | compensation network BOOST                                                                    | GND                |
| VSENSE5  | 21 Analog  | ı      | Input for externally sensed voltage of the Boost output using a resistor divider network from their respective output line to ground.                                | Control voltage divider BOOST                                                                 | VSENSE1            |
| PGND5    | 22 GND     | GND    | Power Ground Boost Converter                                                                                                                                         |                                                                                               | GND                |
| PH5      | 23 Power   | PWR    | Switching Node Boost                                                                                                                                                 | Coil and diode of BOOST converter                                                             | open               |
| VBOOST   | 24 Power   | ı      | Booster Output Voltage                                                                                                                                               | min 50uF cap. to GND                                                                          | open               |
| VT_REF   | 25 Analog  | 0      | Shutdown comparator reference output. Internally connected to DVDD, current-limited. When not in use can be connected to DVDD or left open.                          |                                                                                               | DVDD or leave open |
| PRESN    | 26 Digital | 0      | Peripherals Reset ( Open Drain )                                                                                                                                     |                                                                                               | n/a                |
| RESN     | 27 Digital | 0      | System Reset ( Open Drain )                                                                                                                                          |                                                                                               | n/a                |
| IRQ      | 28 Digital | 0      | Low Battery Interrupt Output in Operating Mode ( Open Drain )                                                                                                        |                                                                                               | n/a                |
| BOOT2    | 29 Power   | PWR    | The capacitor on these pins act as the voltage supply for the High-<br>Side MOSFET gate drive circuitry.                                                             | min. 100nF cap. to PH2 as closed as possible to device                                        | leave open         |

| VSUP2   | 30 Power   | PWR | Input Voltage Supply for Switch mode Regulator BUCK2                                                                                                                                                  | min. 10uF + 1uF blocking cap. to GND                                       | leave open |
|---------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------|
| PH2     | 31 Power   | PWR | Switching Node BUCK2                                                                                                                                                                                  | Coil and cap of Buck2 converter                                            | leave open |
| PGND2   | 32 GND     | GND | Power ground of synchronous converter BUCK2.                                                                                                                                                          |                                                                            | leave open |
| VMON2   | 33 Analog  | 1   | Input pin for the independent voltage monitor at BUCK2                                                                                                                                                | Monitoring voltage divider BUCK2                                           | VMON1      |
| COMP2   | 34 Digital | I.  | Compensation selection for the BUCK2 switching converter.                                                                                                                                             | low, open or high digital signal to define internal compenmsation of buck2 | GND        |
| VSENSE2 | 35 Analog  | ı   | Input for externally sensed voltage of the output using a resistor divider network from their respective output line to ground.                                                                       | Control voltage divider BUCK2                                              | leave open |
| VSENSE3 | 36 Analog  | ı   | Input for externally sensed voltage of the output using a resistor divider network from their respective output line to ground.                                                                       | Control voltage divider BUCK3                                              | leave open |
| СОМР3   | 37 Digital | ı   | Compensation selection for the BUCK3 switching converter.                                                                                                                                             | low, open or high digital signal to define internal compenmsation of buck3 | GND        |
| VMON3   | 38 Analog  | 1   | Input pin for the independent voltage monitor at BUCK3                                                                                                                                                | Monitoring voltage divider BUCK3                                           | VMON1      |
| PGND3   | 39 GND     | GND | Power ground of synchronous converter BUCK3                                                                                                                                                           |                                                                            | n/a        |
| PH3     | 40 Power   | PWR | Switching Node BUCK3                                                                                                                                                                                  | Coil and cap of Buck3 converter                                            | leave open |
| VSUP3   | 41 Power   | PWR | Input Voltage Supply for Switch mode Regulator BUCK3                                                                                                                                                  | min. 10uF + 1uF blocking cap. to GND                                       | leave open |
| воотз   | 42 Power   | PWR | The capacitor on these pins act as the voltage supply for the BUCK3 High-Side MOSFET gate drive circuitry.                                                                                            | min. 100nF cap. to PH3 as closed as possible to device                     | leave open |
| WD      | 43 Digital | I   | Watchdog input pin. WD is the trigger input coming from the MCU. (Pull down)                                                                                                                          |                                                                            | n/a        |
| CSN     | 44 Digital | - 1 | SPI – Chip select ( Pull up )                                                                                                                                                                         |                                                                            | leave open |
| SDI     | 45 Digital | 1   | SPI – Master Out Slave In ( Pull down )                                                                                                                                                               |                                                                            | leave open |
| SCK     | 46 Digital | 1   | SPI – Clock ( Pull down )                                                                                                                                                                             |                                                                            | leave open |
| SDO     | 47 Digital | 0   | SPI – Master In Slave Out - Push Pull Output supplied by VIO                                                                                                                                          |                                                                            | n/a        |
| VIO     | 48 Power   | PWR | Supply Input for the Digital Interface to the MCU. Voltage on this input will be monitored. If VIO falls below UV threshold a reset will be generated and the part enters Error Mode.                 | min. 100nF cap. as closed as possible to GND                               | n/a        |
| HSPWM   | 49 Digital | - 1 | High side / LED PWM Input ( Pull down )                                                                                                                                                               |                                                                            | leave open |
| VSUP4   | 50 Power   | PWR | Input Voltage Supply for Linear Regulator LDO                                                                                                                                                         | min. 1uF cap. as closed as possible to GND                                 | leave open |
| LDO     | 51 Power   | PWR | Linear regulated output (connect a low ESR ceramic output capacitor to this terminal)                                                                                                                 |                                                                            | leave open |
| VSENSE4 | 52 Analog  | ı   | Input for externally sensed voltage of the output using a resistor divider network from their respective output line to ground.                                                                       | Control voltage divider LDO                                                | VMON1      |
| VREF    | 53 Analog  | 0   | Accurate reference voltage output for peripherals on the system (e.g. ADC)                                                                                                                            | 1uF cap. as closed as possible to GND                                      | n/a        |
| VT      | 54 Analog  | ı   | Input pin for the comparator with shutdown functionality. This input can be used to sense an external NTC resistor to shut down the IC in case of TA too high / TA too low. Tie to GND if not in use. |                                                                            | GND        |
| DVDD    | 55 Power   | PWR | Internal DVDD output for decoupling                                                                                                                                                                   | 100nF + 1uF cap. as closed as possible to GND                              | n/a        |
| GND     | 56 GND     | GND | Analog GND, digital GND and substrate connection                                                                                                                                                      |                                                                            | n/a        |

SLVA609

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>