# Functional Safety Information TPS2H160-Q1 Functional Safety FIT Rate, FMD and Pin FMA

# **TEXAS INSTRUMENTS**

# **Table of Contents**

| 1 Overview                                      | .2 |
|-------------------------------------------------|----|
| 2 Functional Safety Failure In Time (FIT) Rates | .3 |
| 3 Failure Mode Distribution (FMD)               |    |
| 4 Pin Failure Mode Analysis (Pin FMA)           |    |
|                                                 |    |

# Trademarks

All trademarks are the property of their respective owners.



# 1 Overview

This document contains information for TPS2H160-Q1 (HTSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.





TPS2H160-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS2H160-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 16                                       |
| Die FIT Rate                 | 6                                        |
| Package FIT Rate             | 10                                       |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 500 mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category Reference FIT Rate Referen |        | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------|--------|----------------------------------|
| 5     | Digital, Analog, Mixed              | 25 FIT | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS2H160-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                             | Failure Mode Distribution (%) |
|-----------------------------------------------|-------------------------------|
| OUT1,2 open (HiZ)                             | 20%                           |
| OUT1,2 stuck on (VS)                          | 10%                           |
| OUT1,2 not in specification voltage or timing | 45%                           |
| Diagnostics not in specification              | 10%                           |
| Protect functions fails to trip               | 5%                            |
| Pin to Pin short any two pins                 | 5%                            |

# Table 3-1. Die Failure Modes and Distribution



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS2H160-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class Failure Effects |                                                             |  |
|-----------------------|-------------------------------------------------------------|--|
|                       |                                                             |  |
| A                     | Potential device damage that affects functionality          |  |
| В                     | No device damage, but loss of functionality                 |  |
| С                     | No device damage, but performance degradation               |  |
| D                     | No device damage, no impact to functionality or performance |  |

### Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the TPS2H160-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS2H160-Q1 data sheet.

**PWP** PowerPAD<sup>™</sup> Package





# PWP PowerPAD Package 16-Pin HTSSOP With Exposed Thermal Pad TPS2H160-Q1 Version B Top View



# Figure 4-1. Pin Diagram

The pin FMA is provided under the assumption that the device is operating under the specified ranges within the *Recommended Operating Conditions* section of the data sheet.

| Pin Name | Pin No.         | Description of Potential Failure Effect(s)                                             | Failure Effect<br>Class |
|----------|-----------------|----------------------------------------------------------------------------------------|-------------------------|
| INx      | 1,2             | Shutdown of corresponding channel                                                      | В                       |
| DIAG_EN  | 3               | Diagnostics will be disabled                                                           | В                       |
| NC       | 4,10            | Pin 4 is NC for Version A only. No effect                                              | D                       |
| FAULT    | 4               | Version B only: Fault status reported may be erroneous                                 | В                       |
| STx      | 5,6             | Version A only: Status being reported may be erroneous                                 | В                       |
| SEL      | 5               | Version B only: If DIAG_EN is high then channel 1's sense current output always on SNS | В                       |
| CS       | 6               | Version B only: Sense current not valid from CS pin                                    | В                       |
| CL       | 7               | Device will default to internal current limit                                          | С                       |
| GND      | 8               | Resistor/diode network will be bypassed if present                                     | В                       |
| THER     | 9               | Device will default to "auto-retry" mode when encountering thermal fault               | В                       |
| OUTx     | 11,12,15,<br>16 | Current limit of device will engage                                                    | В                       |
| VS       | 13,14           | Device will have no input supply and therefore not function                            | В                       |

## Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                     | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------|----------------------------|
| INx      | 1,2     | Corresponding channel will be shutdown and INx will be pulled down internally  | В                          |
| DIAG_EN  | 3       | Diagnostics will be disabled with device as pin will be pulled down internally | В                          |
| NC       | 4,10    | Pin 4 is NC for Version A only. No effect                                      | D                          |
| FAULT    | 4       | Version B only: Fault signal not reported                                      | В                          |



| Pin Name | Pin No.     | Description of Potential Failure Effect(s)                                                                         | Failure<br>Effect<br>Class |
|----------|-------------|--------------------------------------------------------------------------------------------------------------------|----------------------------|
| STx      | 5,6         | Version A only: STx pin cannot pull high and diagnostics cannot be reported                                        | В                          |
| SEL      | 5           | Version B only: Pin pulled low internally, however wrong SNS current potentially reported on CS if DIAG_EN is high | В                          |
| CS       | 6           | Correct CS current cannot be read                                                                                  | В                          |
| CL       | 7           | Channel 1 and 2 will not be able to provide output current                                                         | В                          |
| GND      | 8           | Loss of ground detection engages and device shuts off                                                              | В                          |
| THER     | 9           | Internally pulled down and device will default to "auto-retry" mode when encountering thermal fault                | В                          |
| OUTx     | 11,12,15,16 | No effect. If configured, open load detection will trigger                                                         | В                          |
| VS       | 13,14       | Device will have no input supply and therefore not function                                                        | В                          |

### Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| IN1      | 1       | IN2        | IN1 signal will affect IN2 signal and vice versa                                                                                                                 | В                          |
| IN2      | 2       | DIAG_EN    | IN2 signal will affect DIAG_EN signal and vice versa                                                                                                             | В                          |
| DIAG_EN  | 3       | NC         | Version A only. No effect                                                                                                                                        | D                          |
| DIAG_EN  | 3       | FAULT      | Version B only. Signal of DIAG_EN could affect FAULT signal and vice versa                                                                                       | В                          |
| NC       | 4       | ST1        | Version A only. No effect                                                                                                                                        | D                          |
| FAULT    | 4       | SEL        | Version B only. FAULT status could affect SEL signal and vice versa                                                                                              | В                          |
| ST1      | 5       | ST2        | Version A only. False ST1 status could be reported on ST2 and vice versa                                                                                         | В                          |
| SEL      | 5       | CS         | Version B only. Signal on SEL could affect signal on CS pin and vice versa                                                                                       | В                          |
| ST2      | 6       | CL         | Version A only. If ST2 is high then and channel 1 and channel 2 will not be able to provide output current. If ST2 is low the internal current limit will be set | В                          |
| CS       | 6       | CL         | Version B only. Voltage level on CS could cause erroneous current limit to be set on device                                                                      | В                          |
| CL       | 7       | GND        | Device will default to internal current limit                                                                                                                    | В                          |
| THER     | 9       | NC         | No effect                                                                                                                                                        | D                          |
| NC       | 10      | OUT2       | No effect                                                                                                                                                        | D                          |
| OUT2     | 11      | OUT2       | No effect                                                                                                                                                        | D                          |
| VS       | 13      | VS         | No effect                                                                                                                                                        | D                          |
| VSx      | 12,15   | VOUTx      | Output will be pulled supply voltage. Short-to-battery detection will be triggered if configured                                                                 | В                          |
| OUT1     | 15      | OUT1       | No effect                                                                                                                                                        | D                          |

# Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                               | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------|----------------------------|
| INx      | 1,2     | Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell                 | A                          |
| DIAG_EN  | 3       | Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell                 | A                          |
| NC       | 4,10    | Pin 4 is NC on Version A only. Pins not internally connected                                             | D                          |
| FAULT    | 4       | Version B only. Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell | A                          |
| SEL      | 5       | Version B only. Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell | A                          |

7

| Pin Name | Pin No.         | Description of Potential Failure Effect(s)                                                               | Failure<br>Effect<br>Class |
|----------|-----------------|----------------------------------------------------------------------------------------------------------|----------------------------|
| STx      | 5,6             | Version A only: Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell | A                          |
| CS       | 6               | Version B only: Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell | A                          |
| CL       | 7               | Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell                 | A                          |
| GND      | 8               | Supply power will be bypassed and device will not turn on                                                | В                          |
| THER     | 9               | Potential violation of absolute maximum rating of pin and possible breakdown of ESD cell                 | A                          |
| OUTx     | 11,12,15,1<br>6 | Output will be pulled supply voltage. Short-to-battery detection will be triggered if configured         | В                          |

### Table 4-5. Pin FMA for Device Pins Short-Circuited to supply (continued)

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated