# Application Brief Space-Grade, 100-krad, Window Comparator Circuit

Texas Instruments

## **Design Goals**

| Input Supply    | Comparator Output Status (OUT) |                                                | Radiation                 |                     |
|-----------------|--------------------------------|------------------------------------------------|---------------------------|---------------------|
| Operating Range | $26V \le V_{in} \le 30V$       | V <sub>in</sub> < 26V or V <sub>in</sub> > 30V | Total Ionizing Dose (TID) | SEL Immunity to LET |
| 20 V to 36 V    | $V_{out} = V_{pu}$             | V <sub>out</sub> = GND                         | 100 krad(Si)              | 85 MeV·cm²/mg       |

## **Design Description**

This application brief shows how to implement a voltage window comparator circuit, targeted to monitor a 28-V power rail, a spacecraft bus voltage commonly found in smaller aircraft. This wide single-supply window comparator circuit utilizes a dual open-collector comparator and 3 resistors to set the window voltage. A shunt regulator, TL1431-SP, is used to provide a reference voltage from the input voltage. Therefore, only a single power supply is utilized for the input portion of the circuit. The LM193AQML-SP was used for its open collector output, radiation specifications, and two channel count. Whenever the input voltage,  $V_{in}$ , is within the window of comparison (26 V to 30 V), the output of the circuit,  $V_{OUT}$ , is high. Whenever Vin is outside of the window of comparison, the  $V_{OUT}$  is pulled down to GND.



1



#### **Design Notes**

- 1. Select a high-voltage comparator with an open collector output stage.
- 2. Select a comparator with low input offset voltage to optimize accuracy.
- 3. Calculate values for the resistor divider so that  $V_{OUT}$  goes high whenever  $V_1$  crosses  $V_{REF}$  and goes low whenever  $V_2$  crosses  $V_{REF}$ .
- 4. Calculate R5 such that shunt regulator is within sink current specification for entire operating range.

#### **Design Steps**

- 1. Select a high-voltage comparator with an open collector output stage that can operate at the highest possible supply voltage. In this design, the highest input/supply voltage is 36 V.
- Determine an appropriate reference level, V<sub>REF</sub>, for the window comparator. The TL1431-SP internal reference voltage, 2.5 V, was used for ease of calculations. If another reference voltage were to be used with the TL1431-SP, a voltage divider would be needed between the cathode and anode of the shunt regulator, with V<sub>REF</sub> between the resistors.
- 3. Calculate the value of R<sub>5</sub>, the resistor across V<sub>IN</sub> and V<sub>REF</sub>, by relating V<sub>REF</sub> to the operating voltage range. Ensure that R<sub>5</sub> is at a level where the shunt regulator is sufficiently biased for the entire operating range. The current needed to bias the TL1431-SP, I<sub>Bias</sub>, has to be between 1 mA and 100 mA. A 4.7-kΩ resistor was chosen as it kept the bias current within this range for the entire voltage operating range.

$$I_{\text{Bias} (\text{Min})} = \frac{V_{\text{in} (\text{Min})} - V_{\text{Ref}}}{R_5} = \frac{20 \text{ V} - 2.5 \text{ V}}{4.7 \text{ k}\Omega} = 3.72 \text{ mA}$$

$$I_{\text{Bias (Max)}} = \frac{V_{\text{in (Max)}} - V_{\text{Ref}}}{R_5} = \frac{36 \text{ V} - 2.5 \text{ V}}{4.7 \text{ k}\Omega} = 7.12 \text{ mA}$$

Values between 350  $\Omega$  and 16 k $\Omega$  could be used in this design. Consideration was made to minimize the bias current, yet give some buffer from the 1 mA minimum specification. If V<sub>REF</sub> is seen to be noisy, a decoupling capacitor can be placed between the node and GND to filter out the noise.

4. The positive input to the top comparator,  $V_1$ , and the negative input to the bottom comparator,  $V_2$ , can be related to  $V_{in}$  through voltage division:

$$V_1 = V_{in} \left( \frac{R_2 + R_3}{R_1 + R_2 + R_3} \right), \quad V_2 = V_{in} \left( \frac{R_3}{R_1 + R_2 + R_3} \right)$$

The window comparator trips when V<sub>1</sub> passes V<sub>REF</sub> to output high, and again when V<sub>2</sub> passes V<sub>REF</sub> to output low. The comparator is low if V<sub>1</sub> is less than V<sub>REF</sub>. In this design, the window comparator will trip high when V<sub>in</sub> equals 26 V and trip low when V<sub>in</sub> equals 30 V; both while V<sub>REF</sub> equals 2.5 V.

$$2.5 = 26\left(\frac{R_2 + R_3}{R_1 + R_2 + R_3}\right) \rightarrow 10.4 = \frac{R_1 + R_2 + R_3}{R_2 + R_3}$$

2.5 = 30 
$$\left(\frac{R_3}{R_1 + R_2 + R_3}\right) \rightarrow 12 = \frac{R_1 + R_2 + R_3}{R_3}$$

5. Solve both equations from step 4 for  $(R_1+R_2+R_3)$  and substitute one equation for the other.

$$10.4 R_2 + 10.4 R_3 = R_1 + R_2 + R_3$$

 $12 R_3 = R_1 + R_2 + R_3$   $12 R_3 = 10.4 R_2 + 10.4 R_3$  $10.4 R_2 = 1.6 R_3 \rightarrow 6.5 R_2 = R_3$ 

6. Using the relationship obtained in step 5, solve for a relationship between R<sub>1</sub> and R<sub>2</sub>.

 $12 ( 6.5 R_2 ) = R_1 + R_2 + 6.5 R_2$ 

 $78 R_2 = R_1 + 7.5 R_2 \rightarrow 70.5 R_2 = R_1$ 

- 7. Using the equations derived in steps 5 and 6, size resistors R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub> accordingly. For this design, R<sub>2</sub> was set to be 2.55 k $\Omega$ , which meant R<sub>1</sub> and R<sub>3</sub> would be 179.775 k $\Omega$  and 16.575 k $\Omega$ , respectively. The magnitude of these resistors were chosen based off of the current consumption across the voltage divider (around 100 to 180 µA across the operating condition).
- Select a 5% tolerant resistor to act as the pullup resistor, R<sub>4</sub>, from the output of the window comparator to V<sub>PU</sub>. Size this component large enough to ensure the current sinked by the comparator is not large, but small enough that the leakage current drawn by the comparator output when high is not causing too large of a voltage drop.
- 9. The values obtained in step 7 were adjusted for 1% resistor tolerances to be 178 kΩ, 2.55 kΩ, and 16.5 kΩ for R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub>, respectively. Due to these changes, the window of comparison was shifted to trip earlier for overvoltage conditions and later for undervoltage conditions. In the *DC Simulation Results*, the window of comparison is between 25.8595 V and 29.856 V.

## **Design Simulations**

#### **DC Simulation Results**









## **References:**

1. SPICE Simulation File: http://www.ti.com/lit/zip/snom708.

# **Design Featured Comparator**

| LM193QML-SP                                       |                              |  |  |  |
|---------------------------------------------------|------------------------------|--|--|--|
| Vs                                                | 2 V to 36 V                  |  |  |  |
| V <sub>inCM</sub>                                 | 0 V to 34.5 V                |  |  |  |
| V <sub>OUT</sub>                                  | Open-Collector               |  |  |  |
| V <sub>os</sub>                                   | 5 mV                         |  |  |  |
| Ι <sub>Q</sub>                                    | 200 µA/channel               |  |  |  |
| t <sub>PD(HL)</sub>                               | 2.50 µs                      |  |  |  |
| TID Radiation Lot Acceptance<br>Test (RLAT) / RHA | 100 krad(Si)                 |  |  |  |
| TID Characterization (ELDRS-<br>Free)             | 100 krad(Si)                 |  |  |  |
| SEL Immune to LET                                 | SEL Immune (Bipolar process) |  |  |  |
| http://www.ti.com/product/LM193QML-SP             |                              |  |  |  |

#### **Design Featured Shunt Reference**

| TL1431-SP                    |                              |  |  |  |
|------------------------------|------------------------------|--|--|--|
| V <sub>KA</sub>              | 2.5 V to 36 V                |  |  |  |
| I <sub>KA</sub>              | 1 mA to 100 mA               |  |  |  |
| V <sub>I(ref)</sub>          | 2.5 V                        |  |  |  |
| Initial Accuracy             | 0.4%                         |  |  |  |
| TID                          | 100 krad(Si)                 |  |  |  |
| SEL Immune to LET            | SEL Immune (Bipolar process) |  |  |  |
| www.ti.com/product/TL1431-SP |                              |  |  |  |

# Design Alternate Comparator

|                                       | TLV1704-SEP                                | LM139AQML-SP                                |
|---------------------------------------|--------------------------------------------|---------------------------------------------|
| ٧ <sub>s</sub>                        | 2.2 V to 36 V                              | 2 V to 36 V                                 |
| V <sub>inCM</sub>                     | Rail-to-rail                               | 0 V to 34 V                                 |
| V <sub>OUT</sub>                      | Open-Collector, Rail-to-rail               | Open-Collector                              |
| V <sub>OS</sub>                       | 500 μV                                     | 2 mV                                        |
| ۱ <sub>Q</sub>                        | 55 µA/channel                              | 200 µA/channel                              |
| t <sub>PD(HL)</sub>                   | 460 ns                                     | 2.50 µs                                     |
| TID Characterization (ELDRS-<br>Free) | 30 krad(Si)                                | 100 krad(Si)                                |
| TID Radiation Lot Acceptance          | 20 krad(Si)                                | 100 krad(Si)                                |
|                                       | 40 Mal/ and 21 and                         |                                             |
| SEL IMMUNE to LEI                     | 43 Mev·cm²/mg                              | SEL Immune (Bipolar process)                |
|                                       | https://www.ti.com/product/<br>TLV1704-SEP | https://www.ti.com/product/<br>LM139AQML-SP |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated