

# Compatibility Considerations: Migrating From TMS570LS31x/21x or TMS570LS12x/11x to TMS570LS0914/0714 Safety Microcontrollers

**David Livingston** 

#### **ABSTRACT**

This application report provides a summary of the differences between the TMS570LS0914/0714 versus the TMS570LS31x/21x and TMS570LS12x/11x series of microcontrollers.

|   | Contents                                                           |   |
|---|--------------------------------------------------------------------|---|
| 1 | Introduction                                                       |   |
| 2 | Memory Configuration Differences                                   | 2 |
| 3 | Package Compatibility Considerations                               | 2 |
| 4 | Input/Output Considerations                                        | 6 |
| 5 | Module Compatibility Considerations                                | 6 |
| 6 | References                                                         |   |
|   | List of Tables                                                     |   |
| 1 | Memory Configuration Differences                                   | 2 |
| 2 | Functional Pin Compatibility Mapping                               | 3 |
| 3 | Low-EMI Differences Between LS0914/0714 vs LS31x/21x and LS12x/11x | 6 |



Introduction www.ti.com

#### 1 Introduction

The LS0914/0714 series incorporates a subset of the functionality incorporated on the LS31x/21x and LS12x/11x series. There are some enhancements implemented on the LS0914/0714 similar to the enhancements implemented on the TMS570LS12x/11x series vs the overall superset LS31x/21x series, while still maintaining application code compatibility to the overall superset series when the code is targeted to the subset functionality. An application written for the LS31x/21x or LS12x/11x series runs correctly on the LS0914/0714 series as long as only the common functions and features are exercised.

A product overview can be found in the Hercules Product Brochure that outlines content differences between all three series of devices.

## 2 Memory Configuration Differences

The memory configurations of each of the three series of microcontrollers are different. In each series, the memories are sized according to the targeted applications. Table 1 shows the primary memory spaces within each series of microcontrollers in order to highlight the differences.

**Memory Type** TMS570LS31x/21x TMS570LS12x/11x TMS570LS0914/0714 Flash: Program Memory 3MB/2MB 1.25MB/1MB 1MB/768MB Flash: Boot Sector 1 X 32kB Sector Up to 2 X 16kB Sectors Up to 2 X 16kB Sectors Flash: EEPROM Emulation 4 X 16kB Sectors 16 X 4kB Sectors 4 X 16kB Sectors CPU Data RAM Up to 256kB Up to 192kB Up to 128kB MibADC1 RAM 64 Result Buffers 64 Result Buffers 64 Result Buffers MibADC2 RAM 64 Result Buffers 64 Result Buffers 64 Result Buffers N2HET1 RAM 160 Instruction RAM 160 Instruction RAM 160 Instruction RAM N2HET RAM 160 Instruction RAM 160 Instruction RAM 160 Instruction RAM DCAN1 RAM 64 Mailboxes 64 Mailboxes 64 Mailboxes DCAN2 RAM 64 Mailboxes 64 Mailboxes 64 Mailboxes 64 Mailboxes DCAN3 RAM 64 Mailboxes 64 Mailboxes MibSPI1 RAM 128 Words 128 Words 128 Words MibSPI3 RAM 128 Words 128 Words 128 Words MibSPI5 RAM 128 Words 128 Words 128 Words FlexRav RAM 8kB Message RAM 8kB Message RAM N/A

**Table 1. Memory Configuration Differences** 

# 3 Package Compatibility Considerations

Both the LS31x/21x and LS12x/11x series of microcontrollers are supported in either a 337 ball grid array (337 BGA) or a 144-pin quad flat pack (144 QFP) package. The LS0914/0714 series of devices is available in pin compatible versions of the previously listed packages as well as the 100-pin quad flat pack (100 QFP) package compatible with the LS04x/03x series of devices.



### 3.1 Pin-Out Compatibility

Table 2 demonstrates how the default functional pins of the 100QFP package for the LS0914/0714 series map to the subset of default functional pins of the 144QFP on the LS31x/21x and LS12x/11x series of microcontrollers.

**Table 2. Functional Pin Compatibility Mapping** 

| LS0914/    | 0714 100PZ        | LS31x/21x and LS12x/11x 144PGE |                   | Comments                                                                                                                                                                                                  |
|------------|-------------------|--------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Number | Pin Name/Function | Pin Number                     | Pin Name/Function | Comments                                                                                                                                                                                                  |
| 1          | GIOA[0]/INT[0]    | 2                              | GIOA[0]/INT[0]    |                                                                                                                                                                                                           |
| 2          | GIOA[1]/INT[1]    | 5                              | GIOA[1]/INT[1]    |                                                                                                                                                                                                           |
| 3          | FLTP1             | 7                              | FLTP1             |                                                                                                                                                                                                           |
| 4          | FLTP2             | 8                              | FLTP2             |                                                                                                                                                                                                           |
| 5          | GIOA[2]/INT[2]    | 9                              | GIOA[2]/INT[2]    |                                                                                                                                                                                                           |
| 6          | VCCIO             | 10                             | VCCIO             |                                                                                                                                                                                                           |
| 7          | VSS               | 11                             | VSS               |                                                                                                                                                                                                           |
| 8          | GIOA[3]/INT[3]    | 12                             | CAN3TX            | GIOA[3:4]/INT[3:4] are not                                                                                                                                                                                |
| 9          | GIOA[4]/INT[4]    | 13                             | CAN3RX            | available in the 144PGE package of the superset devices. CAN3TX and CAN3RX used in GIO mode will allow functional compatibility.                                                                          |
| 10         | GIOA[5]/INT[5]    | 14                             | GIOA[5]/INT[5]    |                                                                                                                                                                                                           |
| 11         | N2HET[22]         | 15                             | N2HET[22]         |                                                                                                                                                                                                           |
| 12         | GIOA[6]/INT[6]    | 16                             | GIOA[6]/INT[6]    |                                                                                                                                                                                                           |
| 13         | VCC               | 17                             | VCC               |                                                                                                                                                                                                           |
| 14         | OSCIN             | 18                             | OSCIN             |                                                                                                                                                                                                           |
| 15         | KELVIN_GND        | 19                             | KELVIN_GND        |                                                                                                                                                                                                           |
| 16         | OSCOUT            | 20                             | OSCOUT            |                                                                                                                                                                                                           |
| 17         | VSS               | 21                             | VSS               |                                                                                                                                                                                                           |
| 18         | GIOA[7]/INT[7]    | 22                             | GIOA[7]/INT[7]    |                                                                                                                                                                                                           |
| 19         | N2HET[0]          | 25                             | N2HET[0]          |                                                                                                                                                                                                           |
| 20         | VSS               | 27                             | VSS               |                                                                                                                                                                                                           |
| 21         | VCC               | 29                             | VCC               |                                                                                                                                                                                                           |
| 22         | N2HET[2]          | 30                             | N2HET[2]          |                                                                                                                                                                                                           |
| 23         | SPI2nCS[0]        | 32                             | MibSPI5nCS[0]     | SPI2 is not available in the 144 PGE package for the superset devices. With an offset change and configuration of the MibSPI5 module in compatibility mode, pin functional compatibility can be realized. |
| 24         | TEST              | 34                             | TEST              |                                                                                                                                                                                                           |
| 25         | N2HET[4]          | 36                             | N2HET[4]          |                                                                                                                                                                                                           |
| 26         | N2HET[6]          | 38                             | N2HET[6]          |                                                                                                                                                                                                           |
| 27         | MibSPI1nCS[2]     | 40                             | MibSPI1nCS[2]     |                                                                                                                                                                                                           |
| 28         | VCCIO             | 42                             | VCCIO             |                                                                                                                                                                                                           |
| 29         | VSS               | 44                             | VSS               |                                                                                                                                                                                                           |
| 30         | VCC               | 45                             | VCC               |                                                                                                                                                                                                           |
| 31         | nPORRST           | 46                             | nPORRST           |                                                                                                                                                                                                           |
| 32         | VCC               | 49                             | VCC               |                                                                                                                                                                                                           |
| 33         | VSS               | 50                             | VSS               |                                                                                                                                                                                                           |



Table 2. Functional Pin Compatibility Mapping (continued)

| LS0914     | /0714 100PZ       | LS31x/21x and | LS12x/11x 144PGE  |                                                                                                                              |
|------------|-------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------|
| Pin Number | Pin Name/Function | Pin Number    | Pin Name/Function | Comments                                                                                                                     |
| 34         | MibSPI3SOMI       | 51            | MibSPI3SOMI       |                                                                                                                              |
| 35         | MibSPI3SIMO       | 52            | MibSPI3SIMO       |                                                                                                                              |
| 36         | MibSPI3CLK        | 53            | MibSPI3CLK        |                                                                                                                              |
| 37         | MibSPI3nENA       | 54            | MibSPI3nENA       |                                                                                                                              |
| 38         | MibSPI3nCS[0]     | 55            | MibSPI3nCS[0]     |                                                                                                                              |
| 39         | MibSPI1nCS[3]     | 3             | MibSPI1nCS[3]     |                                                                                                                              |
| 40         | ADIN[16]          | 58            | ADIN[16]          |                                                                                                                              |
| 41         | ADIN[17]          | 59            | ADIN[17]          |                                                                                                                              |
| 42         | ADIN[0]           | 60            | ADIN[0]           |                                                                                                                              |
| 43         | ADIN[7]           | 61            | ADIN[7]           |                                                                                                                              |
| 44         | ADIN[20]          | 64            | ADIN[20]          |                                                                                                                              |
| 45         | ADIN[21]          | 65            | ADIN[21]          |                                                                                                                              |
|            |                   | 66            | ADREFHI           | VCCAD and REFHI are                                                                                                          |
| 46         | VCCAD/ADREFHI     | 69            | VCCAD             | combined on the subset package. REFHI limited to a range of 3-3.6V                                                           |
|            |                   | 67            | ADREFHI           | VSSAD and REFLO are                                                                                                          |
| 47         | VSSAD/ADREFLO     | 68            | VSS               | combined on the subset package. REFLO limited to GND.                                                                        |
| 48         | ADIN[9]           | 70            | ADIN[9]           |                                                                                                                              |
| 49         | ADIN[1]           | 71            | ADIN[1]           |                                                                                                                              |
| 50         | ADIN[10]          | 72            | ADIN[10]          |                                                                                                                              |
| 51         | ADIN[2]           | 73            | ADIN[2]           |                                                                                                                              |
| 52         | ADIN[3]           | 74            | ADIN[3]           |                                                                                                                              |
| 53         | ADIN[11]          | 75            | ADIN[11]          |                                                                                                                              |
| 54         | ADIN[4]           | 76            | ADIN[4]           |                                                                                                                              |
| 55         | ADIN[5]           | 78            | ADIN[5]           |                                                                                                                              |
| 56         | ADIN[6]           | 80            | ADIN[6]           |                                                                                                                              |
| 57         | ADIN[8]           | 83            | ADIN[8]           |                                                                                                                              |
| 58         | ADEVT             | 86            | ADEVT             |                                                                                                                              |
| 59         | VSS               | -             | -                 | This subset pin has no direct matching pin in the 144QFE but can be connected directly to the common ground for the MCU      |
| 60         | VCCIO             | -             | -                 | This subset pin has no direct matching pin in the 144QFE but can be connected directly to the common 3.3 V rail for the MCU. |
| 61         | VCC               | 87            | VCC               |                                                                                                                              |
| 62         | CAN1TX            | 89            | CAN1TX            |                                                                                                                              |
| 63         | CAN1RX            | 90            | CAN1RX            |                                                                                                                              |
| 64         | N2HET[24]         | 91            | N2HET[24]         |                                                                                                                              |
| 65         | MibSPI1SIMO       | 93            | MibSPI1SIMO       |                                                                                                                              |
| 66         | MibSPI1SOMI       | 94            | MibSPI1SOMI       |                                                                                                                              |
| 67         | MibSPI1CLK        | 95            | MibSPI1CLK        |                                                                                                                              |
| 68         | MibSPI1nENA       | 96            | MibSPI1nENA       |                                                                                                                              |



**Table 2. Functional Pin Compatibility Mapping (continued)** 

| LS0914/0714 100PZ |                   | 100PZ LS31x/21x and LS12x/11x 144PGE |                   |                                                                                                                                                                                       |
|-------------------|-------------------|--------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Number        | Pin Name/Function | Pin Number                           | Pin Name/Function | Comments                                                                                                                                                                              |
| 69                | SPI2SOMI          | 98                                   | MibSPI5SOMI       | There is no SPI2 or                                                                                                                                                                   |
| 70                | SPI2SIMO          | 99                                   | MibSPI5SIMO       | MibSPI2 available in the                                                                                                                                                              |
| 71                | SPI2CLK           | 100                                  | MibSPI5CLK        | 144QFP superset package; therefore, the subset pins map to the MibSPI5 functionally equivalent pins. The SPI2 module on the subset device is limited to non-buffered 4-pin mode only. |
| 72                | VSS               | 102                                  | VSS               |                                                                                                                                                                                       |
| 73                | MibSPI1nCS[0]     | 105                                  | MibSPI1nCS[0]     |                                                                                                                                                                                       |
| 74                | N2HET[8]          | 106                                  | N2HET[8]          |                                                                                                                                                                                       |
| 75                | TMS               | 108                                  | TMS               |                                                                                                                                                                                       |
| 76                | nTRST             | 109                                  | nTRST             |                                                                                                                                                                                       |
| 77                | TDI               | 110                                  | TDI               |                                                                                                                                                                                       |
| 78                | TDO               | 111                                  | TDO               |                                                                                                                                                                                       |
| 79                | TCK               | 112                                  | TCK               |                                                                                                                                                                                       |
| 80                | RTCK              | 113                                  | RTCK              |                                                                                                                                                                                       |
| 81                | nRST              | 116                                  | nRST              |                                                                                                                                                                                       |
| 82                | nERROR            | 117                                  | nERROR            |                                                                                                                                                                                       |
| 83                | N2HET[10]         | 118                                  | N2HET[10]         |                                                                                                                                                                                       |
| 84                | ECLK              | 119                                  | ECLK              |                                                                                                                                                                                       |
| 85                | VCCIO             | 120                                  | VCCIO             |                                                                                                                                                                                       |
| 86                | VSS               | 121                                  | VSS               |                                                                                                                                                                                       |
| 87                | VSS               | 122                                  | VSS               |                                                                                                                                                                                       |
| 88                | VCC               | 123                                  | VCC               |                                                                                                                                                                                       |
| 89                | N2HET[12]         | 124                                  | N2HET[12]         |                                                                                                                                                                                       |
| 90                | N2HET[14]         | 125                                  | N2HET[14]         |                                                                                                                                                                                       |
| 91                | CAN2TX            | 128                                  | CAN2TX            |                                                                                                                                                                                       |
| 92                | CAN2RX            | 129                                  | CAN2RX            |                                                                                                                                                                                       |
| 93                | MibSPI1nCS[1]     | 130                                  | MibSPI1nCS[1]     |                                                                                                                                                                                       |
| 94                | LINRX (UARTRX)    | 131                                  | LINRX (UARTRX)    |                                                                                                                                                                                       |
| 95                | LINTX (UARTTX)    | 132                                  | LINTX (UARTTX)    |                                                                                                                                                                                       |
| 96                | VCCP              | 134                                  | VCCP              |                                                                                                                                                                                       |
| 97                | N2HET[16]         | 139                                  | N2HET[16]         |                                                                                                                                                                                       |
| 98                | N2HET[18]         | 140                                  | N2HET[18]         |                                                                                                                                                                                       |
| 99                | VCC               | 143                                  | VCC               |                                                                                                                                                                                       |
| 100               | VSS               | 144                                  | VSS               |                                                                                                                                                                                       |



#### 4 Input/Output Considerations

There are some low-EMI differences for output signals between the LS0914/0714 series vs the LS31x/21x and LS12x/11x series of microcontrollers. These are listed in Table 3.

Table 3. Low-EMI Differences Between LS0914/0714 vs LS31x/21x and LS12x/11x

| Low-EMI Name<br>LS0914/0714 | Low-EMI Output Buffer Signal<br>Hookup<br>LS0914/0714 | Low-EMI Name<br>LS31x/21x and LS12x/11x | Low-EMI Output Buffer Signal<br>Hookup<br>LS31x/21xand LS12x/11x |
|-----------------------------|-------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------|
| SPI2                        | N/A                                                   | SPI2                                    | GPREG1.1                                                         |
| TDI                         | N/A                                                   | TDI                                     | GPREG1.9                                                         |
| TEST                        | N/A                                                   | TEST                                    | GPREG1.12                                                        |
| AD1EVT                      | N/A                                                   | AD1EVT                                  | GPREG1.14                                                        |

#### 5 Module Compatibility Considerations

The LS0914/0714 series of microcontrollers are a subset of the features/functionality available on the LS12x/11x and LS31x/21x series of microcontrollers. As such, the majority of the software written for the superset devices, LS12x/11x and LS31x/21x, will be compatible with the LS0914/0714 series of microcontrollers. However, in some cases, features that are utilized in the superset devices need to be considered either during development of the software or during the porting process to the subset device. In addition, the LS0914/0714 series of microcontrollers has similar enhancements to key peripherals as the LS12x/11x series of microcontrollers. Some key feature differences and brief description of the peripheral enhancements are listed below.

#### 5.1 Feature differences on LS0914/0714 Series

The LS0914/0714 series of microcontrollers is a subset of the LS31x/21x and LS12x/11x series of microcontrollers. Some features are not included as a result of the simpler implementation.

#### 5.1.1 Feature Implementation Differences for the LS0914/0714 Series

Flash EEPROM emulation bank

The module IP used for the Flash EEPROM emulation is the same as the LS04x/03x series. This new bank is a 72-bit wide bank with slower access times than the bank used on super set series.

Wait States

The EWAIT parameter within the Flash Wrapper register set will need to be programmed according to the waitstates defines in the data sheet for LS0914/0714 series of microcontrollers.

Flash Topology

The number and size of each sector in bank 7 has changed from 4, 16kB sector to 16, 4kB, see the OTP Memory section in the TMS570LS0914/0714 16/32-Bit RISC Flash Microcontroller Technical Reference Manual (SPNU607).



www.ti.com References

Pin muxing/IOMM configuration

The PINMMR register assignments are mostly the same as the LS31x/21x and LS12x/11x series although there are some differences where modules were removed.

eQEP VIM interrupt mappings are different

The default eQEP VIM interrupt request is 110 on LS0914/0714 devices and 84 on LS04x/03x. Since the EQEP interrupt configuration is different, it results in software incompatibility. Also, in the LS0914/0714 devices, the eQEP module is present on SCR5 (similar to LS12x/11x), whereas, in LS04x/03x, it is present on the PCR. On LS04x/03x, there is a peripheral select bit that needs to be enabled before the eQEP can be used.

Power Domain States

In the LS0914/0714 devices, the Off state is equivalent to the Idle state in terms of power saving. From a programmer model perspective, users can still put a power domain into the Off state as if the power domain can be physically turned off.

**NOTE:** This device does not implement power switches to physically isolate the power domain from its power supply. Putting a power domain into the Off state has no effect to remove leakage power. For more details, see the *Power Domains* section in the *TMS570LS0914/0714 16/32-Bit RISC Flash Microcontroller Technical Reference Manual* (SPNU607).

Max Clock Speeds

LS0914/0714 devices performance will be similar to the LS12x/11x devices and faster than LS04x/03x. When migrating between series, see the device-specific data sheets.

#### 6 References

- TMS570LS0914/0714 16/32-Bit RISC Flash Microcontroller Technical Reference Manual (SPNU607)
- TMS570LS1227 16- and 32-Bit RISC Flash Microcontroller Data Manual (SPNS192)
- TMS570LS0432/0332 16- and 32-Bit RISC Flash Microcontroller Data Manual (SPNS186)
- TMS570LS0914 16- and 32-Bit RISC Flash Microcontroller Data Manual (SPNS225)
- TMS570LS0714 16- and 32-Bit RISC Flash Microcontroller Data Manual (SPNS226)



Revision History www.ti.com

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (November 2014) to A Revision  | Page |
|----|-----------------------------------------------------|------|
| •  | Removed ZWT package as this is no longer supported. | 2    |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products | Applications |
|----------|--------------|
| FIOUUCIS | Applications |

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity