# User's Guide AM64x/AM243x Evaluation Module



# **Table of Contents**

| 1 Introduction                                 |    |
|------------------------------------------------|----|
| 1.1 EVM Revisions and Assembly Variants        |    |
| 1.2 Inside the Box                             |    |
| 2 Important Usage Notes                        |    |
| 2.1 Power-On Usage Note                        |    |
| 2.2 EMC, EMI, and ESD Compliance               |    |
| 3 System Description                           |    |
| 3.1 Key Features                               |    |
| 3.2 Functional Block Diagram                   |    |
| 3.3 Power-On/Off Procedures                    |    |
| 3.3.1 Power-On Procedure                       |    |
| 3.3.2 Power-Off Procedure                      |    |
| 3.4 Peripheral and Major Component Description |    |
| 3.4.1 Clocking                                 |    |
| 3.4.1.1 Ethernet PHY Clock                     |    |
| 3.4.1.2 AM64x/AM243x Clock                     |    |
| 3.4.1.3 PCIe Clock                             |    |
| 3.4.2 Reset                                    |    |
| 3.4.3 Power                                    |    |
| 3.4.3.1 Power Input                            |    |
| 3.4.3.2 Reverse Polarity Protection            |    |
| 3.4.3.3 Current Monitoring                     |    |
| 3.4.3.4 Power Supply                           |    |
| 3.4.3.5 Power Sequencing                       |    |
| 3.4.3.6 AM64x/AM243x Power                     |    |
| 3.4.4 Configuration                            |    |
| 3.4.4.1 Boot Modes                             |    |
| 3.4.5 JTAG<br>3.4.6 Test Automation            |    |
| 3.4.7 UART Interfaces                          |    |
| 3.4.8 Memory Interfaces                        |    |
| 3.4.8.1 DDR4 Interface.                        |    |
| 3.4.8.2 MMC Interfaces                         |    |
| 3.4.8.3 OSPI Interface                         |    |
| 3.4.8.4 SPI EEPROM Interface.                  |    |
| 3.4.8.5 Board ID EEPROM Interface              |    |
| 3.4.9 Ethernet Interface                       |    |
| 3.4.9.1 DP83867 PHY Default Configuration.     |    |
| 3.4.9.2 DP83869 PHY Default Configuration.     |    |
| 3.4.9.3 Ethernet LED                           |    |
| 3.4.10 Display Interface                       |    |
| 3.4.11 USB 2.0 Interface                       |    |
| 3.4.12 PCIe Interface                          |    |
| 3.4.13 High Speed Expansion Interface          |    |
| 3.4.14 CAN Interface                           |    |
| 3.4.15 Interrupt                               |    |
| 3.4.16 ADC Interface                           |    |
| 3.4.17 Safety Connector                        |    |
| 3.4.18 SPI Interfaces                          |    |
| 3.4.19 I2C Interfaces                          |    |
| 3.4.20 FSI Interface                           | 58 |
|                                                |    |

1



| 4 Known Issues and Modifications                                | <u>59</u> |
|-----------------------------------------------------------------|-----------|
| 4.1 Issue 1 - Embedded XDS110 Connection to AM64x Target in CCS |           |
| 4.2 Issue 2 - DC Barrel Jack Warning when Hot-Plugging          |           |
| 4.3 Issue 3 - uSD Card Boot Not Working                         |           |
| 5 References                                                    |           |
| 6 Revision History                                              |           |
|                                                                 |           |

# List of Figures

| Figure 3-1. Top View of the AM64x/AM243x EVM Board                                      | 6                |
|-----------------------------------------------------------------------------------------|------------------|
| Figure 3-2. Bottom View of the AM64x/AM243x EVM Board                                   | <b>7</b>         |
| Figure 3-3. General Processor Board Functional Block Diagram                            | 9                |
| Figure 3-4. AM64x/AM243x EVM Clock Tree                                                 |                  |
| Figure 3-5. Overall Reset Architecture of the AM64x/AM243x EVM                          | 13               |
| Figure 3-6. Power Good LEDs                                                             | 16               |
| Figure 3-7. Power ON and OFF Sequencing                                                 | 17               |
| Figure 3-8. AM64x/AM243x Core Supply and Array Core Supply Options                      | 1 <mark>8</mark> |
| Figure 3-9. AM64x/AM243x EVM Schematic Excerpt, Boot Mode Selection Switches (SW2, SW3) | 20               |
| Figure 3-10. AM64x/AM243xEVM PCB, Boot Mode Selection Switches (SW2, SW3)               | 20               |
| Figure 3-11. JTAG Interface                                                             | 24               |
| Figure 3-12. Test Automation Header                                                     |                  |
| Figure 3-13. AM64x/AM243xUART Interfaces                                                |                  |
| Figure 3-14. AM64x/AM243x DDR4 Interface                                                | 30               |
| Figure 3-15. Micro SD Interface                                                         | <mark>31</mark>  |
| Figure 3-16. eMMC Interface                                                             | 32               |
| Figure 3-17. AM64x/AM243x OSPI Interface                                                | 33               |
| Figure 3-18. Ethernet Interface - CPSW Domain                                           |                  |
| Figure 3-19. Ethernet Interface - ICSSG Domain                                          |                  |
| Figure 3-20. AM64x/AM243xEthernet Interfaces - CPSW Ethernet Strap Settings             | 39               |
| Figure 3-21. AM64x/AM243x Ethernet Interfaces - ICSSG1 Ethernet Strap Settings          | 40               |
| Figure 3-22. AM64x/AM243x Ethernet Interfaces - ICSSG2 Ethernet Strap Settings          | 41               |
| Figure 3-23. AM64x/AM243x EVM Ethernet Interface LED                                    |                  |
| Figure 3-24. AM64x/AM243x USB 2.0 Host Interface                                        |                  |
| Figure 3-25. AM64x/AM243x PCIe Interface                                                |                  |
| Figure 3-26. AM64x/AM243x High Speed Expansion Connector                                | <mark>52</mark>  |
| Figure 3-27. AM64x/AM243x High Speed Expansion Connector - Part 1                       | 53               |
| Figure 3-28. AM64x/AM243x High Speed Expansion Connector - Part 2                       | 54               |
| Figure 3-29. AM64x/AM243x CAN Interfaces                                                | <mark>55</mark>  |
| Figure 3-30. AM64x/AM243x I2C Interfaces and Address Assignment of Peripherals          |                  |
| Figure 3-31. AM64x/AM243x FSI Interface                                                 |                  |
| Figure 4-1. AM64x/AM243x EVM Modification Label Location                                |                  |
| Figure 4-2. XDS110 CCS Connection Error Dialog                                          |                  |
| Figure 4-3. XDS110 debug reset utility command-line function                            |                  |
| Figure 4-4. MMC1 Schematics                                                             | <mark>61</mark>  |
| Figure 4-5. MMC1 Layout                                                                 | <mark>62</mark>  |
|                                                                                         |                  |

# List of Tables

| Table 1-1. AM64x/AM243x EVM PCB Design Revisions, and Asssembly Variants | 4  |
|--------------------------------------------------------------------------|----|
| Table 3-1. Source Clock Selection for the Clock Buffer                   | 12 |
| Table 3-2. VMAIN LED                                                     | 14 |
| Table 3-3. INA Devices I2C Slave Address                                 | 14 |
| Table 3-4. Power Test Points                                             | 15 |
| Table 3-5. Power LEDs                                                    | 16 |
| Table 3-6. SoC Power Supply                                              |    |
| Table 3-7. BOOTMODE Bits                                                 | 21 |
| Table 3-8. PLL Reference Clock Selection BOOTMODE[2:0]                   | 21 |
| Table 3-9. Boot Device Selection BOOTMODE[6:3]                           |    |
| Table 3-10. Primary Boot Media Configuration BOOTMODE[9:7]               | 22 |
| Table 3-11. Backup Boot Mode Selection BOOTMODE[12:10]                   | 22 |
| Table 3-12. Backup Boot Media Configuration BOOTMODE[13]                 |    |
| Table 3-13. Selection of HSE Connector and JTAG TRACE Functionality      | 23 |
| Table 3-14. TI20 Pin Connector (J25) Pin-Out                             | 23 |
| Table 3-15. TI 60-Pin Connector (J33) Pin-Out                            | 25 |
|                                                                          |    |



| Table 3-16. List of Signals Routed to Test Automation Header                         |    |
|--------------------------------------------------------------------------------------|----|
| Table 3-17. Test Automation Header (J38) Pin-out                                     |    |
| Table 3-18. Board ID Memory Header Information                                       |    |
| Table 3-19. Default Strap Setting of CPSW Ethernet PHY                               |    |
| Table 3-20. Default Strap Setting of ICSSG Ethernet PHYs                             |    |
| Table 3-21. Display Connector (J36) Pin-Out                                          |    |
| Table 3-22. PCle Jumper Options to Enable Root Complex and Endpoint Mode             |    |
| Table 3-23. PCIe Connector (J27) Pin-out                                             |    |
| Table 3-24. Selection of PRG0 Signals on Application Connector                       |    |
| Table 3-25. CAN (J31 and J32) Pin-out         Table 3-26. ADC Connector (J3) Pin-out | 54 |
| Table 3-26. ADC Connector (J3) Pin-out                                               | 55 |
| Table 3-27. Safety Connector Pinouts                                                 |    |
| Table 3-28. I2C Test Header (J5) Pin-out                                             | 56 |
| Table 3-29. I2C Test Header (J4) Pin-out.                                            |    |
| Table 3-30. FSI (J5) Connector Pin-out                                               |    |
| Table 4-1. AM64x/AM243x EVM Known Issues and Modifications                           |    |
|                                                                                      |    |

# Trademarks

Sitara $^{\scriptscriptstyle \rm TM}$  and Code Composer Studio $^{\scriptscriptstyle \rm TM}$  are trademarks of Texas Instruments.

Arm® and Cortex® are registered trademarks of Arm Limited.

All trademarks are the property of their respective owners.



# **1** Introduction

The TMDS64EVM/TMDS243EVM is a standalone test, development, and evaluation module (EVM) that lets developers evaluate the AM64x/AM243x functionality and develop prototypes for a variety of applications. The EVM implements either the Sitara<sup>™</sup> AM6442 MPU or the AM2434 MCU. Additional supporting components allow the user to make use of the various device interfaces including Industrial Ethernet, standard Ethernet, PCIe, Fast Serial Interface (FSI) and others to easily create prototypes. An on-board display makes use of AM64x/ AM243x serial peripheral interface (SPI) ports to provide the ability for local visual outputs in addition to the various LED provided. On-board current measurement capabilities are available to monitor power consumption for power-conscious applications. The supplied USB cable paired with embedded emulation logic allows for emulation and debugging using standard development tools such as Code Composer Studio<sup>™</sup> software from TI.



# 1.1 EVM Revisions and Assembly Variants

The various AM64x/AM243x EVM PCB design revisions, and assembly variants are listed in the table below. Specific PCB revisions are indicated in silkscreen on the PCB. Specific assembly variants are indicated with additional sticker labels.

| Table 1-1. | AM64x/AM243x EV | M PCB Design | Revisions | and Asssembly | <b>Variants</b> |
|------------|-----------------|--------------|-----------|---------------|-----------------|
|            |                 |              |           |               |                 |

| PCB Revision  | Assembly Variant | Revision and Assembly Variant Description  |
|---------------|------------------|--------------------------------------------|
| PROC101-004 C | N/A              | First Production Release of the AM64x EVM  |
| PROC101-005 C | N/A              | First Production Release of the AM243x EVM |

#### Note

Throughout this document, the AM6442 and AM2434 devices are interchangeable in diagrams and other tables, other than explicitly defined exception. The AM2434 MCU in the ALV package and the AM6442 MPU are footprint and pinout compatible and the PCB has been designed to accommodate both.



#### Note

For the board formerly known as AM64x/AM243x GP EVM, please see AM64x/AM243x EVM User's Guide (Rev. D)

#### Note

All AM64x/AM243x EVMs include high-security field-securable (HS-FS) silicon to customize keys and encryption for security applications.

## 1.2 Inside the Box

- EVM
- Micro-SD Card
- USB Cable (Type-A to Micro-B) for serial terminal/logging
- Ethernet Cable
- Quick Start Guide

Note

The maximum length of the IO cables shall not exceed 3 meters.

# 2 Important Usage Notes

# 2.1 Power-On Usage Note

#### CAUTION

To avoid high inrush currents and prevent possible damage to the AM64x/AM243x EVM components, the proper EVM power on and power off procedures are required. For more details, see Section 3.3.

# 2.2 EMC, EMI, and ESD Compliance

Components installed on the product are sensitive to Electric Static Discharge (ESD). TI recommends this product be used in an ESD controlled environment. An ESD controlled environment can include a temperature or humidity controlled environment to limit the buildup of ESD. TI also recommends to use ESD protection, such as wrist straps and ESD mats when interfacing with the product.

The product is used in the basic electromagnetic environment, such as in laboratory conditions, and the applied standard is as per EN IEC 61326-1:2021.



# **3 System Description**

J24-USB2.0 J21-ICSSG J14-CPSW uAB connector Ethernet Port Ethernet Port U U -FSI Connecto 32-MCAN1 Heade OLED Display CANO Hea J27-PCle Connector HSE Connector J15,J16,J17,J18 - Sync out J25-cTI20 JTAG and latch test headers Connector J8-VDD\_DDR4 SW2 – BOOTMODE Switch Current Measurement SW3 - BOOTMODE J5-SoC 12CO Switch Test Header J3-ADC SW4-SoC Warm RESET Connector SW5-GPIO Push Button J13-SoC\_DVDD1V8 SW6-MCU Warm RESET Current Measurement J4-SoC\_I2C1 Test Header SW7-PORz J11-VDDAR\_CORE Current Measurement J1-Safety Connector WE J6-12V DC Jack J19-SoC\_DVDD3V3 Current Measurement JG Toggle J26-FTDI USB J20-VDD Core J28-XDS110 For UART Ports Power Switch Current Measurement USB Connector J22-VDDA\_1V8 Current Measurement

The following sections describe the AM64x/AM243x EVM design. Top-down and bottom-up views of the PCB are provided in Figure 3-1 and Figure 3-2 for reference to major IC and connector component locations.

Figure 3-1. Top View of the AM64x/AM243x EVM Board





Figure 3-2. Bottom View of the AM64x/AM243x EVM Board

#### 3.1 Key Features

#### AM64x System-on-Chip (SoC):

 AM64x combines two instances of Sitara's gigabit TSN-enabled PRU-ICSSG with up to two Arm<sup>®</sup> Cortex<sup>®</sup>-A53 cores, up to four Cortex-R5F MCUs, and a single Cortex-M4F MCU

#### AM243x Microcontroller (MCU):

 AM243x combines two instances of Sitara's gigabit TSN-enabled PRU-ICSSG with up to two Cortex-R5F MCU, and a single Cortex-M4F MCU

#### Memory

- · 2GB DDR4 supporting data rate up to 1600MT/s
- 16GB eMMC Flash which can support HS400 speed of operation
- Micro Secure Digital (SD) Card with UHS-1 support
- 1 Kbit Serial Peripheral Interface (SPI) EEPROM
- 512 Mbit OSPI EEPROM
- 1 Mbit Inter-Integrated Circuit (I2C) Boot EEPROM

#### I/O Interface:

- One CPSW Gigabit Ethernet port and two Industrial Ethernet ports based on the Gigabit Industrial Communication Subsystem (PRU-ICSS-Gb) paired with Texas Instruments Gigabit Ethernet PHY
- · One USB2.0 interface with Micro AB connector

#### Expansion Bus:

- 10051922-1410ELF 14-Pin FPC connector to interface with the OSD9616P0992-10 display
- High Speed Expansion (HSE) connector to connect application cards
- 2x5 header 67997-410HLF FSI connector to connect with the C2000 EVM
- x4 PCIe connector to support 1 lane PCIe Card

7



#### Debug:

- XDS110 On-Board Emulator
- Supports 20-pin JTAG connection from external emulator
- Automatic selection between on-board and external emulator (higher priority)
- Quad port Universal Asynchronous Receiver/Transmitter (UART) to USB circuit over microB USB connector
- Two I2C ports SoC\_I2C0 and SoC\_I2C1 connected to test headers for peripheral testing of the AM64x device
- 4x Push Buttons:
  - 1x SoC Warm RESET
  - 1x User GPIO
  - 1x MCU Warm RESET
  - 1x MCU/SoC PORz RESET

## **Power Supply:**

#### Note

Please make sure that the user is using the appropriately sized DC barrel jack for the particular EVM revision, as these have changed from the board, known as TMDS64GPEVM. A GP EVM Power Supply can be adapted to this revision by using an adapter of part number DC PLUG-P1J-P1M

- DC Input: 12 V
- Center positive 5.5mm x 2.5mm x 9.5mm Barrel Jack.
  - Recommended mating connector PJ-080BH.
  - Recommended Power Supply GlobTek Inc. RR9LE5000LCPCIMR6B (IEC 320-C6 adapter cords sold separately).
- Status Output: LEDs to indicate power status
- INA devices for current monitoring

# Compliance:

- RoHS Compliant
- REACH Compliant



# 3.2 Functional Block Diagram

Figure 3-3 shows the functional block diagram of the AM64x/AM243x EVM.



Figure 3-3. General Processor Board Functional Block Diagram

Note

Diagram is compatible with both the AM6442 MPU and the AM2434 MCU version of the system.

9



# 3.3 Power-On/Off Procedures

Power to the EVM is provided through an external AC/DC converter providing 12 Volt, 5 A (max) DC voltage to the J6 power jack.

See the *Power Supply* list in Key Features for TI's recommendation on an appropriate AC/DC power converter for the user's EVM revision.

#### CAUTION

To avoid high inrush currents, and prevent possible damage to the AM64x/AM243x EVM components, the following EVM power on and power off procedures must be utilized.

#### 3.3.1 Power-On Procedure

1. Place EVM power (SW1) switch in OFF position as shown in the figure below.



2. Place EVM boot switch selectors (SW2, SW3) into selected boot mode. For more details, see Boot Modes.



3. Attach 12 V AC/DC regulator plug to EVM power jack (J6), but do not power converter from AC power.



4. Apply AC power to AC/DC converter. 12 V power LED (LD6 and LD12) illuminates.



5. Place EVM power **(SW1)** switch in **ON** position as shown below.



6. Visually inspect LED against reference photo above. The following LED is illuminated:
LD1, LD2, LD3, LD4, LD6, LD7, LD8, LD9, LD10, LD15, LD24, LD25

## Note

If using an AM243x EVM, LD2 is not illuminated.

#### 3.3.2 Power-Off Procedure

- 1. Switch EVM power switch (SW1) to OFF position.
- 2. Disconnect AC power from AC/DC converter.
- 3. Remove DC power plug from EVM power jack (J6).



# 3.4 Peripheral and Major Component Description

The following sections provide an overview of the different interfaces and circuits on the AM64x/AM243x EVM.

#### 3.4.1 Clocking

#### 3.4.1.1 Ethernet PHY Clock

A clock generator of part number **CDCLVC1310** is used to drive 25 MHz clock to the Ethernet PHYs. CDCLVC1310 is a 1:10 LVCMOS clock buffer, which takes 25 MHz crystal/LVCMOS reference input and provides ten 25 MHz LVCMOS clock outputs. The source for the clock buffer is either the CLKOUT0 pin from the SoC or a 25 MHz oscillator (**ASFLMB-25.000MHZ-LY-T**), the selection is made using a set of resistors. This selection can be made through the select lines of the clock buffer.

- 1. **IN\_SEL0, IN\_SEL1 = [00]** for selecting CLKOUT0.
- 2. IN\_SEL0, IN\_SEL1 = [01] for selecting oscillator input. This is the default condition.

The resistor termination for single ended Crystal input is provided as per device-specific data sheet.

| Table 3-1. Source Clock Selection for the Clock Buffer |         |                     |           |            |
|--------------------------------------------------------|---------|---------------------|-----------|------------|
| IN_SEL1                                                | IN_SEL0 | Clock Chosen        | Mount     | Unmount    |
| 0                                                      | 0       | EXT_REFCLK from SoC | R40, R45  | R248, R253 |
| 1                                                      | 0       | Oscillator input    | R253, R40 | R45, R248  |



#### Figure 3-4. AM64x/AM243x EVM Clock Tree

| Note                                                  |  |
|-------------------------------------------------------|--|
| Resistors that are marked with red color box are DNI. |  |

#### 3.4.1.2 AM64x/AM243x Clock

Crystal of 25 MHz (**ABM10W-25.0000MHZ-8-K1Z-T3**) is provided on EVM as reference clock for the AM64x/ AM243x device. An optional output from the buffer driving the AM64x/AM243x is provided. Selection of clock for SoC is done using resistors. By default, an output from clock buffer SoC\_CLKIN is provided to SoC.

#### 3.4.1.3 PCIe Clock

The PCIe reference clock to the SoC is provided by the PCIe slot connector when the processor is configured as downstream port. PCIe reference clock from the SoC (SERDES0\_REFCLK0) is provided to the PCIe slot connector during root complex mode of operation.

## 3.4.2 Reset

The AM64x/AM243x device has the following reset signals:

- RESET\_REQz is the warm reset input for MAIN domain.
- RESETSTATz is the warm reset status output for MAIN domain.
- PORz\_OUT is the power ON reset status output from MAIN and MCU domain.
- MCU PORz is the power ON/Cold Reset input for MCU and MAIN domain.
- MCU\_RESETz is the Warm Reset input for MCU domain.
- MCU\_RESETSTATz is the Warm Reset status output for MCU domain.

The two supervisor outputs and reset from JTAG are input to an AND gate to generate the PORz signal. This PORz, the CONN\_MCU\_PORz from safety connector, and PCIe\_MCU\_PORz from PCIe connector are input to another AND gate to generate the MCU\_PORz signal.

Three push button switches are available to provide reset for MCU\_PORz, MCU\_RESETz and RESET\_REQz.

Warm reset can also be applied through Test automation header or manual reset switches SW4(SoC) and SW6(MCU).

MCU\_PORz input can be applied though switch SW7.

The CONN\_MCU\_RESETz and CONN\_MCU\_PORz from the safety connector are routed to MCU\_RESETz and MCU\_PORz respectively thereby providing option for safety connector to create a warm reset and a cold reset as shown in the Figure 3-5.

Most peripheral resets are *ANDED* with the RESETSTATz output from the SoC along with a GPIO control as shown in Figure 3-5. This verifies that the peripheral reset is asserted until the SoC is out of reset and allows the AM64x to manually assert reset to the peripheral.



Figure 3-5. Overall Reset Architecture of the AM64x/AM243x EVM



#### 3.4.3 Power

#### 3.4.3.1 Power Input

The following sections describe the power distribution network topology that supplies the EVM board, supporting components and reference voltages.

The AM64x/AM243x EVM board includes a power fix based on discrete power supply components. The initial stage of the power supply is 12 V from a barrel jack connector with part reference J6. J6 supports 8 A current rating and necessary diodes for reverse polarity protection and voltage surge protection. The 12 V input (VMAIN) of the EVM that is used to generate all necessary voltages required by the EVM.

A ON/OFF switch with part reference SW1 is provided to turn ON/OFF the EVM by connecting this switch to Enable pin of LM5140, thereby, allowing the switch to turn on or off the board based on the switch position. The board is in off condition when switch is grounded position 1-2 and in on condition when the switch is in position 2-3. Additionally, GPIO from the test automation header is also connected to the switch to control ON/OFF of the EVM through he test automation board. A fault indication LED LD5 is in ON status in case of reverse polarity. LD6 is in ON status to indicate VMAIN power good.

Note

The Switch SW1 does not turn off VMAIN. Switch SW1 only disables the VCC\_5V0 output of LM5140 from which all other power supplies are derived.

#### 3.4.3.2 Reverse Polarity Protection

A Schottky barrier rectifier with reference D3 is kept for reverse polarity protection, which has an average forward current:  $IF(AV) \le 15$  A, reverse voltage:  $VR \le 45$  V. LD6 status gives power polarity.

| Table 5-2. VMAIN LED |                         |                     |  |
|----------------------|-------------------------|---------------------|--|
| LED                  | ON Status               | OFF Status          |  |
| LD5                  | Power polarity reversed | Power polarity good |  |
| LD6                  | Board Power on          | Board Power off     |  |

#### Table 3-2. VMAIN LED

#### 3.4.3.3 Current Monitoring

INA226 power monitor devices are used to monitor current and voltage of various power rails of AM64x/AM243x processor. The INA226 interfaces to the AM64x/AM243x through I2C interface. Four terminal, high precision shunt resistors are provided to measure load current.

| Power Source | Supply Net  | Slave Address<br>(IN HEX) | Value of the Shunt Connected to the Supply Rail |
|--------------|-------------|---------------------------|-------------------------------------------------|
| VCC_CORE     | VDD_CORE    | 40                        | 2 mΩ ±1%                                        |
| VDD_0V85     | VDDAR_CORE  | 41                        | 10 mΩ ± 0.5%                                    |
| VCC_3V3_SYS  | SoC_DVDD3V3 | 4C                        | 10 mΩ ± 0.5%                                    |
| VCC1V8       | SoC_DVDD1V8 | 4B                        | 10 mΩ ± 0.5%                                    |
| VDDA1V8      | VDDA_1V8    | 4E                        | 10 mΩ ± 0.5%                                    |
| VCC1V2_DDR   | VDD_DDR4    | 46                        | 10 mΩ ± 0.5%                                    |

# 3.4.3.4 Power Supply

The EVM utilizes an array of DC-DC converters to supply the various memories, clocks, SoC and other components on the card with the necessary voltage and the power required. Table 3-5 gives power-good LEDs provided on EVM board to give users positive confirmation of the status of output of each supply.

Test points for each power outputs are provided on the EVM Board and are mentioned in the below Table 3-4.

| SI.No | Power Supply  | Test Point | Voltage               |
|-------|---------------|------------|-----------------------|
|       | Top Si        | de         |                       |
| 1     | VMAIN         | TP81       | 12 V                  |
| 2     | VCC_5V0       | TP18       | 5 V                   |
| 3     | VCC3V3_PREREG | TP12       | 3.3 V                 |
| 4     | VCC_3V3_SYS   | TP44       | 3.3 V                 |
| 5     | VDD_2V5       | TP6        | 2.5 V                 |
| 6     | VDD_1V1       | TP28       | 1.1 V                 |
| 7     | VDDA1V8       | TP29       | 1.8 V                 |
| 8     | VDD_CORE      | TP14       | 0.75 V <sup>(1)</sup> |
| 9     | VCC_CORE      | TP23       | 0.75 V                |
| 10    | VDD_0V85      | TP8        | 0.85 V                |
| 11    | VDDAR_CORE    | TP10       | 0.85 V                |
| 12    | VCC1V2_DDR    | TP4        | 1.2 V                 |
| 13    | VDD_2V8       | TP99       | 2.8 V                 |
| 14    | VCC3V3_TA     | TP96       | 3.3 V                 |
| 15    | VDD_1V0       | TP56       | 1 V                   |
| 16    | VPP_DDR_2V5   | TP47       | 2.5 V                 |
| 17    | VDDR_VTT      | TP48       | 0.6 V                 |
| 18    | VCC1V8        | TP51       | 1.8 V                 |
| 19    | VPP_1V8       | TP52       | 1.8 V                 |

Table 3-4. Power Test Points

(1) AM243x EVM is 0.85 V.



| Table 3-5. Power LEDs |                    |         |  |  |
|-----------------------|--------------------|---------|--|--|
| SI.No                 | Power Supply       | LED REF |  |  |
|                       | Before SW1 TURN ON |         |  |  |
| 1                     | VMAIN              | LD6     |  |  |
| 2                     | VCC3V3_TA          | LD24    |  |  |
|                       | After SW1 TURN ON  |         |  |  |
| 3                     | VCC_5V0            | LD15    |  |  |
| 4                     | VCC3V3_PREREG      | LD4     |  |  |
| 5                     | VCC_3V3_SYS        | LD9     |  |  |
| 6                     | VDD_2V5            | LD1     |  |  |
| 7                     | VDD_1V1            | LD10    |  |  |
| 8                     | VDDA1V8            | LD8     |  |  |
| 9                     | VDD_CORE           | LD2     |  |  |
| 10                    | VCC_CORE           | LD7     |  |  |
| 11                    | VDD_2V8            | LD25    |  |  |
| 12                    | VCC1V2_DDR         | LD3     |  |  |



Figure 3-6. Power Good LEDs



# 3.4.3.5 Power Sequencing

Figure 3-7 shows the Power Up and Power Down sequence of all the Power supplies present on the EVM Board.



Figure 3-7. Power ON and OFF Sequencing

# 3.4.3.6 AM64x/AM243x Power

The Core voltage of the AM64x/AM243x can be powered by 0.75 V or 0.8 V or 0.85 V based on the power optimization requirement. TI recommends to use a single voltage source when the SoC Core voltage (VDD\_CORE) and SoC Array Core Voltage (VDDR\_CORE) and other array core voltages (VDDA\_0P85\_SERDES0\_C, VDDA\_0P85\_SERDES0, VDDA\_0P85\_USB0, VDD\_DLL\_MMC0, VDD\_MMC0) is 0.85 V. In cases where the SoC Core voltage is required to be 0.75 V or 0.8 V and SoC Array Core Voltage and other Array Core voltages is required to be 0.85 V, there needs to be separate voltage supply for the SoC Core voltage and an separate supply for the SoC Array Core voltages.

This EVM has a provision for providing single voltage supply or different voltage supply to the SoC Core and SoC Array Core and other Array Core Voltages and based requirement. This can be configured by the placement of resistors as mentioned in Figure 3-8.



Figure 3-8. AM64x/AM243x Core Supply and Array Core Supply Options

#### Note

- PROC101x-001 BOM variant, implements the AM6442 and requires 0.75 V supplied to the VDD\_CORE and 0.85 V supplied to VDDR\_CORE. In this variant R2 and R4 are installed by default and VDD\_CORE supply (U25) is setup for 0.75 V operation.
- PROC101x-002 BOM variant, implements the AM2434 and requires 0.85 V supplied to VDD\_CORE and VDDR\_CORE. In this variant R1 and R3 are installed by default and VDD\_CORE supply (U25) is setup for 0.85 V operation.

| SI.No. | Power Supply    | SoC Supply Rails        | IO Power Group | Power |
|--------|-----------------|-------------------------|----------------|-------|
| 1      | VDDA_CORE       | VDDA_0P85_SERDES<br>0   | SERDES0        | 0.85  |
|        |                 | VDDA_0P85_SERDES<br>0_C |                | 0.85  |
|        |                 | VDDA_0P85_USB0          | USB0           | 0.85  |
|        |                 | VDD_MMC0                | MMC0           | 0.85  |
| 2      | SoC_DVDD3V3     | VDDS_MCU                | MCU            | 3.3   |
|        |                 | VDDA_3P3_USB0           | USB0           | 3.3   |
|        |                 | VDDSHV0                 | General        | 3.3   |
|        |                 | VDDSHV1                 | PRG0           | 3.3   |
|        |                 | VDDSHV2                 | PRG1           | 3.3   |
|        |                 | VDDSHV3                 | GPMC           | 3.3   |
| 3      | VDDA_1V8_MCU    | VDDA_MCU                | MCU            | 1.8   |
| 4      | VDDA_MCU_ADC    | VDDA_ADC                | ADC0           | 1.8   |
| 5      | VDDA_1V8_SERDES | VDDA_1P8_SERDES0        | SERDES0        | 1.8   |
| 6      | VDDA_1V8_USB0   | VDDA_1P8_USB0           | USB0           | 1.8   |
| 7      | VDDA_1V8        | VDDS_OSC                | OSC0           | 1.8   |
|        |                 | VDDA_TEMP_0/1           |                | 1.8   |
|        |                 | VDDA_PLL_0/1/2          |                | 1.8   |
| 8      | VDD_DDR4        | VDDS_DDR                | DDR0           | 1.2   |
|        |                 | VDDS_DDR_C              |                | 1.2   |
| 9      | SOC_DVDD1V8     | VDDSHV4                 | FLASH          | 1.8   |
|        |                 | VDDS_MMC0               | MMC0           | 1.8   |
| 10     | VDDSHV_SD_IO    | VDDSHV5                 | MMC1           | 1.8   |

The SoC has different IO groups. Each IO group is powered by specific power supplies as shown in Table 3-6.

# 3.4.4 Configuration

#### 3.4.4.1 Boot Modes

The boot mode for the EVM is defined by either a bank of switches **SW2** and **SW3** or by the I2C buffer (**U96**) connected to the test automation connector (**J38**). All the boot mode pins have a weak pull-down resistor and a switch capable of connecting to a strong pull up resistor. Switch set to "ON" corresponds to logic "HIGH" while "OFF" corresponds to logic "LOW".

For a full description of all AM64x SoC supported bootmodes, see the AM64x Sitara<sup>™</sup> Processors Data Manual and AM64x Processors Silicon Revision 1.0 Texas Instruments Families of Products Technical Reference Manual.

The following boot modes are supported by EVM (and subject to change):

- 1. OSPI
- 2. MMC1 SD Card
- 3. MMC0 eMMC installed
- 4. USB boot using host mode with bulk storage. USB 2.0 mass storage using FAT16/32 (thumb drive)
- 5. USB device boot DFU
- 6. UART
- 7. No-Boot





Figure 3-9. AM64x/AM243x EVM Schematic Excerpt, Boot Mode Selection Switches (SW2, SW3)



Figure 3-10. AM64x/AM243xEVM PCB, Boot Mode Selection Switches (SW2, SW3)

The BOOTMODE pins provide means to select the boot mode before the device is powered up. The pins are divided into the following categories:

**Note** The following bit pattern is reversed in the table from the switch order.



#### Table 3-7. BOOTMODE Bits

| Bit 15 | Bit 14 | Bit 13                           | Bit 12 | Bit 11    | Bit 10 | Bit 9 | Bit 8              | Bit 7 | Bit 6 | Bit 5     | Bit 4    | Bit 3 | Bit 2 | Bit 1     | Bit 0 |
|--------|--------|----------------------------------|--------|-----------|--------|-------|--------------------|-------|-------|-----------|----------|-------|-------|-----------|-------|
| RSVD   | RSVD   | Backup<br>Boot<br>Mode<br>Config | Back   | up Boot I | Mode   | Prima | ary Boot<br>Config | Mode  | F     | Primary B | soot Mod | e     | F     | PLL Confi | g     |

**BOOTMODE[2:0]** - Denote system clock frequency for PLL configuration. By default, these bits are set for 25 MHz.

#### Table 3-8. PLL Reference Clock Selection BOOTMODE[2:0]

| SW2.3 | SW2.2 | SW2.1 | PLL REF CLK (MHz) |
|-------|-------|-------|-------------------|
| off   | off   | off   | 19.2              |
| off   | off   | on    | 20                |
| off   | on    | off   | 24                |
| off   | on    | on    | 25                |
| on    | off   | off   | 26                |
| on    | off   | on    | 27                |
| on    | on    | off   | RSVD              |
| on    | on    | on    | RSVD              |

**BOOTMODE[6:3]** - This provides primary boot mode configuration to select the requested boot mode after POR, that is, the peripheral/memory to boot from.

| SW2.7 | SW2.6 | SW2.5 | SW2.4 | Primary Boot Device<br>Selected |  |  |
|-------|-------|-------|-------|---------------------------------|--|--|
| off   | off   | off   | off   | RSVD                            |  |  |
| off   | off   | off   | on    | OSPI                            |  |  |
| off   | off   | on    | off   | QSPI                            |  |  |
| off   | off   | on    | on    | SPI                             |  |  |
| off   | on    | off   | off   | RSVD                            |  |  |
| off   | on    | off   | on    | RSVD                            |  |  |
| off   | on    | on    | off   | 12C                             |  |  |
| off   | on    | on    | on    | UART                            |  |  |
| on    | off   | off   | off   | MMC/SD Card                     |  |  |
| on    | off   | off   | on    | eMMC                            |  |  |
| on    | off   | on    | off   | USB                             |  |  |
| on    | off   | on    | on    | GPMC NAND                       |  |  |
| on    | on    | off   | off   | GPMC NOR                        |  |  |
| on    | on    | off   | on    | PCle                            |  |  |
| on    | on    | on    | off   | xSPI                            |  |  |
| on    | on    | on    | on    | No-boot / Dev-boot              |  |  |

# Table 3-9. Boot Device Selection BOOTMODE[6:3]



# BOOTMODE 43:71 or These details, could then the violation of the set of the s

| SW3.2     | SW3.1      | SW2.8     | Primary Boot Device |
|-----------|------------|-----------|---------------------|
| RSVD      | RSVD       | RSVD      | RSVD                |
| RSVD      | Iclk       | Csel      | OSPI                |
| RSVD      | lclk       | Csel      | QSPI                |
| RSVD      | Mode       | Csel      | SPI                 |
| RSVD      | RSVD       | RSVD      | RSVD                |
| RSVD      | RSVD       | RSVD      | RSVD                |
| Bus Reset | Don't Care | Addr      | I2C                 |
| RSVD      | RSVD       | RSVD      | UART                |
| Port      | RSVD       | Fs/raw    | MMC / SD Card       |
| RSVD      | RSVD       | RSVD      | eMMC                |
| Core Volt | Mode       | Lane Swap | USB                 |
| RSVD      | RSVD       | RSVD      | GPMC NAND           |
| RSVD      | RSVD       | RSVD      | GPMC NOR            |
| RSVD      | RSVD       | RSVD      | PCle                |
| SFDP      | Read Cmd   | Mode      | xSPI                |
| RSVD      | RSVD       | RSVD      | No-boot / Dev-boot  |

**BOOTMODE[12:10]** - Select the backup boot mode, that is, the peripheral/memory to boot from, if primary boot device failed.

Table 3-11. Backup Boot Mode Selection BOOTMODE[12:10]

| SW3.2 | SW3.1 | SW2.8 | Backup Boot Device Selected |  |  |  |
|-------|-------|-------|-----------------------------|--|--|--|
| off   | off   | off   | None (No backup mode)       |  |  |  |
| off   | off   | on    | USB                         |  |  |  |
| off   | on    | off   | RSVD                        |  |  |  |
| off   | on    | on    | UART                        |  |  |  |
| on    | off   | off   | RSVD                        |  |  |  |
| on    | off   | on    | MMC/SD                      |  |  |  |
| on    | on    | off   | SPI                         |  |  |  |
| on    | on    | on    | I2C                         |  |  |  |

**BOOTMODE[13]** - These pins provide optional settings and are used in conjunction with the backup boot device devices. For more details on bit details, see the device-specific TRM. When on, switches SW3.6 sets 1 and, when off, sets 0.

Table 3-12. Backup Boot Media Configuration BOOTMODE[13]

| SW3.6 | Boot Device |  |  |  |
|-------|-------------|--|--|--|
| RSVD  | None        |  |  |  |
| Mode  | USB         |  |  |  |
| RSVD  | RSVD        |  |  |  |
| RSVD  | UART        |  |  |  |
| RSVD  | RSVD        |  |  |  |
| Port  | MMC/SD      |  |  |  |
| RSVD  | SPI         |  |  |  |
| RSVD  | I2C         |  |  |  |

#### BOOTMODE[14:15] - Reserved.



# 3.4.5 JTAG

The EVM includes XDS110 class embedded JTAG emulation through the micro B connector J28. The EVM also has an optional TI20 pin (J25) connector to support external JTAG emulation. When an external emulator is connected, internal emulation circuitry is disabled.

The design includes the footprint for a MIPI60 (J33) connector with connections for JTAG and trace capabilities. The trace pins are pinmuxed with GPMC signals which, by default, are connected to HSE connector on the processor board. Resistor networks are used to steer these signals to either the HSE connector or to the MIPI60 connector. The MIPI60 is not installed as delivered.

Resistor options are provided to connect these signals to the HSE or Trace connector as mentioned in the Table 3-13.

The pinout of TI20 pin connector and MIPI60 pin connector are given in Table 3-13 and Table 3-15, respectively.

| Signals Selected           | Mount | Un Mount |
|----------------------------|-------|----------|
|                            | RA1   | RA2      |
|                            | RA3   | RA4      |
| HSE Connector<br>(default) | RA5   | RA6      |
|                            | R390  | R391     |
|                            | R393  | R392     |
|                            | RA2   | RA1      |
|                            | RA4   | RA3      |
| JTAG Trace signals to J33  | RA6   | RA5      |
|                            | R391  | R390     |
|                            | R392  | R393     |

#### Table 3-13. Selection of HSE Connector and JTAG TRACE Functionality

#### Table 3-14. TI20 Pin Connector (J25) Pin-Out

| Pin No. | Signal         | Pin No. | Signal        |
|---------|----------------|---------|---------------|
| 1       | JTAG_CTI_TMS   | 11      | JTAG_CTI_TCK  |
| 2       | JTAG_TRSTN     | 12      | DGND          |
| 3       | JTAG_CTI_TDI   | 13      | JTAG_EMU0     |
| 4       | JTAG_TDIS      | 14      | JTAG_EMU1     |
| 5       | VCC_3V3_SYS    | 15      | JTAG_EMU_RSTN |
| 6       | NC             | 16      | DGND          |
| 7       | JTAG_TDO       | 17      | NC            |
| 8       | SEL_XDS110_INV | 18      | NC            |
| 9       | JTAG_CTI_RTCK  | 19      | NC            |
| 10      | DGND           | 20      | DGND          |



Figure 3-11. JTAG Interface



| Pin No. | Signal         | Pin No. | Signal         |
|---------|----------------|---------|----------------|
| 1       | VCC3V3_R       | 31      | MIPI_TRC_DAT06 |
| 2       | MIPI_TMS_R     | 32      | NC             |
| 3       | JTAG_MIPI_TCK  | 33      | MIPI_TRC_DAT07 |
| 4       | MIPI_TDO_R     | 34      | NC             |
| 5       | MIPI_TDI_R     | 35      | MIPI_TRC_DAT08 |
| 6       | MIPI_EMU_RSTn  | 36      | NC             |
| 7       | MIPI_RTCK      | 37      | MIPI_TRC_DAT09 |
| 8       | MIPI_TRST#_R   | 38      | JTAG_MIPI_EMU0 |
| 9       | NC             | 39      | MIPI_TRC_DAT10 |
| 10      | NC             | 40      | JTAG_MIPI_EMU1 |
| 11      | NC             | 41      | MIPI_TRC_DAT11 |
| 12      | VCC_3V3_MIPI   | 42      | NC             |
| 13      | MIPI_TRC_CLK   | 43      | MIPI_TRC_DAT12 |
| 14      | NC             | 44      | NC             |
| 15      | DGND           | 45      | MIPI_TRC_DAT13 |
| 16      | DGND           | 46      | NC             |
| 17      | MIPI_TRC_CTL   | 47      | MIPI_TRC_DAT14 |
| 18      | MIPI_TRC_DAT19 | 48      | NC             |
| 19      | MIPI_TRC_DAT00 | 49      | MIPI_TRC_DAT15 |
| 20      | MIPI_TRC_DAT20 | 50      | NC             |
| 21      | MIPI_TRC_DAT01 | 51      | MIPI_TRC_DAT16 |
| 22      | MIPI_TRC_DAT21 | 52      | NC             |
| 23      | MIPI_TRC_DAT02 | 53      | MIPI_TRC_DAT17 |
| 24      | MIPI_TRC_DAT22 | 54      | NC             |
| 25      | MIPI_TRC_DAT03 | 55      | MIPI_TRC_DAT18 |
| 26      | MIPI_TRC_DAT23 | 56      | NC             |
| 27      | MIPI_TRC_DAT04 | 57      | DGND           |
| 28      | NC             | 58      | SEL_XDS100_INV |
| 29      | MIPI_TRC_DAT05 | 59      | NC             |
| 30      | NC             | 60      | NC             |

# Table 3-15. TI 60-Pin Connector (J33) Pin-Out



# 3.4.6 Test Automation

A Test automation header J38 is provided to allow an external controller to control the power on/off, boot modes, reset functionality and current measurement to support automated testing. The test automation header includes four GPIOs, two I2C interfaces. The basic controls as shown in Table 3-16.

#### Table 3-16. List of Signals Routed to Test Automation Header

| Signal     | Signal Type | Function                                             |
|------------|-------------|------------------------------------------------------|
| POWER_DOWN | GPIO        | Instructs the EVM to power down all circuits         |
| POR        | GPIO        | Creates a PORz into the AM64x SoC                    |
| WARM_RESET | GPIO        | Creates a RESETz into the AM64x SoC                  |
| GPIO1      | GPIO        | GPIO for communication with AM64x SoC                |
| GPIO2      | GPIO        | Connected to I2C IO Expander                         |
| GPIO3      | GPIO        | Used to Enable the BOOTMODE Buffer                   |
| GPIO4      | GPIO        | Used to Reset the Boot mode IO Expander              |
| 12C0       | I2C         | Communicates with Boot mode I2C buffer               |
| I2C2       | I2C         | Communicates with INA226 current measurement devices |

One of the I2C interface from Test automation header is connected to an I2C IO expander, which can drive the Boot mode pins of the processor.

**Note** The bootmode selection switches are in the OFF condition and GPIO3 are set to logic low to enable this mode.

The other I2C interface is connected to the current measurement and temperature sensing devices present on the I2C1 port of the SoC.

The Test Automation connector is used by Texas Instruments for control of software regression testing and comparative power measurements. The connector is provided to allow customers to develop their own testing and power measurements of customer applications.

**Note** The power measurements are not a substitute for the AM64x/AM243x Power Estimation Tool and is not used for the design of power supply solutions.

Power measurements varies based on silicon process and environment and measurements can only used for comparison with other measurements taken on the same EVM.



Figure 3-12. Test Automation Header



#### Table 3-17. Test Automation Header (J38) Pin-out

| Pin No. | e 3-17. Test Automation Header (J38)<br>Signal | IO Direction (to CP board) |
|---------|------------------------------------------------|----------------------------|
| 1       | VCC3V3_1                                       | Power (out)                |
| 2       | VCC3V3_1                                       | Power (out)                |
| 3       | VCC3V3_1                                       | Power (out)                |
| 4       | NC                                             | NA                         |
| 5       | NC                                             | NA                         |
| 6       | NC                                             | NA                         |
| 7       | DGND                                           | Ground                     |
| 8       | NC                                             | NA                         |
| 9       | NC                                             | NA                         |
| 10      | NC                                             | NA                         |
| 11      | NC                                             | NA                         |
| 12      | NC                                             | NA                         |
| 13      | NC                                             | NA                         |
| 14      | NC                                             | NA                         |
| 15      | NC                                             | NA                         |
| 16      | DGND                                           | Ground                     |
| 17      | NC                                             | NA                         |
| 18      | NC                                             | NA                         |
| 19      | NC                                             | NA                         |
| 20      | NC                                             | NA                         |
| 21      | NC                                             | NA                         |
| 22      | NC                                             | NA                         |
| 23      | NC                                             | NA                         |
| 24      | NC                                             | NA                         |
| 25      | DGND                                           | Ground                     |
| 26      | TEST_POWERDOWN                                 | Input                      |
| 27      | TEST_PORz                                      | Input                      |
| 28      | TEST_WARMRESETn                                | Input                      |
| 29      | NC                                             | NA                         |
| 30      | TEST_GPIO1                                     | Bidirectional              |
| 31      | TEST_GPIO2                                     | Bidirectional              |
| 32      | TEST_GPIO3                                     | Input                      |
| 33      | TEST_GPIO4                                     | Input                      |
| 34      | DGND                                           | Ground                     |
| 35      | NC                                             | NA                         |
| 36      | SOC_I2C1_SCL                                   | Bidirectional              |
| 37      | BOOTMODE_I2C_SCL                               | Bidirectional              |
| 38      | SOC_I2C1_SDA                                   | Bidirectional              |
| 39      | BOOTMODE_I2C_SDA                               | Bidirectional              |
| 40      |                                                | Ground                     |
| 41      | DGND                                           | Ground                     |
| 42      | DGND                                           | Ground                     |



# 3.4.7 UART Interfaces

Four UART ports of the SoC are interfaced with FT4232H for UART-to-USB functionality and terminated on a micro B connector (J26). When the EVM is connected to a Host using the provided USB cable, the host can establish a Virtual Com Port which can be used with any terminal emulation application. The FT4232H is bus powered. Virtual Com Port drivers for the FT4232H can be obtained from https://www.ftdichip.com/Products/ICs/FT4232H.htm.

The FT\_Prog has three modes of operation: Idle Mode, Program Mode and Edit Mode. FT\_Prog programming parameters can be saved in files referred as EEPROM templates. Once defined, these EEPROM templates can be loaded by FT\_Prog and used to program EEPROMs.

- Idle Mode is the initial mode of operation when the program is launched.
- Edit Mode is used to edit the settings of an EEPROM template.
- Program Mode is used to Program and Erase the device EEPROMs.



Figure 3-13. AM64x/AM243xUART Interfaces

## 3.4.8 Memory Interfaces

#### 3.4.8.1 DDR4 Interface

The EVM has 2GB, 16bit wide DDR4 memory with operating speed of up to 1600MT/s. Micron's MT40A1G16KD-062E:E is used. This uses two x8 8Gb Micron dies to make one x16. The DDR memory is mounted on-board (single chip). The placement and routing of the DDR4 device goes point to point with VTT termination. The DDR4 requires 1.2V and thus reduces power demand.



Figure 3-14. AM64x/AM243x DDR4 Interface



#### 3.4.8.2 MMC Interfaces

The AM64x/AM243x processor provides two MMC interfaces. One MMC interface is connected to eMMC flash and the other is used for the micro SD card interface.

#### 3.4.8.2.1 Micro SD Interface

The processor board provides an uSD card interface connected to MMC1 port of AM64x SoC. The uSD card interface supports UHS1 operation including operations at both 1.8V and 3.3V IO levels.. The AM64x SoC includes a circuit to generate the uSD voltage based on IO level negotiation with the uSD card. For high-speed cards, ROM code of the SoC attempts to find the fastest speed that the card and controller can support and can have a transition to 1.8V. The internal SDIO LDO output from the SoC is provided on the CAP\_VDDSHV\_SDLDO pin. CAP\_VDDSHV\_SDLDO is connected to both the IO voltage of SD signals and VDDSHV\_MMC1 power pins of the SoC.



Figure 3-15. Micro SD Interface



#### 3.4.8.2.2 eMMC Interface

The processor card supports eMMC Flash memory (part number Micron MTFC16GAPALBH-IT), connected to MMC0 port of the AM64x processor. The flash is connected to 8 bits of the MMC0 interface supporting HS400 double data rates up to 200 MHz.



#### Figure 3-16. eMMC Interface

#### 3.4.8.3 OSPI Interface

The EVM has 512 Mbit OSPI memory device of part number S28HS512TGABHM010 from Cypress is connected to OSPI0 interface of AM64x/AM243x SoC. The OSPI supports single and double data rates with memory speed up to 200MBps SDR and 400MBps DDR (200 MHz clock speed).

Two signals are routed to OSPI0\_DQS:

- 1. OSPI0\_DQS from the memory device.
- 2. OSPI0\_LBCLK from SoC.

To route DQS from memory device, Mount R601 and R592 and DNI R600 and R591.

To route OSPI0\_LBCLK from SoC, Mount R600 and R591 and DNI R601 and R592

Note

For more information, see the OSPI and QSPI Board Design and Layout Guidelines section in the AM64x Sitara<sup>™</sup> Processors Data Manual.

OSPI and QSPI implementation: 0 Ω resistors are provided for DATA[7:0], DQS, INT# and CLK signals. Footprints to mount external pull up resistors are provided on DATA[7:0] to prevent bus floating. The footprint for the OSPI memory also allows the installation of either a QSPI memory or an OSPI memory. S25FL256SABHI200 from Cypress is used in variants where QSPI flash is required. The 0 ohm resistors used in pins OSPI\_DATA[4:7] are removed if QSPI flash is mounted.

Note

For QSPI Configuration

Remove 0E resistors from the following

- 1. OSPI\_DQ4 to OSPI\_DQ7 nets (R432, R441, R442, R443).
- 2. OSPI\_INTn (R158).





Figure 3-17. AM64x/AM243x OSPI Interface

#### 3.4.8.4 SPI EEPROM Interface

A 1-Kbit SPI EEPROM (93LC46B) is interfaced to SPI0 port of AM64x/AM243x processor and is used for testing purposes.

#### 3.4.8.5 Board ID EEPROM Interface

The EVM includes an onboard EEPROM (U7). This EEPROM holds identifying information include the EVM version and serial number. PHY MAC ID and other static information about the EVM are also stored in this memory.

The Board ID memory is configured to respond to address 0x50 and 0X51 is programmed with the header description and DDR information of this card. AT24CM01 from Microchip is used, this is interfaced to I2C0 port of the SOCI2C address of the EEPROM and can be modified by driving the A0, A1, A2 pins to LOW. The first 259 bytes of addressable EEPROM memory are preprogrammed with identification information for each board. The remaining 32509 bytes are available to the user for data or code storage.

| Header   | Field Name | Size (bytes) | Comments                                           |
|----------|------------|--------------|----------------------------------------------------|
| EE3355AA | MAGIC      | 4            | Magic Number                                       |
|          | TYPE       | 1            | Fixed length and variable position board ID header |
|          |            | 2            | Size of payload                                    |
| BRD_INFO | TYPE       | 1            | Payload type                                       |
|          | Length     | 2            | Offset to next header                              |
|          | Board_Name | 16           | Name of the board                                  |
|          | Design_rev | 2            | Revision number of the design                      |
|          | PROC_Nbr   | 4            | PROC number                                        |
|          | Variant    | 2            | Design variant number                              |
|          | PCB_Rev    | 2            | Revision number of the PCB                         |
|          | SCHBOM_Rev | 2            | Revision number of the schematic                   |
|          | SWR_Rev    | 2            | First software release number                      |
|          | VendorID   | 2            |                                                    |
|          | Build_Week | 2            | Week of the year of production                     |
|          | Build_Year | 2            | Year of production                                 |
|          | BoardID    | 6            |                                                    |
|          | Serial_Nbr | 4            | Incrementing board number                          |

| Table 5-10. Doard ib Memory freader information (continued) |             |              |                                  |  |  |
|-------------------------------------------------------------|-------------|--------------|----------------------------------|--|--|
| Header                                                      | Field Name  | Size (bytes) | Comments                         |  |  |
| DDR_INFO                                                    | TYPE        | 1            |                                  |  |  |
|                                                             | Length      | 2            | Offset to next header            |  |  |
|                                                             | DDR control | 2            | DDR Control Word                 |  |  |
| MAC_ADDR                                                    | TYPE        | 1            | Payload type                     |  |  |
|                                                             | Length      | 2            | Size of payload                  |  |  |
|                                                             | MAC control | 2            | MAC header control word          |  |  |
|                                                             | MAC_adrs    | 192          | MAC address of AM64x/AM243x PRG2 |  |  |
| END_LIST                                                    | TYPE        | 1            | End Marker                       |  |  |

# Table 3-18. Board ID Memory Header Information (continued)

#### 3.4.9 Ethernet Interface

Three Ethernet PHYs terminated to RJ45 connectors with integrated magnetics is supported on the EVM.



Figure 3-18. Ethernet Interface - CPSW Domain

The first PHY (connected to RJ45 connector J14) is interfaced to the CPSW\_RGMII1 port of the SoC. The DP83867 PHY has been selected for this interface based on the ability to configure the Tx and Rx Delays. Since the CPSW\_RGMII1\_RX port is also multiplexed with PRG0 signals, a mux is needed to select the path from the SoC to this PHY (in CPSW mode) or to the HSE connector (PRG0 mode). The selection is done using a GPIO from the 24 bit IO expander.

The second PHY (connected to stacked RJ45 connector J21B) is interfaced to the PRG1\_RGMII2 port of the SoC. This port is directly multiplexed with the CPSW\_RGMII2 port. To select between CPSW and PRG operation, the user needs to multiplex the MDIO MDC signals from each controller to this PHY and the mux is controlled by a GPIO from IO expander. PRG1\_RGMII2 is also internally multiplexed with PRG1\_MII signals. The objective of the PHY is that the PHY is used to connect to this port and the PHY supports both RGMII and MII modes. Hence, DP83869 (48 pin) PHY is selected.

The third PHY (connected to stacked RJ45 connector J21A) is interfaced to the PRG1\_RGMII1 port of the SoC. ICSSG ports support internal multiplexing of GPI, GPO, RGMII, MII etc. The objective of this PHY is that the PHY is used to connect to this port and the PHY supports both RGMII and MII modes (without the use of CRS and COL signals as the signals are multiplexed with the CPSW\_RGMII1 used for the first PHY). Hence, the same DP83869 (48pin) PHY is used for this port as well.



Figure 3-19. Ethernet Interface - ICSSG Domain



# 3.4.9.1 DP83867 PHY Default Configuration

The DP83867 PHY uses four level configurations based on resistor strapping, which generates four distinct voltages ranges. The resistors are connected to the RX data and control pins that are normally driven by the PHY and are inputs to the AM64x. The voltage range for each mode is shown below:

Mode 1 - 0 V to 0.3234 V

Mode 2 - 0.462 V to 0.6303 V

Mode 3 - 0.7425 V to 0.9372 V

Mode 4 – 2.2902 V to 2.904 V

DP83867 device includes internal pull-down resistor. The value of the external pull resistors is selected to provide voltage at the pins of the AM64x/AM243x as close to ground or 3.3V as possible. The strapping is shown in Figure 3-21 and strap values shown in Table 3-19.

Address strapping is provided for CPSW PHY to set address -00000 (0h) by default, as strapping pins has internal pull-down resistors. Footprint for both pull up and pull down is provided on all the strapping pins except LED\_0. LED\_0 is for Mirror Enable, which is set to mode 1 by default, Mode 4 is not applicable and Mode2, Mode3 option is not desired.

#### 3.4.9.2 DP83869 PHY Default Configuration

The DP83869 PHY uses four level configurations for I/O, RX\_D0 and RX\_D1 pins and two-level configurations for all other pins. The four level strap pins based on resistor strapping generates four distinct voltages ranges. The resistors are connected to the RX data pins, which are normally driven by the PHY and are inputs to the AM64x/AM243x. The voltage range for each mode is shown below:

Mode 0 - 0 V to 0.3069 V

Mode 1 - 0.4488 V to 0.6072 V

Mode 2 - 0.7227 V to 0.924 V

Mode 3 - 1.98 V to 2.9304 V

The two level strap pins based on resistor strapping generates two distinct voltage ranges. The resistors are connected to the LED pins. Because the LED output pins are also used as straps, the external components required for strapping and LED usage must be considered to avoid contention. Specifically, this can be an issue when the LED outputs are used to drive LED directly. The voltage range for each mode is shown below:

Mode 0 - 0 V to 0.594 V

Mode 1 - 1.65 V to 2.904 V

DP83869 device includes internal pull-down resistor. The value of the external pull resistors is selected to provide voltage at the pins of the AM64x/AM243x as close to ground or 3.3 V as possible. The strapping is shown in Figure 3-21 and the strap values are given in Table 3-20.

Address strapping is provided for ICSSG1 PHY to set address of 00011 (03h) and ICSSG2 PHY to set address of 01111 (0Fh) using the strap resistors. Footprint for both pull up and pull down is provided on all the strapping pins.

| Strap Setting      | Pin Name      | Strap Function            | Mode for<br>PRG0_PRU1,<br>PRG0_PRU0,<br>PRG1_PRU1,<br>PRG1_PRU0 | Value of Strap<br>Function for PRG0<br>and PRG1 | Description                           |
|--------------------|---------------|---------------------------|-----------------------------------------------------------------|-------------------------------------------------|---------------------------------------|
| PHY Address        | RX_D2         | PHY_AD3                   | 1                                                               | 0                                               | PHY Address: 0000                     |
|                    |               | PHY_AD2                   | 1                                                               | 0                                               |                                       |
|                    | RX_D0         | PHY_AD1                   | 1                                                               | 0                                               |                                       |
|                    |               | PHY_AD0                   | 1                                                               | 0                                               |                                       |
| Auto Negotiation   | RX_DV/RX_CTRL | Auto-neg                  | 3                                                               | 0                                               | Auto neg Disable=0                    |
| Modes of Operation | LED_2         | RGMII Clock Skew<br>TX[1] | 1                                                               | 0                                               | RGMII TX Clock<br>Skew is set to 2 ns |
|                    |               | RGMII Clock Skew<br>TX[0] | 1                                                               | 0                                               |                                       |
|                    | LED_1         | RGMII Clock Skew<br>TX[2] | 1                                                               | 0                                               |                                       |
|                    |               | ANEG_SEL                  | 1                                                               | 0                                               | advertise ability of 10/100/1000      |
|                    | LED_0         | Mirror Enable             | 1                                                               | 0                                               | Mirror Enable<br>Disabled             |
|                    | GPIO_1        | RGMII Clock Skew<br>RX[2] | 1                                                               | 0                                               | RGMII RX Clock<br>Skew is set to 2 ns |
|                    |               | RGMII clock Skew<br>TX[1] | 1                                                               | 0                                               |                                       |
|                    | GPIO_0        | RGMII clock Skew<br>RX[0] | 1                                                               | 0                                               |                                       |

## Table 3-19. Default Strap Setting of CPSW Ethernet PHY

## Table 3-20. Default Strap Setting of ICSSG Ethernet PHYs

| Strap Setting         | Pin Name            | Strap Function | Mode for<br>PRG1_RGMII2<br>(ICSSG1) | Value of Strap<br>Function for<br>PRG1_RGMII2<br>(ICSSG1) | Mode for<br>PRG1_RGMII1<br>(ICSSG2) | Value of Strap<br>Function for<br>PRG1_RGMII1<br>(ICSSG2) | Description                                                    |
|-----------------------|---------------------|----------------|-------------------------------------|-----------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|
| PHY Address           | RX_D1               | PHY_AD3        | 3                                   | 1                                                         | 3                                   | 1                                                         | ICSSG1 PHY                                                     |
|                       |                     | PHY_AD2        | 3                                   | 1                                                         | 3                                   | 1                                                         | Address: 00011                                                 |
|                       | RX_D0               | PHY_AD1        | 0                                   | 0                                                         | 3                                   | 1                                                         | ICSSG2PHY                                                      |
|                       |                     | PHY_AD0        | 0                                   | 0                                                         | 3                                   | 1                                                         | Address: 01111                                                 |
| Modes of<br>Operation | RX_CNTL             | Mirror Enable  | 0                                   | 0                                                         | 0                                   | 0                                                         | Mirror Enable<br>Disabled                                      |
|                       | LED_2               | ANEGSEL_1      | 0                                   | 0                                                         | 0                                   | 0                                                         | Auto-                                                          |
|                       | LED_1               | ANEGSEL_0      | 0                                   | 0                                                         | 0                                   | 0                                                         | negotiation,<br>10/100/1000                                    |
|                       | LED_0               | ANEG_DIS       | 0                                   | 0                                                         | 0                                   | 0                                                         | advertised,<br>Auto-MDI-X                                      |
|                       | JTAG_TDO/<br>GPIO_1 | OPMODE_0       | 0                                   | 0                                                         | 0                                   | 0                                                         | RGMII to<br>Copper<br>(1000BaseT/<br>100Base-TX/<br>10Base-Te) |

The PHY devices include integrated MDI termination resistors, so external termination is not provided.

Interrupt: The interrupt from two ICSSG PHYs from PRG1 domain are tied together and is connected to EXTINTN pin of the AM64x/AM243x. An option for connecting the interrupt from CPSW PHY to the PRG1 ICSSG Interrupt pins is also provided.

Three configurable LED pins and a GPIO of Ethernet PHY are used to indicate link status. Several functions can be multiplexed onto the LEDs for different modes of operation. The LED operation mode can be selected using



the LEDCR1 register address 0x0018 on the DP83867 device and LEDS\_CFG1 register address 0x0018 on the DP83869 device. The default configuration are as follows.

**LED0:** By default, this pin indicates that link is established. Additional functionality is configurable via LEDCR1[3:0] register bits in the DP83867 device and LEDS\_CFG1[3:0] register bits in the DP83869 device. LDE0 is not used in the CPSW PHY (DP83867), this is also a strap pin which is used to set mirror enable. Since these features are not required the strapping for the LED0 is not provided. In the DP83869 ICSSG PHY the LED0 is connected to PRG1\_PRU1\_GPO8 and PRG1\_PRU0\_GPO8 of SoC for link status. This pin is also a strap pin which is having internal pulldown resistor to set Auto Negotiation Disable option in the DP83869 device. The default condition is to auto negotiate and advertise link as 10/100/1000Mbps

**LED\_1**: By default, this pin indicates that 1000BASE-T link is established. This setting can be changed to Auto negotiate to 10/100Mbps using the strap resistors. Additional functionality is configurable via LEDCR1[7:4] register bits in the DP83867 device and LEDS\_CFG1[7:4] register bits in the DP83869 device. LED\_1 is a also an strap pin, which is having internal pulldown resistor to set RGMII TX Clock Skew in the DP83867 device and to select Auto Negotiation mode in the DP83869 device. Since this pin is set to active on both the devices, this results in dim LED lighting when LED is driven directly. Therefore, a MOSFET is used to drive LED, as shown in Figure 3-23.

**LED\_2**: By default, this pin indicates receive or transmit activity. Additional functionality is configurable via LEDCR1[11:18] register bits in the DP83867 device and LEDS\_CFG1[11:18] register bits in the DP83869 device. LED\_2 is also a strap pin, which is having internal pulldown resistor to set RGMII TX Clock Skew in the DP83867 device and to select Auto Negotiation mode in the DP83869 device. The default condition is to auto negotiate and advertise link as 10/100/1000Mbps, this can be changed using the strap resistors provided. The pull up resistor used for strap setting results in dim LED lighting when LED is driven directly. So a MOSFET is used to drive LED.

**GPIO1**: In the DP83867 PHY, the GPIO can be configured to function as LED3 through GPIO Mux Control Register 1 (GPIO\_MUX\_CTRL1) and the LED configuration can be set by programming LEDCR1 register. This is also a strap pin which is used to set fast link drop (FDP), and is currently disabled. In the DP83869 PHY, the GPIO can be configured to function as LED\_GPIO(3) through GPIO Mux Control Register (GPIO\_MUX\_CTRL) and the LED configuration can be set by programming LEDS\_CFG1 register. This is also a strap pin which is used to select RGMII to copper mode of operation on startup. This can be changed to MII mode using the MDC &MDIO pin to update the GEN\_CFG1 register – 0x9 (gigabit Ethernet advertising must be disabled when using MII mode as the PHY does not link up at 1000Mbps speed)

# RJ45 Connector LED Indication -CPSW (DP83867):

LED1 and GPIO1 is connected to dual LEDs of RJ45 to indicate 10/100 or 1000 MHz link. Orange LED indicates 10/100 speed and Green LED is to indicate 1000 MHz speed.

LED2 is connected to RJ45 LED (Yellow) to indicate transmit/receive activity.

### RJ45 Connector LED Indication -ICSSG (DP83869):

LED1 is connected to RJ45 LED (Green) to indicate 1000 MHz speed.

LED2 is connected to RJ45 LED (Yellow) to indicate transmit/receive activity.





Figure 3-20. AM64x/AM243xEthernet Interfaces - CPSW Ethernet Strap Settings





# Figure 3-21. AM64x/AM243x Ethernet Interfaces - ICSSG1 Ethernet Strap Settings





Figure 3-22. AM64x/AM243x Ethernet Interfaces - ICSSG2 Ethernet Strap Settings

**Note** Resistors that are highlighted by red color box are DNI components.

# 3.4.9.3 Ethernet LED

The EVM card has multiple LED to indicate status of Ethernet link, Ethernet Activity and Ethernet Speed Set. Figure 3-23 shows the LED used for ICSSG PRG1 Ethernet activity and CPSW Ethernet activity. Additionally, there are eight LED's that are connected to an IO Expander, which is controlled by the SoC via the I2C1 port. These eight LED can be toggled based on the user application.



Figure 3-23. AM64x/AM243x EVM Ethernet Interface LED



## 3.4.10 Display Interface

The display device used on the EVM is an OSD9616P0992-10 from OSD Displays. This is a passive matrix PMOLED display with monochrome (light blue) backlight. The display has a pixel array of 96X16 and a panel size of 29.10 X 9.20 X 1.30 (mm) and an active area of 21.1 X 3.5 (mm). The display is connected to the 14-Pin FPC connector on the EVM having part number 10051922-1410ELF from Amphenol ICC and the pin details are mentioned in Table 3-21.

| Pin No. | Signal |
|---------|--------|
| 1       | C2P    |
| 2       | C2N    |
| 3       | C1P    |
| 4       | C1N    |
| 5       | VDDB   |
| 6       | NC     |
| 7       | VSS    |
| 8       | VDD    |
| 9       | RES#   |
| 10      | SCL    |
| 11      | SDA    |
| 12      | IREF   |
| 13      | VCOMH  |
| 14      | VCC    |

Table 3-21. Display Connector (J36) Pin-Out



# 3.4.11 USB 2.0 Interface

The USB0 port of AM64x/AM243x is used for USB 2.0 interface. The USB signals are terminated to a uAB connector and supporting circuitry is included to allow the USB interface to be configured as either host or a self-powered slave device.

In the host mode, up to 500 mA, 5 V is supported for the slave device. A power switch is included that is controlled by DRV\_VBUS signal from the AM64x/AM243x.

A 2x3 header (J23) is provided to install the 2-position ganged shunt to configure the port for host mode as shown in Figure 3-24. Place the shunt on pin no. 1 and 2 to enable bulk capacitance on VBUS and place the shunt on pin 5 and 6 to connect ID pin to ground.



Figure 3-24. AM64x/AM243x USB 2.0 Host Interface

# 3.4.12 PCIe Interface

The Serdes0 interface of AM64x/AM243x is used to implement a x1 lane PCIe interface with the signals routed to a x4 PCIe slot connector. **PCIE-064-02-F-D-TH** connector from Samtec is be used for the PCIe interface and this connector meets the PCIe CEM v2.0 specification both physically and electrically. PCIE-064-02-F-D-TH connector is designed to support a 25 W slot including 2.1A for the 12 V rail and 3 A for the 3.3 V rail. The PCIe interface is designed to support either root complex operation or endpoint operation with a cross over cable. SoC\_I2C1 is used for control purpose. The link activation signal from PCIe connectors is pulled up to VCC3V3\_SYS.

Clock: SERDES REFCLK is routed to the PCIe REF CLK pins to allow either receiving or providing a clock from the connector (no separate PLL to generate PCIe REF CLK available on the EVM).

Hot plug: The PRSNT1# and PRSNT2# signals are the hot plug presence detect signals. The PRSNT2# is pulled up and PRSNT1# is connected to ground so that PRSNT2# is pulled low when a daughter card is plugged in. A 3 pin header (J35) is provided to choose between RC and EP mode.

Reset: A 3 pin header (J34) is provided to select the reset source for host and endpoint PCIe operation. In case of host mode, PCIe\_RST\_OUT signal from IO Expander and RESETSTATz signal from SoC are ANDed and the output is connected to PCIe connector through 3 pin header. A jumper is mounted for the connectivity. Whereas in case of PCIe end point operation, the AM64x SoC receives reset signal from the add-on card and passed on to the MCU\_PORz pin. The reset signal is connected to 3 pin header and the selection needs to be made with a jumper.

The PCIe x4 Connector JTAG signals are unused and test points are provided on the signals.



Table 3-22 describes the jumper options used to select if the EVM operates in Root Complex mode or in End Point mode.



### Table 3-22. PCIe Jumper Options to Enable Root Complex and Endpoint Mode

| Table 3-23. | PCle | Connector | (J27) | Pin-out |
|-------------|------|-----------|-------|---------|
|-------------|------|-----------|-------|---------|

| Pin No. | Side A of PCIe<br>Connector | GP Board Signal | Side B of PCIe<br>Connector | GP Board Signal            |
|---------|-----------------------------|-----------------|-----------------------------|----------------------------|
| 1       | PRSNT1#                     | J35.3           | +12V                        | VDD_12V                    |
| 2       | +12V                        | VDD_12V         | +12V                        | VDD_12V                    |
| 3       | +12V                        | VDD_12V         | +12V                        | VDD_12V                    |
| 4       | GND                         | GROUND          | GND                         | GROUND                     |
| 5       | JTAG2                       | TP              | SMCLK                       | SoC_I2C1_CLK               |
| 6       | JTAG3                       | TP              | SMDATA                      | SoC_I2C1_SDA               |
| 7       | JTAG4                       | TP              | GND                         | GROUND                     |
| 8       | JTAG5                       | TP              | +3V3                        | VCC3V3_SYS                 |
| 9       | +3V3                        | VCC3V3_SYS      | JTAG1                       | TP                         |
| 10      | +3V3                        | VCC3V3_SYS      | 3V3 VAUX                    | VCC3V3_SYS                 |
| 11      | PERST#                      | J24.2           | WAKE#                       | Pulled up to<br>VCC3V3_SYS |
| 12      | GND                         | GROUND          | RSVD4                       | Pulled up to<br>VCC3V3_SYS |
| 13      | REFCLK+                     | SERDES_REFCLK0P | GND                         | GROUND                     |
| 14      | REFCLK-                     | SERDER_REFCLKON | PETp0                       | SERDES_TXP0                |
| 15      | GND                         | GROUND          | PETn0                       | SERDES_TXN0                |
| 16      | PERp0                       | SERDES_RXP0     | GND                         | GND                        |
| 17      | PERn0                       | SERDES_RXN0     | PRSNT2#_1                   | J35.2                      |
| 18      | GND                         | GROUND          | GND                         | GROUND                     |



| Table 3-23. PCIe Connector (J27) Pin-out (continued) |                             |                 |                             |                 |  |
|------------------------------------------------------|-----------------------------|-----------------|-----------------------------|-----------------|--|
| Pin No.                                              | Side A of PCIe<br>Connector | GP Board Signal | Side B of PCle<br>Connector | GP Board Signal |  |
| 19                                                   | RSVD1                       | NC              | PETp1                       | NC              |  |
| 20                                                   | GND                         | GROUND          | PETn1                       | NC              |  |
| 21                                                   | PERp1                       | NC              | GND                         | GROUND          |  |
| 22                                                   | PERn1                       | NC              | GND                         | GROUND          |  |
| 23                                                   | GND                         | GROUND          | PETp2                       | NC              |  |
| 24                                                   | GND                         | GROUND          | PETn2                       | NC              |  |
| 25                                                   | PERp2                       | NC              | GND                         | GROUND          |  |
| 26                                                   | PERn2                       | NC              | GND                         | GROUND          |  |
| 27                                                   | GND                         | GROUND          | PETp3                       | NC              |  |
| 28                                                   | GND                         | GROUND          | PETn3                       | NC              |  |
| 29                                                   | PERp3                       | NC              | GND                         | GROUND          |  |
| 30                                                   | PERn3                       | NC              | RSVD3                       | NC              |  |
| 31                                                   | GND                         | GROUND          | PRSNT2#_2                   | NC              |  |
| 32                                                   | RSVD2                       | NC              | GND                         | GROUND          |  |

## 3.4.13 High Speed Expansion Interface

The GP board has a high-speed expansion connector allowing connections to the ICSSG and GPMC capabilities of the AM64x/AM243x. A single high speed connector with part number **SEAF-30-06.0-L-05-2-A-K-TR** is used on the EVM. All the signals associated with the ICSSG0 interface is routed to the expansion connector. In addition, the data and command signals for the GPMC are routed to the AM64x/AM243x as well.

The trace signal is routed to either the high-speed expansion connector or the MIPI60 connector. Zero-Ohm resistors are used to minimize the disruption to the routing. The default configuration has the resistors installed, thereby routing the signals to the HSE connector. The MIPI60 is not installed by default.

One FSI transmit channel and one FSI receive channel are required to connect with the C2000 EVM. These signals from SoC are terminated on 2x5 header with part number **67997-410HLF** from Amphenol ICC (FCI). These signals are muxed so that the signals are available to both the FSI connector and the expansion connector. FSI\_TX0 signals and FSI\_RX0 signals are connected to the mux. The mux is controlled by jumper. The default state drives the signals from the AM64x/AM243x to the HSE connector unless the jumper is installed. The boards are delivered with the jumper installed.

Additional signals like UART4, I2C0, SPI1 and GPIOs are connected to the HSE connector to provide additional connectivity options.

Necessary voltages, such as 5 V, 3V3, 1V8, are provided to the HSE connector. These voltages are connected through current limiting switches to make sure that an accidental short on the connector does not damage the EVM. The connector includes a presence detect pin that is grounded on the application board. This is connected to the ExpBrdDetect signal on the I2C presence detect buffer. A board ID memory is included in external HSE board and programmed to identify the board. I2C3 Pinmuxed with MCAN1 and UART4 pinmuxed with MCAN0 are routed to HSE Connector.

### Note

The following net names do not indicate an exhaustive list of pin capabilities and available signal functions. For a full list of available secondary multiplexing of signal functions implemented in device subsystems, see the EVM Schematic, Sysconfig Tool and device-specific data sheet.

| Connector<br>Pin | SoC Ball | Net Name          | Pin Multiplexed Signal Functions                                                              |
|------------------|----------|-------------------|-----------------------------------------------------------------------------------------------|
| A1               | -        | VCC_5V0_HSE       | -                                                                                             |
| A2               | -        | VCC_5V0_HSE       | -                                                                                             |
| A3               | -        | VCC_5V0_HSE       | -                                                                                             |
| A4               | P2       | PRG0_MDIO0_MDIO   | GPIO1_40, GPMC0_A12                                                                           |
| A5               | P3       | PRG0_MDIO0_MDC    | GPIO1 41, GPMC0 A13                                                                           |
| A6               | -        | DGND              | -                                                                                             |
| A7               | T2       | PRG0_PRU0GPO8     | PRG0_PRU0_GPI8, PRG0_PWM2_A1,<br>GPI01_8,GPMC0_A2, UART4_RTSn                                 |
| A8               | U2       | PRG0_PRU0GPO2     | PRG0_PRU0_GPI2,PRG0_RGMII1_RD2,<br>PRG0_PWM2_A0,GPIO1_2 GPMC0_A0,<br>UART2_RTSn               |
| A9               | V2       | PRG0_PRU0GPO3     | PRG0_PRU0_GPI3,PRG0_RGMII1_RD3,<br>PRG0_PWM3_A2, GPIO1_3, UART3_CTSn                          |
| A10              | -        | DGND              | -                                                                                             |
| A11              | W2       | PRG0_PRU1GPO1     | PRG0_PRU1_GPI1, PRG0_RGMII2_RD1, GPIO1_21<br>EQEP0_B,UART5_TXD                                |
| A12              | Y2       | PRG0_PRU1GPO0     | PRG0_PRU1_GPI0,PRG0_RGMII2_RD0, GPIO1_20,<br>EQEP0_A, UART5_CTSn                              |
| A13              | AA2      | PRG0_PRU0GPO4     | PRG0_PRU0_GPI4,PRG0_RGMII1_RX_CTL,<br>PRG0_PWM2_B0, GPIO1_4,GPMC0_A1,<br>UART3_TXD            |
| A14              | AA3      | PRG0_PRU0GPO12    | PRG0_PRU0_GPI12,PRG0_RGMII1_TD1,<br>PRG0_PWM0_A0, GPIO1_12, GPMC0_A14                         |
| A15              | AA4      | PRG0_PRU1GPO16    | PRG0_PRU1_GPI16,PRG0_RGMII2_TXC,<br>PRG0_PWM1_A2, GPI01_36, GPMC0_A11,<br>PRG0_ECAP0_SYNC_OUT |
| A16              | -        | DGND              | -                                                                                             |
| A17              | -        | PRG0_HSE_ETH1_CLK | -                                                                                             |
| A18              | -        | DGND              | -                                                                                             |
| A19              | Y20      | GPMC0_AD15        | FSI_TX0_D1, UART6_TXD, EHRPWM3_SYNCI,<br>TRC_DATA13, GPIO0_30, BOOTMODE15                     |
| A20              | -        | HSE_GPIO0_36      | -                                                                                             |
| A21              | T17      | GPMC0_AD9         | FSI_RX0_D0, UART3_CTSn, EHRPWM2_B,<br>TRC_DATA7, GPIO0_24, PRG0_PWM2_B2,<br>BOOTMODE09        |
| A22              | V19      | GPMC0_AD8         | FSI_RX0_CLK , UART2_CTSn, EHRPWM2_A,<br>TRC_DATA6, GPI00_23, PRG0_PWM2_A2,<br>BOOTMODE08      |
| A23              | -        | DGND              | -                                                                                             |
| A24              | -        | DGND              | -                                                                                             |
| A25              | -        | DGND              | -                                                                                             |
| A26              | -        | -                 | -                                                                                             |
| A27              | -        | VCC3V3_IO_HSE     | -                                                                                             |
| A28              | -        | VCC3V3_IO_HSE     | -                                                                                             |
| A29              | -        | VCC3V3_IO_HSE     | -                                                                                             |
| A30              | -        | -                 | -                                                                                             |
| C1               | C14      | SOC_SPI1_CLK      | EHRPWM6_SYNCI, GPIO1_49                                                                       |
| C2               | -        | VCC1V8_HSE        | -                                                                                             |
| C3               | -        | VCC1V8_HSE        | -                                                                                             |
| C4               | -        | DGND              | -                                                                                             |

## Table 3-24. Selection of PRG0 Signals on Application Connector



|                  | Table 3-24. | Selection of PRG0 Signals on A | pplication Connector (continued)                                                                                                                         |
|------------------|-------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Connector<br>Pin | SoC Ball    | Net Name                       | Pin Multiplexed Signal Functions                                                                                                                         |
|                  |             |                                |                                                                                                                                                          |
| C5               | R6          | PRG0_PRU0GPO13                 | PRG0_PRU0_GPI13,<br>PRG0_RGMI1_TD2 ,PRG0_PWM0_B0, SPI3_D0,<br>GPI01_13, GPMC0_A15                                                                        |
| C6               | R3          | PRG0_PRU0GPO5                  | PRG0_PRU0_GPI5, PRG0_PWM3_B2, GPIO1_5, UART3_RTSn                                                                                                        |
| C7               | -           | DGND                           | -                                                                                                                                                        |
| C8               | T4          | PRG0_PRU1GPO3                  | PRG0_PRU1_GPI3, PRG0_RGMII2_RD3, GPIO1_23<br>EQEP1_A, GPMC0_A18, UART6_CTSn                                                                              |
| C9               | V4          | PRG0_PRU0GPO14                 | PRG0_PRU0_GPI14,<br>PRG0_RGMII1_TD3,PRG0_PWM0_A1, SPI3_D1,<br>GPIO1_14, GPMC0_A3                                                                         |
| C10              | -           | DGND                           | -                                                                                                                                                        |
| C11              | U5          | PRG0_PRU1GPO15                 | PRG0_PRU1_GPI15, PRG0_RGMII2_TX_CTL,<br>PRG0_PWM1_B1, GPI01_35 , GPMC0_A10,<br>PRG0_ECAP0_IN_APWM_OUT                                                    |
| C12              | V12         | PRG1_PRU1GPO19                 | PRG1_PRU1_GPI19,<br>PRG1_IEP1_EDC_SYNC_OUT0,<br>PRG1_PWM1_TZ_OUT, RGMI11_RD3,<br>RMII1_CRS_DV, SPI3_CS2, GPIO0_84,<br>UART5_RTSn, PRG1_ECAP0_IN_APWM_OUT |
| C13              | -           | DGND                           | -                                                                                                                                                        |
| C14              | T18         | GPMC0_AD2                      | FSI_RX2_D1 , UART2_RTSn, EHRPWM_TZn_IN0,<br>TRC_DATA0, GPIO0_17, PRG0_PWM2_TZ_IN,<br>BOOTMODE02                                                          |
| C15              | U19         | GPMC0_AD5                      | FSI_RX3_D1, UART3_RTSn, EHRPWM1_A,<br>TRC_DATA3, GPIO0_83, PRG0_PWM2_A1,<br>BOOTMODE05                                                                   |
| C16              | -           | DGND                           | -                                                                                                                                                        |
| C17              | -           | DGND                           | -                                                                                                                                                        |
| C18              | -           | DGND                           | -                                                                                                                                                        |
| C19              | -           | DGND                           | -                                                                                                                                                        |
| C20              | -           | DGND                           | -                                                                                                                                                        |
| C21              | W21         | GPMC0_AD12                     | FSI_RX1_D0, UART6_CTSn, EQEP1_B,<br>TRC_DATA10, GPIO0_27, EHRPWM7_B,<br>BOOTMODE12                                                                       |
| C22              | -           | HSE_GPIO0_32                   | -                                                                                                                                                        |
| C23              | -           | HSE_GPIO0_34                   | -                                                                                                                                                        |
| C24              | -           | HSE_GPIO0_37                   | -                                                                                                                                                        |
| C25              | -           | DGND                           | -                                                                                                                                                        |
| C26              | -           | HSE_GPIO0_39                   | -                                                                                                                                                        |
| C27              | R2          | HSE_PRG0_PRU1_GPO19            | PRG0_PRU1_GPI19,<br>PRG0_IEP1_EDC_SYNC_OUT0,<br>PRG0_PWM1_TZ_OUT, MDIO0_MDC,<br>RMII1_CRS_DV, EHRPWM7_B, GPIO1_39,<br>PRG0_ECAP0_IN_APWM_OUT             |
| C28              | V5          | HSE_PRG0_PRU1_GPO17            | PRG0_PRU1_GPI17,<br>PRG0_IEP1_EDC_SYNC_OUT1, PRG0_PWM1_B2<br>RGMII1_RD3, RMII1_TXD1,<br>GPIO1_37, PRG0_ECAP0_SYNC_OUT,<br>PRG0_ECAP0_SYNC_IN             |
| C29              | D17         | HSE_MCAN1_RX/I2C3_SDA          | ECAP2_IN_APWM_OUT, OBSCLK0, TIMER_IO5,<br>UART5_TXD, EHRPWM_SOCB, GPIO1_63,<br>EQEP2_B, UART0_DSRn                                                       |
| C30              | -           | DGND                           | -                                                                                                                                                        |
| E1               | A18         | SOC_I2C0_SCL                   | UART6_CTS, GPIO1_64                                                                                                                                      |

# Table 3-24. Selection of PRG0 Signals on Application Connector (continued)

|                  | Table 3-24. Selection of PRG0 Signals on Application Connector (continued) |                |                                                                                                                                                                     |  |  |  |
|------------------|----------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Connector<br>Pin | SoC Ball                                                                   | Net Name       | Pin Multiplexed Signal Functions                                                                                                                                    |  |  |  |
| E2               | B18                                                                        | SOC_I2C0_SDA   | UART6_RTSn, GPIO1_65                                                                                                                                                |  |  |  |
| E3               | B13                                                                        | MCU RESETSTATZ | MCU_GPI00_22                                                                                                                                                        |  |  |  |
| E4               | _                                                                          | HSE DETECT     |                                                                                                                                                                     |  |  |  |
| E5               | _                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| E6               | -                                                                          | DGND           | _                                                                                                                                                                   |  |  |  |
| E7               |                                                                            | DGND           |                                                                                                                                                                     |  |  |  |
| E8               | R4                                                                         | PRG0_PRU0GPO1  | PRG0_PRU0_GPI1, PRG0_RGMII1_RD1,<br>PRG0_PWM3_B0, GPI01_1, UART2_TXD                                                                                                |  |  |  |
| E9               | U4                                                                         | PRG0_PRU0GPO16 | PRG0_PRU0_GPI16, PRG0_RGMI11_TXC, 2 IO<br>0 0/1 PRG0_PWM0_A2, SPI3_CLK, GPI01_16,<br>GPMC0_A4                                                                       |  |  |  |
| E10              | -                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| E11              | R5                                                                         | PRG0_PRU1GPO6  | PRG0_PRU1_GPI6, PRG0_RGMII2_RXC, GPIO1_26,<br>EQEP2_A, GPMC0_A19, UART4_CTSn                                                                                        |  |  |  |
| E12              | U6                                                                         | PRG0_PRU1GPO14 | PRG0_PRU1_GPI14, PRG0_RGMII2_TD3,<br>PRG0_PWM1_A1, GPIO1_34, EQEP1_I ,<br>GPMC0_A9, UART6_RXD                                                                       |  |  |  |
| E13              | Y13                                                                        | PRG1_PRU1GPO18 | PRG1_PRU1_GPI18, PRG1_IEP1_EDC_LATCH_IN0,<br>PRG1_PWM1_TZ_IN, RGMII1_RD2, RMII1_TX_EN,<br>GPI00_20 , UART5_CTSn, PRG1_ECAP0_SYNC_IN                                 |  |  |  |
| E14              | T20                                                                        | GPMC0_AD0      | FSI_RX2_CLK, UART2_RXD, EHRPWM0_SYNCI,<br>TRC_CLK, GPIO0_15, BOOTMODE00                                                                                             |  |  |  |
| E15              | U20                                                                        | GPMC0_AD3      | FSI_RX3_CLK, UART3_RXD, EHRPWM0_A,<br>TRC_DATA1, GPIO0_18, PRG0_PWM2_A0,<br>BOOTMODE03                                                                              |  |  |  |
| B1               | A15                                                                        | SOC_SPI1_MISO  | EHRPWM6_B, GPIO1_51                                                                                                                                                 |  |  |  |
| B2               | B15                                                                        | SOC_SPI1_MOSI  | EHRPWM6_SYNCO, GPIO1_50                                                                                                                                             |  |  |  |
| B3               | -                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| B4               | R1                                                                         | PRG0_PRU1GPO8  | PRG0_PRU1_GPI8, PRG0_PWM2_TZ_OUT,<br>GPIO1_28, EQEP2_S, UART4_RTSn                                                                                                  |  |  |  |
| B5               | -                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| B6               | -                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| B7               | T1                                                                         | PRG0_PRU0GPO7  | PRG0_PRU0_GPI7, PRG0_IEP0_EDC_LATCH_IN1,<br>PRG0_PWM3_B1, CPTS0_HW2TSPUSH,<br>CP_GEMAC_CPTS0_HW2TSPUSH, TIMER_IO6,<br>GPI01_7, UART4_TXD                            |  |  |  |
| B8               | U1                                                                         | PRG0_PRU0GPO17 | PRG0_PRU0_GPI17,<br>PRG0_IEP0_EDC_SYNC_OUT1, PRG0_PWM0_B2,<br>CPTS0_TS_SYNC, CP_GEMAC_CPTS0_TS_SYNC,<br>SPI3_CS0, GPI01_17, TIMER_I011, GPMC0_A17                   |  |  |  |
| B9               | V1                                                                         | PRG0_PRU0GPO18 | PRG0_PRU0_GPI18, PRG0_IEP0_EDC_LATCH_IN0,<br>PRG0_PWM0_TZ_IN, CPTS0_HW1TSPUSH,<br>CP_GEMAC_CPTS0_HW1TSPUSH, EHRPWM8_A,<br>GPI01_18, UART4_CTSn, GPMC0_A5, UART2_RXD |  |  |  |
| B10              | -                                                                          | DGND           | -                                                                                                                                                                   |  |  |  |
| B11              | W1                                                                         | PRG0_PRU0GPO19 | PRG0_PRU0_GPI19,<br>PRG0_IEP0_EDC_SYNC_OUT0,<br>PRG0_PWM0_TZ_OUT, CPTS0_TS_COMP,<br>CP_GEMAC_CPTS0_TS_COMP, EHRPWM8_B,<br>GPI01_19, UART4_RTSn, GPMC0_A6, UART3_RXD |  |  |  |
| B12              | Y1                                                                         | PRG0_PRU0GPO0  | PRG0_PRU0_GPI0, PRG0_RGMII1_RD0,<br>PRG0_PWM3_A0, GPIO1_0, UART2_CTSn                                                                                               |  |  |  |
| B13              | W3                                                                         | PRG0_PRU1GPO4  | PRG0_PRU1_GPI4, PRG0_RGMII2_RX_CTL,<br>PRG0_PWM2_B2, GPIO1_24, EQEP1_B,<br>UART6_TXD                                                                                |  |  |  |

| Connector |          |                     |                                                                                                                                     |
|-----------|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Pin       | SoC Ball | Net Name            | Pin Multiplexed Signal Functions                                                                                                    |
| B14       | Y3       | PRG0_PRU0GPO11      | PRG0_PRU0_GPI11, PRG0_RGMII1_TD0,<br>PRG0_PWM3_TZ_OUT, GPIO1_11, UART4_RXD                                                          |
| B15       | Y4       | PRG0_PRU1GPO12      | PRG0_PRU1_GPI12, PRG0_RGMII2_TD1,<br>PRG0_PWM1_A0, GPI01_32, EQEP2_B,<br>GPMC0_A7, UART4_TXD                                        |
| B16       | -        | DGND                | -                                                                                                                                   |
| B17       | -        | PRG0_HSE_ETH2_CLK   | -                                                                                                                                   |
| B18       | -        | DGND                | -                                                                                                                                   |
| B19       | -        | DGND                | -                                                                                                                                   |
| B20       | Y21      | GPMC0_AD14          | FSI_TX0_D0, UART6_RXD,EHRPWM3_B,<br>TRC_DATA12, GPIO0_29, PRG0_PWM3_B0,<br>BOOTMODE14                                               |
| B21       | R16      | GPMC0_AD10          | FSI_RX0_D1, UART4_CTSn, EHRPWM_TZn_IN2,<br>EHRPWM8_B, TRC_DATA8, GPI00_25,<br>PRG1_PWM2_B2, BOOTMODE10                              |
| B22       | -        | HSE_GPIO0_31        | -                                                                                                                                   |
| B23       | -        | DGND                | -                                                                                                                                   |
| B24       | -        | HSE_GPIO0_35        | -                                                                                                                                   |
| B25       | -        | DGND                | -                                                                                                                                   |
| B26       | -        | DGND                | -                                                                                                                                   |
| B27       | -        | DGND                | -                                                                                                                                   |
| B28       | -        | DGND                | -                                                                                                                                   |
| B29       | AA5      | HSE_PRG0_PRU0_GPO10 | PRG0_PRU0_GPI10, PRG0_UART0_RTSn,<br>PRG0_PWM2_B1, RGMII1_RXC, RMII_REF_CLK,<br>PRG0_IEP0_EDI0_DATA_IN_OUT29,GPI01_10,<br>UART3_RXD |
| B30       | -        | DGND                | -                                                                                                                                   |
| D1        | B14      | SOC_SPI1_CS0        | EHRPWM6_A, GPIO1_47                                                                                                                 |
| D2        | D14      | SOC_SPI1_CS1        | CPTS0_TS_SYNC, I2C2_SDA,<br>PRG1_IEP0_EDIO_OUTVALID, UART6_TXD,<br>ADC_EXT_TRIGGER1, GPIO1_48, TIMER_IO11                           |
| D3        | B12      | MCU_RESETZ          | -                                                                                                                                   |
| D4        | -        | DGND                | -                                                                                                                                   |
| D5        | T6       | PRG0_PRU1GPO13      | PRG0_PRU1_GPI13, PRG0_RGMII2_TD2,<br>PRG0_PWM1_B0, GPIO1_33, EQEP0_I, GPMC0_A8,<br>UART5_RXD                                        |
| D6        | P4       | PRG0_PRU1GPO5       | PRG0_PRU1_GPI5, GPIO1_25, EQEP1_S, UART6_RTSn                                                                                       |
| D7        | -        | DGND                | -                                                                                                                                   |
| D8        | Т3       | PRG0_PRU0GPO6       | PRG0_PRU0_GPI6, PRG0_RGMII1_RXC,<br>PRG0_PWM3_A1, GPI01_6, UART4_CTSn                                                               |
| D9        | V3       | PRG0_PRU1GPO2       | PRG0_PRU1_GPI2, PRG0_RGMII2_RD2,<br>PRG0_PWM2_A2, GPIO1_22, EQEP0_S,<br>UART5_RTSn                                                  |
| D10       | -        | DGND                | -                                                                                                                                   |
| D11       | W4       | PRG0_PRU1GPO11      | PRG0_PRU1_GPI11, PRG0_RGMI12_TD0,<br>GPI01_31, EQEP2_I, UART4_RXD                                                                   |
| D12       | T5       | PRG0_PRU0GPO15      | PRG0_PRU0_GPI15, PRG0_RGMII1_TX_CTL,<br>PRG0_PWM0_B1, SPI3_CS1, GPIO1_15,<br>GPMC0_A16                                              |
| D13       | -        | DGND                | -                                                                                                                                   |

# Table 3-24. Selection of PRG0 Signals on Application Connector (continued)

| Table 3-24. Selection of PRG0 Signals on Application Connector (continued) |          |                        |                                                                                                                                         |  |  |
|----------------------------------------------------------------------------|----------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Connector<br>Pin                                                           | SoC Ball | Net Name               | Pin Multiplexed Signal Functions                                                                                                        |  |  |
| D14                                                                        | U21      | GPMC0_AD1              | FSI_RX2_D0, UART2_TXD, EHRPWM0_SYNCO,<br>TRC_CTL, GPIO0_16, PRG0_PWM2_TZ_OUT,<br>BOOTMODE01                                             |  |  |
| D15                                                                        | U18      | GPMC0_AD4              | FSI_RX3_D0, UART3_TXD, EHRPWM0_B,<br>TRC_DATA2, GPIO0_82, PRG0_PWM2_B0,<br>BOOTMODE04                                                   |  |  |
| D16                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| D17                                                                        | V21      | GPMC0_AD7              | FSI_RX4_D1, UART4_TXD, EHRPWM_TZn_IN1,<br>EHRPWM8_A, TRC_DATA5, GPI00_22,<br>PRG1_PWM2_A2, BOOTMODE07                                   |  |  |
| D18                                                                        | P19      | GPMC0_CSN2             | I2C2_SCL, TIMER_IO8, EQEP1_S,<br>EHRPWM_TZn_IN4, GPIO0_43,<br>PRG1_PWM2_TZ_IN                                                           |  |  |
| D19                                                                        | R21      | GPMC0_CSN3             | I2C2_SDA, TIMER_IO9, EQEP1_I, GPMC0_A20,<br>EHRPWM_TZn_IN5, GPIO0_44                                                                    |  |  |
| D20                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| D21                                                                        | V18      | GPMC0_AD13             | FSI_RX1_D1, EHRPWM3_A, TRC_DATA11,<br>GPIO0_28, PRG0_PWM3_A0, BOOTMODE13                                                                |  |  |
| D22                                                                        | -        | HSE_GPIO0_33           | -                                                                                                                                       |  |  |
| D23                                                                        | W5       | HSE_PRG0_PRU1_GPO7     | PRG0_PRU1_GPI7, PRG0_IEP1_EDC_LATCH_IN1,<br>RGMII1_RD0, RMII1_RXD0, GPI01_27, EQEP2_B,<br>UART4_TXD                                     |  |  |
| D24                                                                        | A17      | HSE_MCAN0_TX/UART4_RXD | TIMER_IO2, SYNC2_OUT, SPI4_CS1, GPIO1_60,<br>EQEP2_I, UART0_DTRn                                                                        |  |  |
| D25                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| D26                                                                        | -        | HSE_GPIO0_41           | -                                                                                                                                       |  |  |
| D27                                                                        | P5       | HSE_PRG0_PRU1_GPO18    | PRG0_PRU1_GPI18, PRG0_IEP1_EDC_LATCH_IN0,<br>PRG0_PWM1_TZ_IN, MDIO0_MDIO, RMII1_TX_EN,<br>EHRPWM7_A, GPIO1_38, PRG0_ECAP0_SYNC_IN       |  |  |
| D28                                                                        | W6       | HSE_PRG0_PRU0_GPO9     | PRG0_PRU0_GPI9, PRG0_UART0_CTSn,<br>PRG0_PWM3_TZ_IN, RGMII1_RX_CTL,<br>RMII1_RX_ER, PRG0_IEP0_EDI0_DATA_IN_OUT28,<br>GPI01_9, UART2_RXD |  |  |
| D29                                                                        | C17      | HSE_MCAN1_TX/I2C3_SCL  | ECAP1_IN_APWM_OUT, SYSCLKOUT0, TIMER_IO4,<br>UART5_RXD, EHRPWM_SOCA, GPIO1_62,<br>EQEP2_A, UART0_DCDn                                   |  |  |
| D30                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| E16                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| E17                                                                        | V20      | GPMC0_AD6              | FSI_RX4_D0, UART4_RXD, EHRPWM1_B,<br>TRC_DATA4, GPIO0_21, PRG0_PWM2_B1,<br>BOOTMODE06                                                   |  |  |
| E18                                                                        | N17      | GPMC0_DIR              | EQEP0_B, GPIO0_40, EHRPWM6_B,<br>PRG1_PWM2_B0                                                                                           |  |  |
| E19                                                                        | R20      | GPMC0_CSN1             | EQEP0_I, EHRPWM_TZn_IN2, GPIO0_42,<br>EHRPWM6_SYNCO, PRG1_PWM2_TZ_OUT                                                                   |  |  |
| E20                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| E21                                                                        | W20      | GPMC0_AD11             | FSI_RX1_CLK, UART5_CTSn, EQEP1_A,<br>TRC_DATA9, GPIO0_26, EHRPWM7_A,<br>BOOTMODE11                                                      |  |  |
| E22                                                                        | -        | DGND                   | -                                                                                                                                       |  |  |
| E23                                                                        | Y5       | HSE_PRG0_PRU1_GPO9     | PRG0_PRU1_GPI9, PRG0_UART0_RXD,<br>RGMII1_RD1, PRG0_IEP0_EDI0_DATA_IN_OUT30,<br>GPI01_29, EQEP0_I, UART5_RXD                            |  |  |
| E24                                                                        | B17      | HSE_MCAN0_RX/UART4_TXD | UART4_TXD, TIMER_IO3, SYNC3_OUT, SPI4_CS2,<br>GPI01_61, EQEP2_S, UART0_RIn                                                              |  |  |



| Connector        |          |                     |                                                                                                                                               |  |  |
|------------------|----------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Connector<br>Pin | SoC Ball | Net Name            | Pin Multiplexed Signal Functions                                                                                                              |  |  |
| E25              | -        | DGND                | -                                                                                                                                             |  |  |
| E26              | -        | HSE_GPIO0_38        | -                                                                                                                                             |  |  |
| E27              | V6       | HSE_PRG0_PRU1_GPO10 | PRG0_PRU1_GPI10, PRG0_UART0_TXD,<br>PRG0_PWM2_TZ_IN, RGMII1_RD2, RMII1_TXD0,<br>PRG0_IEP0_EDI0_DATA_IN_OUT31, GPI01_30,<br>EQEP1_I, UART6_RXD |  |  |
| E28              | -        | DGND                | -                                                                                                                                             |  |  |
| E29              | -        | DGND                | -                                                                                                                                             |  |  |
| E30              | B21      | MCU_PORZ            | -                                                                                                                                             |  |  |





Figure 3-26. AM64x/AM243x High Speed Expansion Connector



|                                              | FSI RX0 CLK<br>FSI RX0_D0<br>FSI_RX0_D1<br>FSI_TX0_D0<br>FSI TX0_D1<br>FSI TX0_D1<br>FSI TX0_CLK | 2X5 Header<br>67997-410HLF<br>To C2000 EVM |
|----------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------|
| GPMC0_AD0                                    |                                                                                                  | -                                          |
| GPMC0_AD1                                    |                                                                                                  | -                                          |
| GPMC0_AD2                                    |                                                                                                  | -                                          |
| GPMC0_AD3                                    |                                                                                                  | -                                          |
| GPMC0_AD4                                    |                                                                                                  | -                                          |
| GPMC0_AD5                                    | TRC_DATA2(to MIPI 60)                                                                            | -                                          |
| GPMC0_AD6                                    | TRC_DATA3(to MIPI 60)                                                                            | -                                          |
| GPMC0_AD7                                    |                                                                                                  | -                                          |
| GPMC0_AD8                                    |                                                                                                  | _                                          |
| GPMC0_AD9                                    |                                                                                                  |                                            |
| GPMC0_AD10                                   |                                                                                                  |                                            |
| GPMC0_AD11                                   | TRC_DATA8(to MIPI 60)                                                                            | -                                          |
| GPMC0_AD12                                   | TRC_DATA9(to MIPI 60)                                                                            | _                                          |
| GPMC0_AD13                                   | TRC_DAT10(to MIPI 60)                                                                            | -                                          |
| GPMC0_AD14                                   |                                                                                                  |                                            |
| GPMC0_AD15                                   | TRC_DATA12(to MIPI 60)                                                                           |                                            |
| GPMC0_CLK                                    | TRC_DATA13(to MIPI 60)                                                                           | _                                          |
| 34                                           | TRC_DATA14(to MIPI 60)                                                                           | High Speed                                 |
| GPMC0_CLK<br>GPMC0_ADVn_ALE<br>GPMC0_OEn_REr | TRC_DATA15(to MIPI 60)                                                                           | Expansion                                  |
|                                              |                                                                                                  | Connector                                  |
| GPMC0_WEn                                    | TRC_DATA17(to MIPI 60)                                                                           | SEAF-30-06.0-L-05-2-A-K-TR                 |
| GPMC0_BE0n_CLE                               |                                                                                                  | -                                          |
| GPMC0_BEn                                    |                                                                                                  | -                                          |
| GPMC0_WAIT0                                  |                                                                                                  | -                                          |
| GPMC0_WAIT1                                  |                                                                                                  | -                                          |
| GPMC0_WPn<br>GPMC0_DIR                       |                                                                                                  | -                                          |
| GPMC0_DIR<br>GPMC0_CSn0                      |                                                                                                  | -                                          |
| _                                            | TRC_DATA23(to MIPI 60)                                                                           |                                            |
| GPMC0_CSn1<br>GPMC0_CSn2                     |                                                                                                  | 1                                          |
| GPMC0_CSn3                                   |                                                                                                  | -                                          |
| SPI1_CS0<br>SPI1_CS1                         |                                                                                                  | 7                                          |
| SPI1_CLK<br>SPI1_D0                          |                                                                                                  | 1                                          |
| SPI1_D1                                      |                                                                                                  | -                                          |
| UART4_RXD/MCAN0_TX<br>UART4_TXD/MCAN0_RX     |                                                                                                  | 1                                          |
| - 12C0_SCL                                   |                                                                                                  |                                            |
| I2C0_SDA<br>I2C3_SCL/MCAN1_TX                |                                                                                                  |                                            |
| I2C3_SDA/MCAN1_RX                            |                                                                                                  |                                            |
|                                              |                                                                                                  |                                            |

Figure 3-27. AM64x/AM243x High Speed Expansion Connector - Part 1





Figure 3-28. AM64x/AM243x High Speed Expansion Connector - Part 2

# 3.4.14 CAN Interface

The EVM includes two CAN interfaces. The MCAN0 and MCAN1 pins are muxed internally with UART4 and I2C3 respectively. These signals are connected to an on board MUX to route the signals to either the MCAN Transceiver or to the HSE connector, this MUX is controlled by the IO Expander. Figure 3-29 depicts the implementation of CAN interface using TCAN1042HGV. RXD and TXD pins are connected to MCAN0\_RX/UART4\_TXD and MCAN0\_TX/UART4\_RXD pins of AM64x respectively. STB pin of the IC is by default connected to ground to avoid IC entering stand-by mode. The STB pin is controlled by GPIO to enable Standby mode.

The pin-out of CAN connector is shown in Table 3-25.

| Table 3-25. CAN (J31 and J32) Pin-out | Table 3-2 | 25. CAN | (J31 a | and J3 | 2) Pin-out |
|---------------------------------------|-----------|---------|--------|--------|------------|
|---------------------------------------|-----------|---------|--------|--------|------------|

| CAN            | 0 J31     | CAN1 J32 |         |  |
|----------------|-----------|----------|---------|--|
| Pin No. Signal |           | Pin No.  | Signal  |  |
| 1              | 1 MCAN0_H |          | MCAN0_H |  |
| 2              | GND       | 2        | GND     |  |
| 3 MCAN0_L      |           | 3        | MCAN0_L |  |





Figure 3-29. AM64x/AM243x CAN Interfaces

## 3.4.15 Interrupt

The EVM supports the following timer and interrupt options.

Three push button switches are available to provide reset for MCU\_PORz and MCU\_RESETz and RESET\_REQz. One push button switch is available for GPIO interrupt, which is connected to both main domain and MCU domain GPIO pin.

Warm reset can also be applied through Test automation header or manual reset switches SW4 (SoC) and SW6 (MCU).

Power on reset input can be applied though switch SW7.

## 3.4.16 ADC Interface

A 20-pin connector J3 of part number TSW-110-07-S-D for connecting ADC signals of the AM64x/AM243x. The connector includes ADC0\_AIN0-7, VDDA\_ADC connections and ground connections.

| Pin No. | Pin No. Signal |         | Signal    |
|---------|----------------|---------|-----------|
| 1       | DGND           | 11      | ADC0_AIN7 |
| 2       | NC             | C 12    |           |
| 3       | ADC0_AIN6      | 13      | DGND      |
| 4       | VDDA_ADC       | 14      | ADC0_AIN1 |
| 5       | DGND           | 15      | ADC0_AIN0 |
| 6       | ADC0_AIN2      | 16      | DGND      |
| 7       | ADC0_AIN5      | 17      | VDDA_ADC  |
| 8       | DGND           | 18      | ADC0_AIN3 |
| 9       | DGND           | 19 NC   |           |
| 10      | ADC0_AIN4      | 20 DGND |           |

Table 3-26. ADC Connector (J3) Pin-out

# 3.4.17 Safety Connector

A 12x2 standard 0.1" spaced header- TSW-112-07-S-D is included as a safety signal connector. The safety connector includes signals connected to the MCU. The 24 pins include MCU\_I2C0, MCI\_I2C1, MCU\_UART1, MCU\_SPI0 and MCU\_SPI1 signals. This provides eighteen signals that can be used as either the specified interface or as MCU\_GPI0s. In addition the CONN\_MCU\_RESETz, CONN\_MCU\_PORz, MCU\_RESETSTATz and MCU\_SAFETY\_ERRORn signals are supported with the connector.

| Pin No. | Signal Pin No.    |    | Signal                |
|---------|-------------------|----|-----------------------|
| 1       | VCC_3V3_SYS       | 13 | MCU_UART1_RTS_3V3     |
| 2       | MCU_SPI0_D1       | 14 | MCU_I2C1_SDA          |
| 3       | MCU_SPI0_CS1      | 15 | MCU_UART1_TX_3V3      |
| 4       | MCU_SPI0_D0       | 16 | MCU_SPI0_CLK          |
| 5       | MCU_GPIO0_8       | 17 | MCU_I2C0_SDA          |
| 6       | MCU_SPI0_CS0      | 18 | MCU_I2C1_SCL          |
| 7       | TEST_LED2         | 19 | MCU_RESETSTATZ        |
| 8       | MCU_GPIO0_6       | 20 | MCU_I2C0_SCL          |
| 9       | MCU_GPIO0_7       | 21 | CONN_MCU_RESETZ       |
| 10      | MCU_UART1_CTS_3V3 | 22 | MCU_SAFETY_ERRORZ_3V3 |
| 11      | MCU_UART1_RX_3V3  | 23 | DGND                  |
| 12      | MCU_GPIO0_9       | 24 | CONN_MCU_PORZ         |

## Table 3-27. Safety Connector Pinouts

## 3.4.18 SPI Interfaces

- SPI0: A 1Kbit SPI EEPROM (93LC46B) is interfaced to SPI0 port of the AM64x/AM243x and is used for testing purposes.
- SPI1: This interface is routed to the HSE Connector. The SPI1 interface signals are at a 3.3 V IO level.
  - SPI1\_CS0 is routed to the HSE expansion header (J2)
  - SPI1\_CS1 is routed to the HSE expansion header (J2)

### 3.4.19 I2C Interfaces

There are five I2C interfaces used in the EVM board.

 MAIN\_I2C0: This interface is used by the software to identify the EVM and to control the power supply circuit. MAIN\_I2C0 is interfaced to detect the latch and to identify the daughter cards, which are presently installed. Board ID memory device, and board ID memories are of the daughter cards and HSE connector. This I2C is also connected to a test header J5 for AM64x/AM243x processor slave operation. Pin outs of I2C test header is given in Table 3-28.

| Pin No. | Signal       |  |  |
|---------|--------------|--|--|
| 1       | DGND         |  |  |
| 2       | SoC_I2C0_SDA |  |  |
| 3       | SoC_I2C0_SCL |  |  |

| Table 2 28  | 12C Tool | Haadar   | ( 15) | Din out |
|-------------|----------|----------|-------|---------|
| Table 3-28. | IZC IES  | і неаder | (J))  | Pin-out |

MAIN\_I2C1: This is interfaced to 16 bit GPIO expanders that are being used for all control signals and LED controls, 8bit LED Driver with part number TPIC2810, Current Monitors with part number INA226 to monitor current of VDD\_CORE, VDDAR\_CORE, SoC\_DVDD3V3, SoC\_DVDD1V8, VDDA\_1V8, VDD\_DDR4, Temperature sensor with part number TMP100, Display Interface with part number OSD9616P0992-10, and Test automation connector via voltage isolation. This I2C is also connected to a test header J4 for AM64x processor slave operation. Pinouts of I2C test header are given in Table 3-29.

## Table 3-29. I2C Test Header (J4) Pin-out

| Pin No. | Signal       |
|---------|--------------|
| 1       | SoC_I2C1_SCL |
| 2       | SoC_I2C0_SDA |
| 3       | DGND         |
| 4       | INA_ALERT    |
| 5       | NC           |

- 3. MAIN\_I2C3: This is connected to the expansion board connector from a mux. I2C3 is muxed with the MCAN signals. The default state of the mux is MCAN.
- 4. MCU\_I2C0: This is connected to the safety connector.
- 5. MCU\_I2C1: This is connected to the safety connector.

Figure 3-30 depicts the I2C tree.



# Figure 3-30. AM64x/AM243x I2C Interfaces and Address Assignment of Peripherals

# 3.4.20 FSI Interface

One FSI Interface (1Tx and 1Rx) from SoC is terminated on the 2x5 header with part number 67997-410HLF from Amphenol ICC (FCI) having connections, which can be interfaced to C2000 EVM. FSI\_TX0 signals and FSI RX0 signals are connected to the mux so that the signals are available to both the FSI connector and the expansion connector. The TS3A27518E mux-demux is used for this purpose and is controlled by GPIO from IO Expander. A logic low in Mux select pin connects port A and Port B1, whereas a logic high connects A port to B2 port. The default state of mux drives the signals from A port to B1 port, which is connected to HSE connector.

| Pin No. | Signal      |
|---------|-------------|
| 1       | FSI_TX0_CLK |
| 2       | FSI_RX0_CLK |
| 3       | DGND        |
| 4       | DGND        |
| 5       | FSI_TX0_D0  |
| 6       | FSI_RX0_D0  |
| 7       | FSI_TX0_D1  |
| 8       | FSI_RX0_D1  |
| 9       | DGND        |
| 10      | VCC_3V3_SYS |

# Table 3-30, FSI (J5) Connector Pin-out



### Figure 3-31. AM64x/AM243x FSI Interface



# **4 Known Issues and Modifications**

This section describes the current applicable workarounds. Issues on each EVM revision and issues that have been patched have modification labels attached to the EVM assembly. These modification labels can be found as shown in Table 4-1 and Figure 4-1.

| Issue Number | Modification Label<br>Number | Issue Title                               | Issue Description                                                                    |
|--------------|------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------|
| 1            | N/A                          | Embedded XDS110 connection issue          | Embedded XDS110 fails to connect to AM64x target in CCS after first EVM power cycle. |
| 2            | N/A                          | DC Barrell Jack Warning when Hot Plugging | Potential for board damage if hot-<br>plugging DC side.                              |
| 3            | N/A                          | uSD card boot not working                 | uSD boot does not work on certain brand SD cards.                                    |



Figure 4-1. AM64x/AM243x EVM Modification Label Location

# 4.1 Issue 1 - Embedded XDS110 Connection to AM64x Target in CCS

# Applicable EVM Revisions: All

**Issue Description**: On some EVM, the embedded XDS110 (U59) has been shown to fail initial target connection to AM64x target in CCS after first EVM and XDS110 power cycle. No problem exists when using an attached, external emulator over the CTI20 header (J25).

This failure mode can be encountered by following the steps below:

- 1. XDS110 USB is attached between host PC and XDS110 USB port (J28).
- 2. EVM power is enabled and the AM64x is brought up in *no-boot* mode.
- 3. In CCS, an initial CCS target connection to the M3 DMSC core is then attempted.

- 4. CCS errors out with the below dialog complaining of a DAP connection error to the target core.
  - a. Hitting retry results in the same error message.

| 8 | Error connecting to the target:<br>(Error -1170 @ 0x0)<br>Unable to access the DAP. Reset the device, and<br>retry the operation. If error persists, confirm<br>configuration, power-cycle the board, and/or try<br>more reliable JTAG settings (e.g. lower TCLK).<br>(Emulation package 9.2.0.00002) | 0 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   |                                                                                                                                                                                                                                                                                                       |   |

Figure 4-2. XDS110 CCS Connection Error Dialog

**Workaround 1**: After the connection issue is encountered, users can unplug the USB host connection to the XDS110 emulator through USB port (J28) and then plugin the USB cable again. This power cycles the XDS110 and clears up the connection error.

**Workaround 2**: After the connection issue is encountered, users can toggle TRSTSN through the XDS110 debug command-line utility *xds110reset* found in the CCS XDS110 utility directory.

In the Windows OS installation, for a default installation of CCS version 10.11, this tool is found in the directory C:\ti\ccs1011\ccs\ccs\_base\common\uscif\xds110>.

This command can be executed on the Windows command prompt/terminal when the embedded XDS110 is powered on and connected to the host PC. A similar tool is available under the Linux OS install of CCS.



Figure 4-3. XDS110 debug reset utility command-line function

# 4.2 Issue 2 - DC Barrel Jack Warning when Hot-Plugging

# Applicable EVM Revisions: C

**Issue Description**: Many cost-saving plug designs do not verify a secure, ground-first connection when attempting to hot-plug the J6 DC Barrel Jack connector. This can lead to intermittent brown-out type conditions that can result in damage to the board.

**Solution**: Hot plugging the power supply is never recommended at the connector end. The *Power On/Off Procedures* outlined in the *Getting Started* section of the document must be followed when applying or removing power from the board. Furthermore, make sure the user is using the recommended part number for the EVM Revision as outlined in the Power Supply section of Section 3.1.

# 4.3 Issue 3 - uSD Card Boot Not Working

## Applicable EVM Revision: C

**Issue Description:** uSD boot does not work with certain brand SD cards. The EVM does not have the pull up resistors populated on the MMC1 interface. This is causing marginal failure with some SD cards.

**Solution:** Installing 10K resistor on R479, R480, R483, R484 and R485 in the bottom side of the EVM resolve the issue.



Figure 4-4. MMC1 Schematics





Figure 4-5. MMC1 Layout

# **5** References

- AM64x Sitara™ Processors Data Manual
- AM64x Processors Silicon Revision 1.0 Texas Instruments Families of Products Technical Reference Manual

# **6** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision * (September 2022) to Revision A (October 2023) |                                                   |                 |
|-----------------------------------------------------------------------|---------------------------------------------------|-----------------|
| •                                                                     | Updated Known Issues and Modifications section    | 59              |
| •                                                                     | Added Issue 3 - uSD Card Boot Not Working section | <mark>61</mark> |

### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

# WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

3 Regulatory Notices:

3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.
- 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

### Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。

https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-delivered-in-japan.html

3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けて

いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

#### 東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧くださ い。https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-for-power-line-communication.html
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

### 4 EVM Use Restrictions and Warnings:

- 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
- 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
- 4.3 Safety-Related Warnings and Restrictions:
  - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
  - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and inability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
- 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.
- 6. Disclaimers:
  - 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
  - 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

www.ti.com

- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated