

## 2.5-V INTEGRATED REFERENCE CIRCUIT

### FEATURES

- Excellent Temperature Stability
- Initial Tolerance: 0.2% Max
- Dynamic Impedance: 0.6  $\Omega$  Max
- Wide Operating Current Range
- Directly Interchangeable With LM136
- Needs No Adjustment for Minimum Temperature Coefficient



NC – No internal connection

### DESCRIPTION/ORDERING INFORMATION

The LT1009 reference circuit is a precision-trimmed 2.5-V shunt regulator featuring low dynamic impedance and a wide operating current range. The maximum initial tolerance is  $\pm 5$  mV in the LP package and  $\pm 10$  mV in the D and PW packages. The reference tolerance is achieved by on-chip trimming, which minimizes the initial voltage tolerance and the temperature coefficient,  $\alpha_{VZ}$ .

Although the LT1009 needs no adjustments, a third terminal (ADJ) allows the reference voltage to be adjusted  $\pm 5\%$  to eliminate system errors. In many applications, the LT1009 can be used as a terminal-for-terminal replacement for the LM136-2.5, which eliminates the external trim network.

The LT1009 uses include 5-V system references, 8-bit analog-to-digital converter (ADC) and digital-to-analog converter (DAC) references, and power-supply monitors. The device also can be used in applications such as digital voltmeters and current-loop measurement and control systems.

The LT1009C is characterized for operation from 0°C to 70°C. The LT1009I is characterized for operation from -40°C to 85°C.

### SYMBOL



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| 0°C to 70°C    | SOIC – D               | Tube of 75            | LT1009CD         |
|                |                        | Reel of 2500          | LT1009CDR        |
|                | TO-226/TO-92 – LP      | Bulk of 1000          | LT1009CLP        |
|                |                        | Ammo of 2000          | LT1009CLPM       |
|                |                        | Reel of 2000          | LT1009CLPR       |
|                | TSSOP – PW             | Tube of 150           | LT1009CPW        |
|                |                        | Reel of 2000          | LT1009CPWR       |
| –40°C to 85°C  | SOIC – D               | Tube of 75            | LT1009ID         |
|                |                        | Reel of 2500          | LT1009IDR        |
|                | TO-226/TO-92 – LP      | Bulk of 1000          | LT1009ILP        |
|                |                        | Ammo of 2000          | LT1009ILPM       |
|                |                        | Reel of 2000          | LT1009ILPR       |
|                | TSSOP – PW             | Tube of 150           | LT1009IPW        |
|                |                        | Reel of 2000          | LT1009IPWR       |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

(2) Package drawings, thermal data, and symbolization are available at [www.ti.com/packaging](http://www.ti.com/packaging).

## SCHEMATIC



NOTE: All component values shown are nominal.

**ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                  |                                             | MIN        | MAX | UNIT |
|------------------|---------------------------------------------|------------|-----|------|
| I <sub>R</sub>   | Reverse current                             |            | 20  | mA   |
| I <sub>F</sub>   | Forward current                             |            | 10  | mA   |
| θ <sub>JA</sub>  | Package thermal impedance <sup>(2)(3)</sup> | D package  | 97  | °C/W |
|                  |                                             | LP package | 140 |      |
|                  |                                             | PW package | 149 |      |
| T <sub>J</sub>   | Operating virtual junction temperature      |            | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                   | −65        | 150 | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) − T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
- (3) The package thermal impedance is calculated in accordance with JESD 51-7.

**RECOMMENDED OPERATING CONDITIONS**

|                |                                      | MIN     | MAX | UNIT |
|----------------|--------------------------------------|---------|-----|------|
| T <sub>A</sub> | Operating free-air temperature range | LT1009C | 0   | 70   |
|                |                                      | LT1009I | −40 | 85   |

## ELECTRICAL CHARACTERISTICS

at specified free-air temperature

| PARAMETER             | TEST CONDITIONS                                                                                                 | T <sub>A</sub> <sup>(1)</sup>                                                                                         | LT1009C                      |       |       | LT1009I |       |       | UNIT |                     |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------|-------|-------|---------|-------|-------|------|---------------------|
|                       |                                                                                                                 |                                                                                                                       | MIN                          | TYP   | MAX   | MIN     | TYP   | MAX   |      |                     |
|                       |                                                                                                                 |                                                                                                                       | 2.49                         | 2.5   | 2.51  | 2.49    | 2.5   | 2.51  |      |                     |
| V <sub>Z</sub>        | Reference voltage<br>I <sub>Z</sub> = 1 mA                                                                      | D/PW package<br>LP package                                                                                            | 2.495                        | 2.5   | 2.505 | 2.495   | 2.5   | 2.505 | V    |                     |
|                       |                                                                                                                 |                                                                                                                       | 2.485                        | 2.515 | 2.475 | 2.475   | 2.525 | 2.525 |      |                     |
|                       | Adjustment range                                                                                                | D/PW package<br>LP package                                                                                            | 2.491                        | 2.509 | 2.48  | 2.48    | 2.52  | 2.52  |      |                     |
| V <sub>F</sub>        | Forward voltage                                                                                                 | I <sub>F</sub> = 2 mA                                                                                                 | 25°C                         | 0.4   | 1     | 0.4     | 1     | 1     | V    |                     |
| ΔV <sub>Z(temp)</sub> | Change in reference voltage with temperature<br>I <sub>Z</sub> = 1 mA, V <sub>ADJ</sub> = GND to V <sub>Z</sub> | D/PW package<br>LP package                                                                                            | 125                          | 125   | 125   | 45      | 45    | 45    | mV   |                     |
|                       |                                                                                                                 |                                                                                                                       | 25°C                         | 45    | 45    | 45      | 45    | 45    |      |                     |
|                       | ΔV <sub>Z</sub>                                                                                                 | Average temperature coefficient of reference voltage <sup>(2)</sup><br>I <sub>Z</sub> = 1 mA, V <sub>ADJ</sub> = open | 0°C to 70°C<br>-40°C to 85°C | 15    | 25    | 15      | 25    | 20    | 35   | ppm/ <sup>°</sup> C |
| ΔV <sub>Z</sub>       | Change in reference voltage with current                                                                        | I <sub>Z</sub> = 400 μA to 10 mA                                                                                      | 25°C                         | 2.6   | 10    | 2.6     | 6     | 6     | 10   | mV                  |
|                       |                                                                                                                 |                                                                                                                       | Full range                   |       | 12    |         |       | 10    |      |                     |
| ΔV <sub>Z/Δt</sub>    | Long-term change in reference voltage                                                                           | I <sub>Z</sub> = 1 mA                                                                                                 | 25°C                         | 20    | 20    | 20      | 20    | 20    | 20   | ppm/khr             |
| Z <sub>Z</sub>        | Reference impedance                                                                                             | I <sub>Z</sub> = 1 mA                                                                                                 | 25°C                         | 0.3   | 1     | 0.3     | 1     | 1     | 1    | Ω                   |
|                       |                                                                                                                 |                                                                                                                       | Full range                   |       | 1.4   |         |       | 1.4   | 1.4  |                     |

(1) Full range is 0°C to 70°C for the LT1009C and -40°C to 85°C for the LT1009I.

(2) The deviation parameter V<sub>Z(dev)</sub> is defined as the difference between the maximum and minimum values obtained over the recommended operating temperature range, measured at I<sub>Z</sub> = 1 mA. The average full-range temperature coefficient of the reference voltage (αV<sub>Z</sub>) is defined as:

$$|\alpha V_Z| \left( \frac{\text{ppm}}{\text{°C}} \right) = \frac{\left( \frac{V_{Z(\text{dev})}}{V_Z \text{ at } 25^\circ\text{C}} \right) \times 10^6}{\Delta T_A}$$



αV<sub>Z</sub> can be positive or negative, depending upon whether the minimum V<sub>Z</sub> or maximum V<sub>Z</sub>, respectively, occurs at the lower temperature.

For example, at I<sub>Z</sub> = 1 mA, maximum V<sub>Z</sub> = 2501 mV at 30°C, minimum V<sub>Z</sub> = 2497 mV at 0°C, V<sub>Z</sub> = 2500 mV at 25°C, ΔT<sub>A</sub> = 70°C for LT1009C:

$$|\alpha V_Z| = \frac{\left( \frac{4 \text{ mV}}{2500 \text{ mV}} \right) \times 10^6}{70^\circ\text{C}} \approx 23 \frac{\text{ppm}}{\text{°C}}$$

Because minimum V<sub>Z</sub> occurs at the lower temperature, the coefficient in this example is positive.

## TYPICAL CHARACTERISTICS

Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



Figure 1.



Figure 2.



Figure 3.



Figure 4.

## TYPICAL CHARACTERISTICS (continued)



Figure 5.



Figure 6.



Figure 7.

## APPLICATION INFORMATION



A. This does not affect temperature coefficient. It provides  $\pm 5\%$  trim range.

**Figure 8. 2.5-V Reference**



**Figure 9. Adjustable Reference With Wide Supply Range**



**Figure 10. Power Regulator With Low Temperature Coefficient**



Figure 11. Switchable  $\pm 1.25$ -V Bipolar Reference



Figure 12. Low-Noise 2.5-V Buffered Reference

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LT1009CD              | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009CD.A            | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009CDR             | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009CDR.A           | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009CLP             | Active        | Production           | TO-92 (LP)   3 | 1000   BULK           | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CLP.A           | Active        | Production           | TO-92 (LP)   3 | 1000   BULK           | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CLPM            | Active        | Production           | TO-92 (LP)   3 | 2000   AMMO           | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CLPM.A          | Active        | Production           | TO-92 (LP)   3 | 2000   AMMO           | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CLPR            | Active        | Production           | TO-92 (LP)   3 | 2000   LARGE T&R      | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CLPR.A          | Active        | Production           | TO-92 (LP)   3 | 2000   LARGE T&R      | Yes         | SN                                   | N/A for Pkg Type                  | 0 to 70      | LT1009C             |
| LT1009CPWR            | Active        | Production           | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009CPWR.A          | Active        | Production           | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 1009C               |
| LT1009ID              | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |
| LT1009ID.A            | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |
| LT1009IDR             | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |
| LT1009IDR.A           | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |
| LT1009ILP             | Active        | Production           | TO-92 (LP)   3 | 1000   BULK           | Yes         | SN                                   | N/A for Pkg Type                  | -40 to 85    | LT1009I             |
| LT1009ILP.A           | Active        | Production           | TO-92 (LP)   3 | 1000   BULK           | Yes         | SN                                   | N/A for Pkg Type                  | -40 to 85    | LT1009I             |
| LT1009ILPR            | Active        | Production           | TO-92 (LP)   3 | 2000   LARGE T&R      | Yes         | SN                                   | N/A for Pkg Type                  | -40 to 85    | LT1009I             |
| LT1009ILPR.A          | Active        | Production           | TO-92 (LP)   3 | 2000   LARGE T&R      | Yes         | SN                                   | N/A for Pkg Type                  | -40 to 85    | LT1009I             |
| LT1009IPWR            | Active        | Production           | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |
| LT1009IPWR.A          | Active        | Production           | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 1009I               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF LT1009 :**

- Military : [LT1009M](#)

NOTE: Qualified Version Definitions:

- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LT1009CDR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| LT1009CPWR | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |
| LT1009IDR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| LT1009IPWR | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LT1009CDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LT1009CPWR | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| LT1009IDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LT1009IPWR | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LT1009CD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LT1009CD.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LT1009ID   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LT1009ID.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

LP0003A



TO-92 - 5.34 mm max height

TO-92



4215214/C 04/2025

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Lead dimensions are not controlled within this area.
4. Reference JEDEC TO-226, variation AA.
5. Shipping method:
  - a. Straight lead option available in bulk pack only.
  - b. Formed lead option available in tape and reel or ammo pack.
  - c. Specific products can be offered in limited combinations of shipping medium and lead options.
  - d. Consult product folder for more information on available options.

# EXAMPLE BOARD LAYOUT

LP0003A

TO-92 - 5.34 mm max height

TO-92



LAND PATTERN EXAMPLE  
STRAIGHT LEAD OPTION  
NON-SOLDER MASK DEFINED  
SCALE:15X



LAND PATTERN EXAMPLE  
FORMED LEAD OPTION  
NON-SOLDER MASK DEFINED  
SCALE:15X

4215214/C 04/2025

# TAPE SPECIFICATIONS

LP0003A

TO-92 - 5.34 mm max height

TO-92



FOR FORMED LEAD OPTION PACKAGE

4215214/C 04/2025

# PACKAGE OUTLINE

PW0008A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



4221848/A 02/2015

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.

# EXAMPLE BOARD LAYOUT

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:10X



4221848/A 02/2015

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:10X

4221848/A 02/2015

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025