

# SN74CB3T3253 Dual 1-of-4 FET Multiplexer/Demultiplexer 2.5V/3.3V Low-voltage Bus Switch With 5V Tolerant Level Shifter

## 1 Features

- Output voltage translation tracks  $V_{CC}$
- Supports mixed-mode signal operation on all data I/O ports
  - 5V input down to 3.3V output level shift with 3.3V  $V_{CC}$
  - 5V/3.3V input down to 2.5V output level shift with 2.5V  $V_{CC}$
- 5V tolerant I/Os with device powered up or powered down
- Bidirectional data flow with near-zero propagation delay
- Low ON-state resistance ( $r_{on}$ ) characteristics ( $r_{on} = 5\Omega$  typ)
- Low input/output capacitance minimizes loading ( $C_{io(OFF)} = 5\text{pF}$  typ)
- Data and control inputs provide undershoot clamp diodes
- Low power consumption ( $I_{CC} = 20\mu\text{A}$  max)
- $V_{CC}$  operating range from 2.3V to 3.6V
- Data I/Os support 0V to 5V signaling levels (0.8V, 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, 5V)
- Control inputs can be driven by TTL or 5V/3.3V CMOS outputs
- $I_{off}$  supports partial-power-down mode operation
- Latch-up performance exceeds 250mA per JESD 17
- ESD performance tested per JESD 22
  - 2000V human-body model (A114-B, Class II)
  - 1000V charged-device model (C101)

## 2 Applications

- Supports digital applications:
  - Level translation
  - USB interface
  - Memory interleaving
  - Bus isolation
- Designed for low-power portable equipment

## 3 Description

The SN74CB3T3253 is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks  $V_{CC}$ . The SN74CB3T3253 supports systems using 5V TTL, 3.3V LVTT, and 2.5V CMOS switching standards, as well as user-defined switching levels (see [Typical DC Voltage-Translation Characteristics](#)).

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature establishes that damaging current does not backflow through the device when it is powered down. The device has isolation during power off.

### Package Information

| PART NUMBER     | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-----------------|------------------------|-----------------------------|
| SN74CB3T3253D   | D (SOIC, 16)           | 9.9mm × 6mm                 |
| SN74CB3T3253DBQ | DBQ (SSOP, 16)         | 4.9mm × 6mm                 |
| SN74CB3T3253DGV | DGV (TSSOP, 16)        | 3.60mm × 6.6mm              |
| SN74CB3T3253PW  | PW (TSSOP, 16)         | 5mm × 6.4mm                 |

(1) For more information, see [Section 12](#).

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



If the input high voltage ( $V_{IH}$ ) level is greater than or equal to  $V_{CC} + 1\text{V}$ , and less than or equal to 5.5V, the output high voltage ( $V_{OH}$ ) level will be equal to approximately the  $V_{CC}$  voltage level.

## Typical DC Voltage-Translation Characteristics



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                                  |           |                                                                            |           |
|--------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 Features</b> .....                          | <b>1</b>  | 7.4 Device Functional Modes.....                                           | <b>11</b> |
| <b>2 Applications</b> .....                      | <b>1</b>  | <b>8 Application and Implementation</b> .....                              | <b>12</b> |
| <b>3 Description</b> .....                       | <b>1</b>  | 8.1 Application Information.....                                           | <b>12</b> |
| <b>4 Pin Configuration and Functions</b> .....   | <b>3</b>  | 8.2 Typical Application.....                                               | <b>12</b> |
| <b>5 Specifications</b> .....                    | <b>4</b>  | 8.3 Power Supply Recommendations.....                                      | <b>13</b> |
| 5.1 Absolute Maximum Ratings.....                | 4         | 8.4 Layout.....                                                            | <b>14</b> |
| 5.2 ESD Ratings.....                             | 4         | <b>9 Device and Documentation Support</b> .....                            | <b>15</b> |
| 5.3 Recommended Operating Conditions.....        | 5         | 9.1 Documentation Support.....                                             | <b>15</b> |
| 5.4 Thermal Information.....                     | 5         | 9.2 Receiving Notification of Documentation Updates.....                   | <b>15</b> |
| 5.5 Electrical Characteristics.....              | 6         | 9.3 Support Resources.....                                                 | <b>15</b> |
| 5.6 Switching Characteristics 85C.....           | 6         | 9.4 Trademarks.....                                                        | <b>15</b> |
| 5.7 Typical Characteristics.....                 | 8         | 9.5 Electrostatic Discharge Caution.....                                   | <b>15</b> |
| <b>6 Parameter Measurement Information</b> ..... | <b>9</b>  | 9.6 Glossary.....                                                          | <b>15</b> |
| <b>7 Detailed Description</b> .....              | <b>10</b> | <b>10 Revision History</b> .....                                           | <b>16</b> |
| 7.1 Overview.....                                | 10        | <b>11 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>17</b> |
| 7.2 Functional Block Diagrams.....               | 10        |                                                                            |           |
| 7.3 Feature Description.....                     | 11        |                                                                            |           |

## 4 Pin Configuration and Functions

D, DBQ, DGV, OR PW PACKAGE  
(TOP VIEW)



Figure 4-1. D, DBQ, DGV, or PW Package 16-Pin SOIC, SSOP, TVSOP, or TSSOP Top View

Table 4-1. Pin Functions

| PIN               |     | I/O | DESCRIPTION                |
|-------------------|-----|-----|----------------------------|
| NAME              | NO. |     |                            |
| 1 $\overline{OE}$ | 1   | I   | Output Enable 1 Active-Low |
| S1                | 2   | I   | Select Pin 1               |
| 1B4               | 3   | I/O | Channel 1 I/O 4            |
| 1B3               | 4   | I/O | Channel 1 I/O 3            |
| 1B2               | 5   | I/O | Channel 1 I/O 2            |
| 1B1               | 6   | I/O | Channel 1 I/O 1            |
| 1A                | 7   | I/O | Channel 1 common           |
| GND               | 8   | —   | Ground                     |
| 2A                | 9   | I/O | Channel 2 common           |
| 2B1               | 10  | I/O | Channel 2 I/O 1            |
| 2B2               | 11  | I/O | Channel 2 I/O 2            |
| 2B3               | 12  | I/O | Channel 2 I/O 3            |
| 2B4               | 13  | I/O | Channel 2 I/O 4            |
| S0                | 14  | I   | Select Pin 0               |
| 2 $\overline{OE}$ | 15  | I   | Output Enable 2 Active-Low |
| V <sub>CC</sub>   | 16  | —   | Power                      |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|               |                                                 |               | MIN  | MAX       | UNIT |
|---------------|-------------------------------------------------|---------------|------|-----------|------|
| $V_{CC}$      | Supply voltage range <sup>(2)</sup>             |               | -0.5 | 7         | V    |
| $V_{IN}$      | Control input voltage range <sup>(2) (3)</sup>  |               | -0.5 | 7         | V    |
| $V_{I/O}$     | Switch I/O voltage range <sup>(2) (3) (4)</sup> |               | -0.5 | 7         | V    |
| $I_{IK}$      | Control input clamp current                     | $V_{IN} < 0$  |      | -50       | mA   |
| $I_{I/OK}$    | I/O port clamp current                          | $V_{I/O} < 0$ |      | -50       | mA   |
| $I_{I/O}$     | ON-state switch current <sup>(5)</sup>          |               |      | $\pm 128$ | mA   |
|               | Continuous current through $V_{CC}$ or GND      |               |      | $\pm 100$ | mA   |
| $\theta_{JA}$ | Package thermal impedance <sup>(6)</sup>        | D package     |      | 73        | °C/W |
|               |                                                 | DBQ package   |      | 90        |      |
|               |                                                 | DGV package   |      | 120       |      |
|               |                                                 | PW package    |      | 108       |      |
| $T_{stg}$     | Storage temperature range                       |               | -65  | 150       | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5)  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .
- (6) The package thermal impedance is calculated in accordance with JESD 51-7.

### 5.2 ESD Ratings

|             |                         |                                                                                          | VALUE      | UNIT |
|-------------|-------------------------|------------------------------------------------------------------------------------------|------------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | $\pm 2000$ | V    |
|             |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | $\pm 1000$ |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  |                                | MIN | MAX | UNIT |
|------------------|----------------------------------|--------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage                   |                                | 2.3 | 3.6 | V    |
| V <sub>IH</sub>  | High-level control input voltage | V <sub>CC</sub> = 2.3V to 2.7V | 1.7 | 5.5 | V    |
|                  |                                  | V <sub>CC</sub> = 2.7V to 3.6V | 2   | 5.5 |      |
| V <sub>IL</sub>  | Low-level control input voltage  | V <sub>CC</sub> = 2.3V to 2.7V | 0   | 0.7 | V    |
|                  |                                  | V <sub>CC</sub> = 2.7V to 3.6V | 0   | 0.8 |      |
| V <sub>I/O</sub> | Data input/output voltage        |                                | 0   | 5.5 | V    |
| T <sub>A</sub>   | Operating free-air temperature   |                                | -40 | 85  | °C   |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the [Implications of Slow or Floating CMOS Inputs](#) application note.

### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> | SN74CB3T3253                           |               |                |               | UNIT  |      |
|-------------------------------|----------------------------------------|---------------|----------------|---------------|-------|------|
|                               | D<br>(SOIC)                            | DBQ<br>(SSOP) | DGV<br>(TSSOP) | PW<br>(TSSOP) |       |      |
|                               | 16 PINS                                | 16 PINS       | 16 PINS        | 16 PINS       |       |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance | 73            | 90             | 120           | 129.1 | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application note.

## 5.5 Electrical Characteristics

Over operating free-air temperature range

| PARAMETER                                                                    |                                               | TEST CONDITIONS  |                                                 |                                            |                | MIN | TYP  | MAX | UNIT |
|------------------------------------------------------------------------------|-----------------------------------------------|------------------|-------------------------------------------------|--------------------------------------------|----------------|-----|------|-----|------|
| <b>SIGNAL INPUTS (<math>V_{IS}</math>) AND OUTPUTS (<math>V_{OS}</math>)</b> |                                               |                  |                                                 |                                            |                |     |      |     |      |
|                                                                              |                                               | $V_{CC}$ V       | $V_{I/O}$ V or $I_{I/O}$ or $V_{IN}$            | $I_O$ mA or $V_O$ or $V_{IN}$              | $T_A$          |     |      |     |      |
| $r_{ON}$                                                                     | ON-state switch resistance                    | 2.3, TYP at 2.5V | $V_I = 0$ V                                     | $I_O = 24$ mA                              | -40°C to +85°C |     | 5    | 8   | Ω    |
| $r_{ON}$                                                                     | ON-state switch resistance                    | 2.3, TYP at 2.5V | $V_I = 0$ V                                     | $I_O = 16$ mA                              | -40°C to +85°C |     | 5    | 8   | Ω    |
| $r_{ON}$                                                                     | ON-state switch resistance                    | 3, TYP at 3.3V   | $V_I = 0$ V                                     | $I_O = 64$ mA                              | -40°C to +85°C |     | 5    | 7   | Ω    |
| $r_{ON}$                                                                     | ON-state switch resistance                    | 3, TYP at 3.3V   | $V_I = 0$ V                                     | $I_O = 32$ mA                              | -40°C to +85°C |     | 5    | 7   | Ω    |
| $I_{OFF}$                                                                    | Power down switch leakage current             | 0                | $V_I = 0$ V                                     | $0 \leq V_O \leq 5.5$ V                    | -40°C to +85°C | -10 | 10   |     | μA   |
| $I_{OZ}$                                                                     | Switch OFF leakage current                    | 3.6              | $V_I = 0$ V, $V_{IN} = V_{CC}$ or GND           | $0 \leq V_O \leq 5.5$ V                    | -40°C to +85°C | -10 | 10   |     | μA   |
| $I_{II}$                                                                     | ON-state switch leakage current               | 3.6              | $V_I = V_{CC} - 0.7$ to 5.5V                    | $V_{IN} = V_{CC}$ or GND                   | -40°C to +85°C | -20 | 20   |     | μA   |
| $I_{II}$                                                                     | ON-state switch leakage current               | 3.6              | $V_I = 0.7$ to $V_{CC} - 0.7$                   | $V_{IN} = V_{CC}$ or GND                   | -40°C to +85°C |     | -40  |     | μA   |
| $I_{III}$                                                                    | ON-state switch leakage current               | 3.6              | $V_I = 0$ to 0.7V                               | $V_{IN} = V_{CC}$ or GND                   | -40°C to +85°C | -5  | 5    |     | μA   |
| $I_{IN}$                                                                     | Control input current                         | 3.6              | $V_{CC} \leq V_{IN} \leq 5.5$ or $V_{IN} = 0$ V |                                            | -40°C to +85°C | -10 | 10   |     | μA   |
| $I_{CC}$                                                                     | Supply current                                | 3.6              | $V_I = V_{CC}$ or GND, $I_{I/O} = 0$            | $V_{IN} = V_{CC}$ or GND                   | -40°C to +85°C |     | 20   |     | μA   |
| $I_{CC}$                                                                     | Supply current                                | 3.6              | $V_I = 5.5$ V, $I_{I/O} = 0$                    | $V_{IN} = V_{CC}$ or GND                   | -40°C to +85°C |     | 20   |     | μA   |
| $\Delta I_{CC}$                                                              | Quiescent Device Current w.r.t Control inputs | 3 to 3.6V        | $V_{IN} = V_{CC} - 0.6$ V                       | Other inputs at 0/VCC                      | -40°C to +85°C |     | 300  |     | μA   |
| $C_I$                                                                        | Control input capacitance                     | 3.3              | $V_{IN} = V_{CC}$ or GND                        |                                            | 25°C           |     | 3    |     | pF   |
| $C_{IO(off)}$                                                                | A port: Switch input/output capacitance       | 3.3              | $V_I = 5.5$ V, 3.3V, 0V                         | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is off | 25°C           |     | 15   |     | pF   |
| $C_{IO(on)}$                                                                 | A port: Switch input/output capacitance       | 3.3              | $V_I = 5.5$ V or 3.3V                           | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is on  | 25°C           |     | 10   |     | pF   |
| $C_{IO(on)}$                                                                 | A port: Switch input/output capacitance       | 3.3              | $V_I = 0$ V                                     | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is on  | 25°C           |     | 22   |     | pF   |
| $C_{IO(off)}$                                                                | B port: Switch input/output capacitance       | 3.3              | $V_I = 5.5$ V, 3.3V, 0V                         | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is off | 25°C           |     | 5    |     | pF   |
| $C_{IO(on)}$                                                                 | B port: Switch input/output capacitance       | 3.3              | $V_I = 5.5$ V or 3.3V                           | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is on  | 25°C           |     | 4    |     | pF   |
| $C_{IO(on)}$                                                                 | B port: Switch input/output capacitance       | 3.3              | $V_I = 0$ V                                     | $V_{IN} = 0$ / $V_{CC}$ s.t. switch is on  | 25°C           |     | 22   |     | pF   |
| $V_{IK}$                                                                     | Clamp voltage                                 | 3                | $I_I = -18$ mA                                  |                                            | -40°C to +85°C |     | -1.2 |     | V    |

## 5.6 Switching Characteristics 85C

over operating free-air temperature range (unless otherwise noted)

| Parameter with Test conditions |                                                                                                   | FROM (INPUT) | TO (OUTPUT) | $V_{CC}$        | MIN | NOM  | MAX | UNIT |
|--------------------------------|---------------------------------------------------------------------------------------------------|--------------|-------------|-----------------|-----|------|-----|------|
| $t_{pd}$                       | $R_L = 1G\Omega$ , $C_L = 30pF$ , $V_{load} = 0$ V. Calculated $T_{pd}$ with switch resistance*CL | A or B       | B or A      | $2.5 \pm 0.2$ V |     | 0.15 |     | ns   |
| $t_{pd}$                       | $R_L = 1G\Omega$ , $C_L = 50pF$ , $V_{load} = 0$ V. Calculated $T_{pd}$ with switch resistance*CL | A or B       | B or A      | $3.3 \pm 0.3$ V |     | 0.25 |     | ns   |

over operating free-air temperature range (unless otherwise noted)

| Parameter with Test conditions |                                                                                                                                                                                                              | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | NOM  | MAX | UNIT |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-----------------|-----|------|-----|------|
| t <sub>en</sub>                | ZL: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 30pF, V <sub>load</sub> = V <sub>CC</sub> ,<br>ZH: RL = 500Ω, CL = 30pF, Vload = GND, 50ohm termination at input                                                 | OE              | A or B      | 2.5 V ± 0.2 V   | 1   | 10.4 | ns  |      |
| t <sub>en</sub>                | ZL: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 50pF, V <sub>load</sub> = V <sub>CC</sub><br>ZH: RL = 500Ω, CL = 50pF, Vload = GND, 50ohm termination at input                                                   | OE              | A or B      | 3.3 V ± 0.3 V   | 1   | 8.3  | ns  |      |
| t <sub>dis</sub>               | LZ: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 30pF, V <sub>load</sub> = V <sub>CC</sub> , V <sub>▲</sub> = 0.15V;<br>HZ: RL = 500Ω, CL = 30pF, Vload = GND, V <sub>▲</sub> = 0.15V; 50ohm termination at input | OE              | A or B      | 2.5 V ± 0.2 V   | 1   | 7.4  | ns  |      |
| t <sub>dis</sub>               | LZ: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 50pF, V <sub>load</sub> = V <sub>CC</sub> , V <sub>▲</sub> = 0.3V;<br>HZ: RL = 500Ω, CL = 50pF, Vload = GND, V <sub>▲</sub> = 0.3V; 50ohm termination at input   | OE              | A or B      | 3.3 V ± 0.3 V   | 1   | 8    | ns  |      |
| t <sub>pd(s)</sub>             | R <sub>L</sub> = 500Ω, C <sub>L</sub> = 30pF, V <sub>load</sub> = 0V. Vinput = 3.6V domain. 50ohm termination at input                                                                                       | S               | A           | 2.5 V ± 0.2 V   |     | 14.4 | ns  |      |
| t <sub>pd(s)</sub>             | R <sub>L</sub> = 500Ω, C <sub>L</sub> = 50pF, V <sub>load</sub> = 0V. Vinput = 5.5V domain. 50ohm termination at input                                                                                       | S               | A           | 3.3 V ± 0.3 V   |     | 11   | ns  |      |
| t <sub>en(s)</sub>             | ZL: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 30pF, V <sub>load</sub> = V <sub>CC</sub> ,<br>ZH: RL = 500Ω, CL = 30pF, Vload = GND; 50ohm termination at input                                                 | S               | B           | 2.5 V ± 0.2 V   | 1   | 13.9 | ns  |      |
| t <sub>en(s)</sub>             | ZL: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 50pF, V <sub>load</sub> = V <sub>CC</sub><br>ZH: RL = 500Ω, CL = 50pF, Vload = GND; 50ohm termination at input                                                   | S               | B           | 3.3 V ± 0.3 V   | 1   | 10.6 | ns  |      |
| t <sub>dis(s)</sub>            | LZ: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 30pF, V <sub>load</sub> = V <sub>CC</sub> , V <sub>▲</sub> = 0.15V;<br>HZ: RL = 500Ω, CL = 30pF, Vload = GND, V <sub>▲</sub> = 0.15V; 50ohm termination at input | S               | B           | 2.5 V ± 0.2 V   | 1   | 9.1  | ns  |      |
| t <sub>dis(s)</sub>            | LZ: R <sub>L</sub> = 250Ω, C <sub>L</sub> = 50pF, V <sub>load</sub> = V <sub>CC</sub> , V <sub>▲</sub> = 0.3V;<br>HZ: RL = 500Ω, CL = 50pF, Vload = GND, V <sub>▲</sub> = 0.3V; 50ohm termination at input   | S               | B           | 3.3 V ± 0.3 V   | 1   | 8.5  | ns  |      |

## 5.7 Typical Characteristics



**Figure 5-1.  $V_{OH}$  Values**

## 6 Parameter Measurement Information



| TEST              | $V_{CC}$                               | $S1$                                   | $R_L$                        | $V_I$                                | $C_L$              | $V_\Delta$          |
|-------------------|----------------------------------------|----------------------------------------|------------------------------|--------------------------------------|--------------------|---------------------|
| $t_{pd(s)}$       | $2.5 V \pm 0.2 V$<br>$3.3 V \pm 0.3 V$ | Open<br>Open                           | $500 \Omega$<br>$500 \Omega$ | $3.6 V$ or $GND$<br>$5.5 V$ or $GND$ | $30 pF$<br>$50 pF$ |                     |
| $t_{PLZ}/t_{PZL}$ | $2.5 V \pm 0.2 V$<br>$3.3 V \pm 0.3 V$ | $2 \times V_{CC}$<br>$2 \times V_{CC}$ | $500 \Omega$<br>$500 \Omega$ | $GND$<br>$GND$                       | $30 pF$<br>$50 pF$ | $0.15 V$<br>$0.3 V$ |
| $t_{PHZ}/t_{PZH}$ | $2.5 V \pm 0.2 V$<br>$3.3 V \pm 0.3 V$ | Open<br>Open                           | $500 \Omega$<br>$500 \Omega$ | $3.6 V$<br>$5.5 V$                   | $30 pF$<br>$50 pF$ | $0.15 V$<br>$0.3 V$ |



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10$  MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 2.5$  ns,  $t_f \leq 2.5$  ns.
- The outputs are measured one at a time, with one transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd(s)}$ . The  $t_{pd}$  propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- All parameters and waveforms are not applicable to all devices.

Figure 6-1. Test Circuit and Voltage Waveforms

## 7 Detailed Description

### 7.1 Overview

The SN74CB3T3253 is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks  $V_{CC}$ . The SN74CB3T3253 supports systems using 5V TTL, 3.3V LVTTL, and 2.5V CMOS switching standards, as well as user-defined switching levels (see [Typical DC Voltage-Translation Characteristics](#)).

The SN74CB3T3253 is organized as two 1-of-4 multiplexer/demultiplexers with separate output-enable ( $1\overline{OE}$ ,  $2\overline{OE}$ ) inputs. The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. When  $\overline{OE}$  is low, the associated multiplexer/demultiplexer is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When  $\overline{OE}$  is high, the associated multiplexer/demultiplexer is OFF, and a high-impedance state exists between the A and B ports.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature establishes that damaging current does not backflow through the device when the device is powered down. The device has isolation during power off.

To certify the high-impedance state during power up or power down, tie  $\overline{OE}$  to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### 7.2 Functional Block Diagrams



**Figure 7-1. Typical DC Voltage-Translation Characteristics**



**Figure 7-2. Logic Diagram (Positive Logic)**



(1) Gate voltage ( $V_G$ ) is approximately equal to  $V_{CC} + V_T$  when the switch is ON and  $V_I > V_{CC} + V_T$ .

(2) EN is the internal enable signal applied to the switch.

**Figure 7-3. Simplified Schematic, Each FET Switch (SW)**

### 7.3 Feature Description

The SN74CB3T3253 device is functionally equivalent to the QS3253 and has a  $5\Omega$  switch connection between two ports. The device also has rail-to-rail switching on data I/O ports as well as  $I_{off}$  supporting partial-power-down mode operation.

### 7.4 Device Functional Modes

Table 7-1 lists the functional modes of the SN74CBTLV3253.

**Table 7-1. Function Table (Each Multiplexer/Demultiplexer)**

| INPUTS          |       |       | FUNCTION         |
|-----------------|-------|-------|------------------|
| $\overline{OE}$ | $S_1$ | $S_0$ |                  |
| L               | L     | L     | A port = B1 port |
| L               | L     | H     | A port = B2 port |
| L               | H     | L     | A port = B3 port |
| L               | H     | H     | A port = B4 port |
| H               | X     | X     | Disconnect       |

## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The SN74CB3T3253 can be used to multiplex and demultiplex up to 2 channels simultaneously in a 4:1 configuration. The application shown here is a 2-bit bus multiplexed between two devices. The  $\overline{OE}$  and S pins are used to control the chip from the bus controller. This is a generic example that is applicable in many situations.

### 8.2 Typical Application



Figure 8-1. Typical Application of the SN74CB3T3253

#### 8.2.1 Design Requirements

Place the  $0.1\mu F$  capacitor as close as possible to the device.

### 8.2.2 Detailed Design Procedure

1. Recommended Input Conditions:
  - For specified high and low levels, see  $V_{IH}$  and  $V_{IL}$  in [Section 5.3](#).
  - Inputs and outputs are overvoltage tolerant slowing them to go as high as 4.6V at any valid  $V_{CC}$ .
2. Recommended Output Conditions:
  - Load currents must not exceed  $\pm 128\text{mA}$  per channel.
3. Frequency Selection Criterion:
  - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in [Layout](#).

### 8.2.3 Application Curves



**Figure 8-2. Data Output Voltage vs Data Input Voltage**

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the [Recommended Operating Conditions](#) table.

To prevent power disturbance, confirm that Each  $V_{CC}$  terminal has a good bypass capacitor. For devices with a single supply, a  $0.1\mu\text{F}$  bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a  $0.01\mu\text{F}$  or  $0.022\mu\text{F}$  capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a  $0.1\mu\text{F}$  bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of  $0.1\mu\text{F}$  and  $1\mu\text{F}$  are commonly used in parallel. For best results, install the bypass capacitor as close to the power terminal as possible.

## 8.4 Layout

### 8.4.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. [Trace Example](#) shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 8.4.2 Layout Example



Figure 8-3. Trace Example

## 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 *Related Documentation*

Texas Instruments, [\*Implications of Slow or Floating CMOS Inputs\*](#) application note

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](#). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

#### [TI Glossary](#)

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <b>Changes from Revision * (October 2003) to Revision A (May 2025)</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>Page</b> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| • Added the <i>Applications</i> , <i>Package Information</i> table, <i>Pin Configuration and Functions</i> , <i>Specifications</i> , <i>ESD Ratings</i> , <i>Thermal Information</i> , <i>Detailed Description</i> , <i>Overview</i> , <i>Functional Block Diagram</i> , <i>Feature Description</i> , <i>Device Functional Modes</i> , <i>Application and Implementation</i> , <i>Application Information</i> , <i>Typical Application</i> , <i>Power Supply Recommendations</i> , <i>Layout</i> , and <i>Device and Documentation Support</i> sections..... | 1           |
| • Updated the numbering format for tables, figures, and cross-references throughout the document.....                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1           |
| • Updated graphic and note in <a href="#">Typical DC Voltage-Translation Characteristics</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1           |
| • Updated specs in the <a href="#">Electrical Characteristics</a> table.....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4           |
| • Updated specs in the <a href="#">Switching Characteristics</a> table.....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4           |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number               | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-------------------------------------|---------------|----------------------|------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">SN74CB3T3253D</a>       | Active        | Production           | SOIC (D)   16    | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | CB3T3253            |
| <a href="#">SN74CB3T3253D.B</a>     | Active        | Production           | SOIC (D)   16    | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | CB3T3253            |
| <a href="#">SN74CB3T3253DBQR</a>    | Active        | Production           | SSOP (DBQ)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253DBQR.B</a>  | Active        | Production           | SSOP (DBQ)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253DGVR</a>    | Active        | Production           | TVSOP (DGV)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253DGVR.B</a>  | Active        | Production           | TVSOP (DGV)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253DR</a>      | Active        | Production           | SOIC (D)   16    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | CB3T3253            |
| <a href="#">SN74CB3T3253DR.B</a>    | Active        | Production           | SOIC (D)   16    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | CB3T3253            |
| <a href="#">SN74CB3T3253PW</a>      | Obsolete      | Production           | TSSOP (PW)   16  | -                     | -           | Call TI                              | Call TI                           | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWR</a>     | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWR.A</a>   | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWR.B</a>   | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWRG4</a>   | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWRG4.A</a> | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |
| <a href="#">SN74CB3T3253PWRG4.B</a> | Active        | Production           | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | KS253               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

---

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74CB3T3253DBQR | SSOP         | DBQ             | 16   | 2500 | 330.0              | 12.5               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN74CB3T3253DGVR | TVSOP        | DGV             | 16   | 2000 | 330.0              | 12.4               | 6.8     | 4.0     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74CB3T3253DR   | SOIC         | D               | 16   | 2500 | 330.0              | 16.4               | 6.5     | 10.3    | 2.1     | 8.0     | 16.0   | Q1            |
| SN74CB3T3253PWR  | TSSOP        | PW              | 16   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CB3T3253DBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| SN74CB3T3253DGVR | TVSOP        | DGV             | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74CB3T3253DR   | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74CB3T3253PWR  | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| SN74CB3T3253D   | D            | SOIC         | 16   | 40  | 507    | 8      | 3940         | 4.32   |
| SN74CB3T3253D.B | D            | SOIC         | 16   | 40  | 507    | 8      | 3940         | 4.32   |

## DGV (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.  
 D. Falls within JEDEC: 24/48 Pins – MO-153  
 14/16/20/56 Pins – MO-194

# PACKAGE OUTLINE

PW0016A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0016A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



SOLDER MASK DETAILS

4220204/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0016A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220204/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.



# PACKAGE OUTLINE

**DBQ0016A**

**SSOP - 1.75 mm max height**

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MO-137, variation AB.

# EXAMPLE BOARD LAYOUT

DBQ0016A

SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:8X



NON SOLDER MASK  
DEFINED



SOLDER MASK  
DEFINED

SOLDER MASK DETAILS

4214846/A 03/2014

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBQ0016A

SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.127 MM] THICK STENCIL  
SCALE:8X

4214846/A 03/2014

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AC.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025