Design Description

This circuit performs a ±12-V isolated voltage sensing measurement utilizing the ISO224 isolated amplifier and the ADS7945 SAR ADC. The ISO224 can measure true differential signals of ±12V with a fixed gain of ⅓V/V and produces an isolated differential output voltage with an output common-mode voltage of VDD2 / 2. The ADS7945 is a fully differential input ADC with a full-scale input voltage of ±VREF and a common-mode input voltage of VREF / 2 ±200mV. Selecting a +5-V reference allows the ADS7945 to accept the full-scale and common-mode outputs from the ISO224. Capturing the ISO224 output with a fully differential input ADC doubles the system dynamic range compared to a single-ended conversion. Many high-voltage industrial applications such as Protection Relays, Channel-to-Channel Isolated ±10V Analog Input Cards, and Inverter & Motor Control. The equations and explanation of component selection in this design can be customized based on system specifications and needs.
Specifications

<table>
<thead>
<tr>
<th>Specification</th>
<th>Calculated</th>
<th>Simulated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transient ADC input settling at 100ksps</td>
<td>305µV</td>
<td>11µV</td>
</tr>
<tr>
<td>Conditioned signal range</td>
<td>±4V</td>
<td>±4V</td>
</tr>
<tr>
<td>Noise (at the input)</td>
<td>1.9mV_RMS</td>
<td>1.73mV_RMS</td>
</tr>
<tr>
<td>Closed-loop bandwidth</td>
<td>175kHz</td>
<td>185kHz</td>
</tr>
</tbody>
</table>

Design Notes

1. The ADS7945 was selected due to its low power and a compatible analog input structure with the ISO224.

2. Verify the systems linear operation for the desired input signal range. This is verified using simulation in the DC Transfer Characteristics selection.

3. Select COG capacitors for $C_{\text{FILT}}$ to minimize distortion.

4. *Understanding and Calibrating the Offset and Gain for ADC Systems* covers methods for error analysis. Review the link for methods to minimize gain, offset, drift, and noise errors.

5. The *TI Precision Labs - ADCs* training video series covers methods for selecting the charge bucket circuit $R_{\text{FILT}}$ and $C_{\text{FILT}}$. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for an explanation of how to select the RC filter for best settling and AC performance.
Component Selection

1. Select an isolated amplifier based on the input voltage range and determine the output common-mode voltage and output voltage range:

   **ISO224:**
   - ±12-V single-ended input range
   - Fixed gain of \( \frac{1}{3} \), yielding ±4-V differential output
   - Output common-mode voltage of +2.5V
   - 4.5-V to 18-V high-side power supply, 4.5-V to 5.5-V low-side power supply
   - Input Offset: ±5mV at 25°C, ±42µV/°C maximum
   - Gain Error: ±0.3% at 25°C, ±50ppm/°C maximum
   - Nonlinearity: ±0.01% max, ±1ppm/°C
   - High-input impedance of 1.25MΩ

2. Select an ADC with an appropriate common-mode and differential input range to pair with the +2.5-V common-mode and ±4-V differential output of the ISO224:

   **ADS7945:**
   - ±5-V maximum analog input range
   - Full-scale input span set by ±voltage reference
   - Input common-mode range of \( V_{\text{REF}} / 2 \pm 0.2V \)
   - 2.7-V to 5.25-V power supply
   - High SNR of 84, low power of 11.6mW at 2Msps

3. Select a voltage reference that supports the common-mode constraint set by the 2.5-V common-mode output of the ISO224 and the \( V_{\text{REF}} / 2 \pm 0.2-V \) common-mode input voltage of the ADS7945. This means that the reference output voltage must be 5V, low noise, and a configurable input voltage is preferred:

   **REF5050:**
   - 5-V output
   - 5.2-V to 18-V input voltage power supply
   - 3µVPP/V noise

4. Select \( R_{\text{FILT}} \), \( R_{\text{FILT}} \), and \( C_{\text{FILT}} \) for settling of the input signal and sample rate of 100ksps:

   Refine the \( R_{\text{FILT}} \) and \( C_{\text{FILT}} \) Values is a TI Precision Labs video showing the methodology for selecting \( R_{\text{FILT}} \) and \( C_{\text{FILT}} \). The final value of 120Ω and 510pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window.
DC Transfer Characteristics

The following graph shows the simulated output for a ±15-V input. The desired linear range is a ±4-V output for a ±12-V input. This simulation shows that the linear output range is approximately ±4.6V which is well beyond the requirement.

The transfer function shows the ISO224 gain is ⅓ (that is, \( \text{Gain} \cdot V_{\text{IN}} = V_{\text{OUT}}, \left(\frac{1}{3}\right) \cdot (12V) = 4V \)).

AC Transfer Characteristics

The simulated bandwidth is approximately 186kHz and the gain is –9.57dB (or 0.332V/V) which closely matches the expected gain and bandwidth for the ISO224 (specified \( f_c = 175kHz \), gain = 0.333V/V).
Transient ADC Input Settling Simulation

The following simulation shows the transient settling results with an acquisition time of 9.6μs. The 11-μV settling error is well within the 0.5 * LSB limit of 305μV. See Refine the Rfilt and Cfilt Values for detailed theory on this subject.

End of t\textsubscript{ACQ}
Error = 11μV
Noise Simulation

The following noise calculation looks only at the noise of the ISO224. The ISO224 noise is substantially higher than other noise sources in the circuit, so the total noise can be approximated as the ISO224 noise. The same method can be used for the B grade.

\[
E_{n_{\text{ISO224}}} = Gain(e_n) \sqrt{1.57 \cdot BW}
\]

\[
E_{n_{\text{ISO224}}} = \frac{1}{3} \left( \frac{4 \mu V}{\sqrt{\text{Hz}}} \right) \sqrt{1.57 \cdot 176 \text{kHz}} = 0.7 mV_{\text{RMS}}
\]

The simulated noise is greater than the expected calculated noise. This difference is due to noise peaking in the simulation model. The noise peaking is not included in the calculation. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject.
Design Featured Devices

<table>
<thead>
<tr>
<th>Device</th>
<th>Key Features</th>
<th>Link</th>
<th>Similar Devices</th>
</tr>
</thead>
<tbody>
<tr>
<td>ISO224</td>
<td>±12-V single-ended input range, Fixed gain of ( \frac{1}{3} ), yielding ±4-V differential output, output common-mode voltage of ±2.5-V, 4.5-V to 18-V high-side power supply, 4.5-V to 5.5-V low side power supply, input offset: ±8mV at 25°C, ±42µV/°C max, gain error: ±0.3% at 25°C, ±50ppm/°C maximum, nonlinearity: ±0.01% maximum, ±1ppm/°C, high-input impedance of 1.25MΩ</td>
<td><a href="http://www.ti.com/product/ISO224">www.ti.com/product/ISO224</a></td>
<td><a href="http://www.ti.com/isoamps">www.ti.com/isoamps</a></td>
</tr>
<tr>
<td>ADS7945</td>
<td>±5 V max analog input range, full-scale input span set by ±voltage reference, input common mode range of ( V_{REF} / 2 ) ±0.2V, 2.7-V to 5.25-V power supply, high SNR of 84, low power of 11.6mW at 2Msps</td>
<td><a href="http://www.ti.com/product/ADS7945">www.ti.com/product/ADS7945</a></td>
<td><a href="http://www.ti.com/opamps">http://www.ti.com/opamps</a></td>
</tr>
<tr>
<td>REF5050</td>
<td>3ppm/°C drift, 0.05% initial accuracy, 4µVpp/V noise</td>
<td><a href="http://www.ti.com/product/REF5050">www.ti.com/product/REF5050</a></td>
<td><a href="http://www.ti.com/vref">http://www.ti.com/vref</a></td>
</tr>
</tbody>
</table>

Design References
See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

Link to Key Files
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated