Design Goals

<table>
<thead>
<tr>
<th>Power Supply</th>
<th>DAC Output</th>
<th>Offset Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC: 10V, VSS: –10V, VDD: 5V</td>
<td>0V to 5V</td>
<td>±5V</td>
</tr>
</tbody>
</table>

Design Description

This single-ended to differential conversion circuit features two operational amplifiers (op amp). It generates a bipolar differential output from a unipolar digital-to-analog converter (DAC) channel. These types of circuits are very useful in low-noise applications like Optical module, Metro data center interconnect, Ultrasound scanners, and X-ray systems. While another design approach using a fully-differential amplifier (FDA) is good for AC performance, the op amp approach will achieve best DC characteristics. Nevertheless, the specific op amp or FDA will impact the comparison of the two topologies.

Design Notes

1. Choose a DAC with required resolution and output range
2. Select an op amp to meet the system specifications considering the following key requirements:
   - Swing to rail: For 5-V supply rails it is common to use a rail-to-rail zero-crossover distortion device (for example, OPA320 and OPA365)
   - Offset voltage and drift: One of the advantages of this circuit over the FDA approach is that some op amps can have very good DC performance
   - Bandwidth and quiescent current: Another advantage of this circuit over the FDA approach is that a wide range of op-amp bandwidth and related quiescent currents are available. For lower sampling rate, a low-bandwidth, low-current op amp may be an optimal choice
3. Choose R₁ and R₂ to minimize thermal noise at the output
**Design Steps**

1. Select a DAC such as DAC80501 that is a 16-bit single channel buffered voltage output DAC with 2.5-V internal reference. The reference output can also be used as the common-mode voltage ($V_{CM}$).

2. Select a low-distortion op amp such as OPA320.

3. The DC transfer function of the circuit is described with the following equations:

   \[ V_{OUTP} = V_{DAC} \]

   \[ V_{OUTN} = V_{CM} \left(1 + \frac{R_2}{R_1}\right) - V_{DAC} \]

   - $R_1$ and $R_2$ is chosen as 1kΩ to have a gain of 1 and to minimize noise. Use 0.1% tolerance to minimize gain error.
   - The thermal noise contributed by U1 to the differential output has two paths: directly through U1 and with inversion through U2. Both these noise are correlated and hence they will add directly. DAC80501 has an output noise density ($e_{n-DAC}$) of 74nV/√Hz and OPA320 has a noise density ($e_{n-AMP}$) of 7nV/√Hz. The noise gain of U1 ($G_{n-U1}$) is 1. So, the total noise density contributed by output of U1 ($e_{n-U1}$) is given by:

     \[ e_{n-U1} = 2 \times \sqrt{(e_{n-DAC})^2 + (e_{n-AMP})^2} = 148.66\text{nV}/\sqrt{\text{Hz}} \]

   - The thermal noise contributed by the gain resistors $R_1$ and $R_2$, ($e_{n-R}$) is given by:

     \[ e_{n-R} = \sqrt{4K.T.(R_1 || R_2)} = \sqrt{4 \times (1.38 \times 10^{-23}\text{ J/K}).(298.15K). (500\Omega)} = 2.87\text{nV}/\sqrt{\text{Hz}} \]

   - The uncorrelated noise density contributed by U2 ($e_{n-U2}$) is a combination of the thermal noise of the gain resistors ($e_{n-R}$), thermal noise of U2 ($e_{n-AMP}$), and the noise contributed by $V_{CM}$ when fed through the $V_{REF}$ output of DAC80501 ($e_{n-VREF}$). $e_{n-VREF}$ is 140nV/√Hz. The noise gain of U2 ($G_{n-U2}$), that is, $1 + (R_2/R_1)$ is 2. So, $e_{n-U2}$ is written as:

     \[ e_{n-U2} = \sqrt{(e_{n-VREF} G_{n-U2})^2 + (e_{n-AMP} G_{n-U2})^2 + (e_{n-R} G_{n-U2})^2} = 280.4\text{nV}/\sqrt{\text{Hz}} \]

   - Finally, combining the noise from U1 and U2, we get the total noise density at the differential output ($e_{n-T}$):

     \[ e_{n-T} = \sqrt{(e_{n-U1})^2 + (e_{n-U2})^2} = 317.37\text{nV}/\sqrt{\text{Hz}} \]

The simulated value for the thermal noise at the differential output is shown in the following figure. The simulated value 316.9nV/√Hz is close to the calculated value. The thermal noise for the DAC output and $V_{REF}$ output were emulated with equivalent resistors for noise simulation.
Thermal Noise Density at The Differential Output ($V_{CM} = V_{REF}$)

\[ V_{DIFF} \]
\[ V_{OUTN} \]
\[ V_{OUTP} \]

DC Transfer Characteristics ($V_{CM} = 0V$)

\[ V_{DIFF} \]
\[ V_{OUTN} \]
\[ V_{OUTP} \]
Frequency Response (Amplitude)

Frequency Response (Phase)
**Group Delay**

Group delay is the time delay between the applied input signal and the output signal. All amplifiers and filters have a group delay. Group delay is highlighted for this circuit because the inverting and noninverting path both have different group delays. This can create distortion for higher frequency signals. See the group delay in time domain plot for additional detail.

![Group Delay Graph](image-url)

**Output Transient Response**

![Output Transient Response Graph](image-url)
## Design Featured Devices and Alternative Parts

<table>
<thead>
<tr>
<th>Device</th>
<th>Key Features</th>
<th>Link</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC80508</td>
<td>8-channel, true 16-bit, SPI, voltage-output DAC with precision internal reference</td>
<td><a href="http://www.ti.com/product/DAC80508">http://www.ti.com/product/DAC80508</a></td>
</tr>
<tr>
<td>DAC8562</td>
<td>16-bit, dual-channel, low-power, ultra-low glitch, voltage output DAC with 2.5V, 4ppm/°C reference</td>
<td><a href="http://www.ti.com/product/DAC8562">http://www.ti.com/product/DAC8562</a></td>
</tr>
<tr>
<td>OPA320</td>
<td>Precision, zero-crossover, 20MHz, 0.9pA Ib, RRIO, CMOS operational amplifier</td>
<td><a href="http://www.ti.com/product/OPA320">http://www.ti.com/product/OPA320</a></td>
</tr>
<tr>
<td>OPA365</td>
<td>2.2-V, 50-MHz, low-noise, single-supply rail-to-rail operational amplifier</td>
<td><a href="http://www.ti.com/product/OPA365">http://www.ti.com/product/OPA365</a></td>
</tr>
</tbody>
</table>

## Design References

See *Analog Engineer's Circuit Cookbooks* for TI's comprehensive circuit library.

## Link to Key Files


For direct support from TI Engineers use the E2E community: e2e.ti.com
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated