**Analog Engineer's Circuit**

**Single-supply, 2nd-order, Sallen-Key band-pass filter circuit**

**Amplifiers**

<table>
<thead>
<tr>
<th>Input</th>
<th>Output</th>
<th>Supply</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{i\text{Min}}$</td>
<td>$V_{i\text{Max}}$</td>
<td>$V_{o\text{Min}}$</td>
</tr>
<tr>
<td>$-2.45V$</td>
<td>$+2.45V$</td>
<td>$0.05V$</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Gain</th>
<th>Low Cutoff Frequency $(f_l)$</th>
<th>High Cutoff Frequency $(f_h)$</th>
<th>$V_{\text{ref}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>1V/V</td>
<td>1kHz</td>
<td>10kHz</td>
<td>2.5V</td>
</tr>
</tbody>
</table>

**Design Description**

This circuit is a single-supply, 2nd-order Sallen-Key (SK) band-pass (BP) filter. It is designed by cascading an SK low-pass filter and an SK high-pass filter. $V_{\text{ref}}$ provides a DC offset to accommodate for a single supply.

**Design Notes**

1. Select an op amp with sufficient input common-mode range and output voltage swing.
2. Add $V_{\text{ref}}$ to bias the input signal to meet the input common-mode range and output voltage swing.
3. Select the capacitor values first since standard capacitor values are more coarsely subdivided than the resistor values. Use high-precision, low-drift capacitor values to avoid errors in $f_l$ and $f_h$.
4. To minimize the amount of slew-induced distortion, select an op amp with sufficient slew rate (SR).
5. For HP filters, the maximum frequency is set by the gain bandwidth (GBW) of the op amp. Therefore, be sure to select an op amp with sufficient GBW.
Design Steps

This BP filter design involves two cascaded filters, a low-pass (LP) filter and a high-pass (HP) filter. The lower cutoff frequency \( f_l \) of the BP filter is 1kHz and the higher cutoff frequency \( f_h \) is 10kHz. The design steps show an LP filter design with \( f_h \) of 10kHz and an HP filter design with \( f_l \) of 1kHz. See the SK LP filter design and SK HP filter design in the circuit cookbook for details on transfer function equations and calculations.

LP Filter Design

1. Use **SK low-pass filter design** to determine \( R_1 \) and \( R_2 \).
   
   \[
   \begin{align*}
   R_1 &= 10\, \text{k}\Omega, \\
   R_2 &= 10\, \text{k}\Omega
   \end{align*}
   \]

2. Use **SK low-pass filter design** to determine \( C_1 \) and \( C_2 \).
   
   \[
   \begin{align*}
   C_1 &= 2.2\, \text{nF} \quad (\text{Standard Value}), \\
   C_2 &= 1.1\, \text{nF} \quad (\text{Standard Value})
   \end{align*}
   \]

HP Filter Design

1. Use **SK high-pass filter design** to determine \( C_3 \) and \( C_4 \).
   
   \[
   \begin{align*}
   C_3 &= 10\, \text{nF}, \\
   C_4 &= 10\, \text{nF}
   \end{align*}
   \]

2. Use **SK high-pass filter design** to determine \( R_3 \) and \( R_4 \).
   
   \[
   \begin{align*}
   R_3 &= 11\, \text{k}\Omega, \\
   R_4 &= 23\, \text{k}\Omega
   \end{align*}
   \]
Design Simulations

AC Simulation Results

Vo/Vi AC Transfer Function

- 3 dB
f_l = 1 kHz
- 3db
f_h = 10 kHz

Gain (dB)
-50
-40
-30
-20
-10
0

Frequency (Hz)
100
1k
10k
100k

Phase [deg]
-200
-100
0
100
200

Transmit Simulation Results

The following image shows a filter output in response to a 5-V_{pp}, 100-Hz input signal (gain = 0.01 V/V).

Vi

<table>
<thead>
<tr>
<th>Time (s)</th>
<th>0</th>
<th>10m</th>
<th>20m</th>
<th>30m</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vo</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
The following transient simulation result shows a filter output in response to a 5-V_{pp} 5-kHz input signal (gain = 1V/V).

The following image shows a filter output in response to a 5-V_{pp} 100-kHz input signal (gain = 0.01V/V).
Design References

1. See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.
2. TI Precision Labs.

Design Featured Op Amp

<table>
<thead>
<tr>
<th>TLV9062</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Vss</strong></td>
<td>1.8V to 5.5V</td>
</tr>
<tr>
<td><strong>VinCM</strong></td>
<td>Rail-to-Rail</td>
</tr>
<tr>
<td><strong>Vout</strong></td>
<td>Rail-to-Rail</td>
</tr>
<tr>
<td><strong>Vos</strong></td>
<td>0.3mV</td>
</tr>
<tr>
<td><strong>Iq</strong></td>
<td>538µA</td>
</tr>
<tr>
<td><strong>Ib</strong></td>
<td>0.5pA</td>
</tr>
<tr>
<td><strong>UGBW</strong></td>
<td>10MHz</td>
</tr>
<tr>
<td><strong>SR</strong></td>
<td>6.5V/µs</td>
</tr>
<tr>
<td><strong>#Channels</strong></td>
<td>1, 2, 4</td>
</tr>
</tbody>
</table>

www.ti.com/product/TLV9062

Design Alternate Op Amp

<table>
<thead>
<tr>
<th>TLV316</th>
<th>OPA325</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Vss</strong></td>
<td>1.8V to 5.5V</td>
</tr>
<tr>
<td><strong>VinCM</strong></td>
<td>Rail-to-Rail</td>
</tr>
<tr>
<td><strong>Vout</strong></td>
<td>Rail-to-Rail</td>
</tr>
<tr>
<td><strong>Vos</strong></td>
<td>0.75mV</td>
</tr>
<tr>
<td><strong>Iq</strong></td>
<td>400µA</td>
</tr>
<tr>
<td><strong>Ib</strong></td>
<td>10pA</td>
</tr>
<tr>
<td><strong>UGBW</strong></td>
<td>10MHz</td>
</tr>
<tr>
<td><strong>SR</strong></td>
<td>6V/µs</td>
</tr>
<tr>
<td><strong>#Channels</strong></td>
<td>1, 2, 4</td>
</tr>
</tbody>
</table>

IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated