# Non-Inverting Amplifier Circuit



#### **Design Goals**

| Input |       | Output |       | Supply |       |
|-------|-------|--------|-------|--------|-------|
| ViMin | ViMax | VoMin  | VoMax | Vcc    | Vee   |
| –1 V  | 1 V   | -10 V  | 10 V  | 15 V   | –15 V |

#### **Design Description**

This design amplifies the input signal,  $V_i$ , with a signal gain of 10 V/V. The input signal may come from a high-impedance source (for example,  $M\Omega$ ) because the input impedance of this circuit is determined by the extremely high input impedance of the op amp (for example,  $G\Omega$ ). The common-mode voltage of a non-inverting amplifier is equal to the input signal.



#### **Design Notes**

- 1. Use the op amp linear output operating range, which is usually specified under the A<sub>OL</sub> test conditions. The common-mode voltage is equal to the input signal.
- 2. The input impedance of this circuit is equal to the input impedance of the amplifier.
- 3. Using high-value resistors can degrade the phase margin of the circuit and introduce additional noise in the circuit.
- 4. Avoid placing capacitive loads directly on the output of the amplifier to minimize stability issues.
- 5. The small-signal bandwidth of a non-inverting amplifier depends on the gain of the circuit and the gain bandwidth product (GBP) of the amplifier. Additional filtering can be accomplished by adding a capacitor in parallel to R<sub>1</sub>. Adding a capacitor in parallel with R<sub>1</sub> will also improve stability of the circuit if high-value resistors are used.
- 6. Large signal performance may be limited by slew rate. Therefore, check the maximum output swing versus frequency plot in the data sheet to minimize slew-induced distortion.
- 7. For more information on op amp linear operating region, stability, slew-induced distortion, capacitive load drive, driving ADCs, and bandwidth please see the *Design References* section.



#### **Design Steps**

The transfer function for this circuit is given below.

$$V_0 = V_i \times \left(1 + \frac{R_1}{R_2}\right)$$

1. Calculate the gain.

$$\begin{split} G &= \frac{V_{o\_max} - V_{o\_min}}{V_{i\_max} - V_{i\_min}} \\ G &= \frac{10V - (-10V)}{1 \ V - (-1 \ V)} = 10V/V \end{split}$$

2. Calculate values for R<sub>1</sub> and R<sub>2</sub>.

$$\begin{split} &G=1+\frac{R_{1}}{R_{2}}\\ &Choose \quad R_{1}=9.09k\Omega\\ &R_{2}=\frac{R_{1}}{G-1}=\frac{9.09k\Omega}{(10V/V)-1}=1.01k\Omega \end{split}$$

3. Calculate the minimum slew rate required to minimize slew-induced distortion.

$$SR > 2 \times \pi \times V_p \times f = 2 \times \pi \times 10V \times 20kHz = 1.257V/\mu s$$

- The slew rate of the OPA171 is 1.5 V/µs, therefore it meets this requirement.
- 4. To maintain sufficient phase margin, ensure that the zero created by the gain setting resistors and input capacitance of the device is greater than the bandwidth of the circuit.

$$\frac{1}{2 \times \pi \times (C_{cm} + C_{diff}) \times (R_1 \parallel R_2)} > \frac{GBP}{G}$$

$$\frac{1}{2 \times \pi \times (3pF + 3pF) \times \frac{1.01k\Omega \times 9.09k\Omega}{1.01k\Omega + 9.09k\Omega}} > \frac{3MHz}{10V/V}$$

- C<sub>cm</sub> and C<sub>diff</sub> are the common-mode and differential input capacitances of the OPA171, respectively.
- Since the zero frequency is greater than the bandwidth of the circuit, this requirement is met.

# **Design Simulations**

# **DC Simulation Results**



## **AC Simulation Results**



Revision History www.ti.com

#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

See circuit SPICE simulation file SBOC493.

For more information on many op amp topics including common-mode range, output swing, and bandwidth please visit TI Precision Labs.

#### **Design Featured Op Amp**

| OPA171            |                                                    |  |  |  |
|-------------------|----------------------------------------------------|--|--|--|
| V <sub>ss</sub>   | 2.7 V to 36 V                                      |  |  |  |
| V <sub>inCM</sub> | (V <sub>ee</sub> –0.1 V) to (V <sub>cc</sub> –2 V) |  |  |  |
| V <sub>out</sub>  | Rail-to-rail                                       |  |  |  |
| V <sub>os</sub>   | 250 μV                                             |  |  |  |
| Iq                | 475 μA                                             |  |  |  |
| l <sub>b</sub>    | 8 pA                                               |  |  |  |
| UGBW              | 3 MHz                                              |  |  |  |
| SR                | 1.5 V/µs                                           |  |  |  |
| #Channels         | 1, 2, and 4                                        |  |  |  |
| OPA171            |                                                    |  |  |  |

#### **Design Alternate Op Amp**

| OPA191            |               |  |  |
|-------------------|---------------|--|--|
| V <sub>ss</sub>   | 4.5 V to 36 V |  |  |
| V <sub>inCM</sub> | Rail-to-rail  |  |  |
| V <sub>out</sub>  | Rail-to-rail  |  |  |
| V <sub>os</sub>   | 5 μV          |  |  |
| Iq                | 140 µA        |  |  |
| I <sub>b</sub>    | 5 pA          |  |  |
| UGBW              | 2.5 MHz       |  |  |
| SR                | 7.5 V/µs      |  |  |
| #Channels         | 1, 2, and 4   |  |  |
| OPA191            |               |  |  |

## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from February 22, 2018 to January 31, 2019

**Page** 

Downscale the title and changed title role to 'Amplifiers'. Added link to circuit cookbook landing page......1

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated