# Application Note Determine Optimal Isolation Resistance for Driving Capacitive Load



Zach Olson

#### ABSTRACT

This application note describes how an amplifier's open-loop output impedance can be used to calculate an optimal isolation resistance for driving large capacitive loads. An example calculation is applied to select a resistor value to stabilize an amplifier that is oscillating due to a large capacitance at the output. The relationship between open-loop output impedance and capacitive load-drive is explored, and an equation is derived to quickly determine an optimal isolation resistance.

### **Table of Contents**

| 1 Introduction: Open-Loop Output Impedance (R <sub>0</sub> )                      | 2  |
|-----------------------------------------------------------------------------------|----|
| 2 Overview: Closed-Loop Amplifier Stability                                       | 3  |
| 3 Example, Calculate Optimal Isolation Resistance to Drive Large Load Capacitance | 4  |
| 4 R <sub>0</sub> , R <sub>ISO</sub> , and Capacitive Load Drive                   | 6  |
| 5 Derive Equation for Optimal Isolation Resistance                                | 9  |
| 6 Summary                                                                         | 12 |
| 7 References                                                                      | 13 |

# **List of Figures**

| Figure 1-1. Open-Loop Output Impedance vs Frequency, OPA392                              | . 2 |
|------------------------------------------------------------------------------------------|-----|
| -igure 3-1. Unstable Buffer Configuration, 10 μF Load                                    | 4   |
| Figure 3-2. Stable Buffer Configuration with Optimal R <sub>ISO</sub>                    | . 5 |
| Figure 4-1. Op Amp Output Resistance Internal Model                                      | 6   |
| Figure 4-2. Effects of Capacitive Load on Amplifier Open-Loop Gain                       | . 6 |
| Figure 4-3. Op Amp Output Resistance with R <sub>ISO</sub> and Capacitive Load           | .7  |
| Figure 4-4. Effects of R <sub>ISO</sub> on Amplifier Open-Loop Gain with Capacitive Load | . 7 |
| Figure 4-5. R <sub>ISO</sub> Voltage Divider with Resistive-Capacitive Load              | . 8 |
| -igure 5-1. Small-Signal Step Response and Phase Margin                                  | . 9 |
| Figure 5-2. Amplifier Open-Loop Gain with Capacitive Loading                             | 10  |

## Trademarks

All trademarks are the property of their respective owners.



# 1 Introduction: Open-Loop Output Impedance (R<sub>0</sub>)

The ideal op amp has infinite input impedance and zero output impedance. In practice, every real amplifier has a non-zero output impedance typically in the range of  $\Omega$  to k $\Omega$ . Texas Instruments op amp data sheets include a plot of the open-loop output impedance (R<sub>O</sub>) over frequency. R<sub>O</sub> is not to be confused with the closed-loop output impedance (R<sub>OUT</sub>), although the two are closely related by the loop gain.

Figure 1-1 shows the open-loop output impedance over frequency for the OPA392, which is flat at approximately 120  $\Omega$  across frequency. This flat portion of the curve implies that the open-loop output impedance acts as a resistor (R<sub>O</sub>) across the effective bandwidth of the amplifier. Some amplifiers have an output impedance that changes over frequency, implying a complex impedance (Z<sub>O</sub>). The analysis in this document applies to amplifiers that have a flat, resistive output impedance across the effective bandwidth of the amplification of the analysis in this document applies to amplifiers that have a flat, resistive output impedance across the effective bandwidth of the amplifier.



Figure 1-1. Open-Loop Output Impedance vs Frequency, OPA392

 $R_0$  is also specified in the electrical characteristics section of the data sheet, which confirms the resistance is 120  $\Omega$ . This data sheet specification for  $R_0$  is used to determine an optimal value for  $R_{ISO}$  when driving a large capacitive load, as described in Section 3.

| R <sub>O</sub> Open-loop output imp | dance f = 1 MHz | 120 | Ω |
|-------------------------------------|-----------------|-----|---|
|-------------------------------------|-----------------|-----|---|



# 2 Overview: Closed-Loop Amplifier Stability

Amplifier stability is a primary concern for designers, as amplifier circuits are expected to operate under a variety of output loading conditions. Capacitance directly at the output of an amplifier can cause time delays between the input and output pins. These time delays are often represented as phase shifts between the output and feedback nodes, which can result in oscillations at the output of the amplifier.

An amplifier's closed-loop gain (A<sub>cl</sub>) over frequency is defined by Equation 1. The derivations for this equation can be found in *Stability Analysis of Voltage-Feedback Op Amps* application note.

$$A_{cl} = \frac{A_{OL}}{1 + A_{OL}\beta} \tag{1}$$

Where,

- A<sub>OL</sub> is the amplifier's open-loop gain
- β is the feedback factor

When the magnitude of  $A_{OL}\beta$  is 1 and the phase shift is 180°,  $A_{OL}\beta$  can be expressed in phasor notation as 1∠180° which is equal to -1. This -1 term in the denominator results in a division by zero, and the equation is undefined. Systems with  $A_{OL}\beta$  approaching 180° phase shift at unity gain begin to exhibit signs of instability in the form of oscillations or *ringing* at the output. The term phase margin is used to account for this, and is defined as how close a system is to the 180° total phase-inversion when the magnitude of  $A_{OL}\beta$  is 0dB. A phase margin of 45° is a common benchmark for assessing the stability of a system. Designers commonly target a minimum phase margin of 45° to avoid instability.

A common technique for analyzing amplifier stability, is simulating the open-loop gain ( $A_{OL}$ ) and feedback factor ( $\beta$ ) of the amplifier circuit over frequency. A stable circuit will show 20-dB rate of closure between the  $A_{OL}$  and 1/ $\beta$  curves and 45-90 degrees of phase margin. Rate of closure, phase margin, and other details related to stability analysis are explained in detail in the *Texas Instruments Precision Labs (TIPL) video series on stability*.



## 3 Example, Calculate Optimal Isolation Resistance to Drive Large Load Capacitance

A common case for amplifiers to exhibit instability is when configured to directly drive a large capacitive load. Figure 3-1 shows the OPA392 configured as a buffer with a 10  $\mu$ F capacitor connected between the output of the amplifier and ground. The 10  $\mu$ F load causes the circuit to exhibit an undesirable ringing behavior. This ringing behavior indicates that the circuit is unstable. The analysis techniques described in TIPL Video Series on Stability confirm the circuit is unstable with a phase margin of less than 1°.



Figure 3-1. Unstable Buffer Configuration, 10 µF Load

It is not recommended to directly load an amplifier's output with a large capacitor. However, in certain cases such as an ADC reference driver, this load capacitor is essential to the circuit's function and the capacitance cannot be removed or reduced. A common technique to stabilize an amplifier driving a capacitive load, is to place a resistor in series between the amplifier's output and the load capacitance. This is referred to as an isolation resistor or  $R_{ISO}$ , as it serves to *isolate* the output and feedback of the amplifier from the capacitive load.



Implementing a small 380 m $\Omega$  isolation resistor in the OPA392 buffer circuit improves the phase margin to 60°, and the circuit is stable. Figure 3-2 shows the small-signal step response in which the output settles without oscillations or ringing.



#### Figure 3-2. Stable Buffer Configuration with Optimal RISO

The magnitude of the isolation resistance was determined by Equation 2.

$$R_{ISO} = \frac{1 + \sqrt{1 + \left(8\pi \cdot R_O \cdot C_{LOAD} \cdot f_{gbw}\right)}}{4\pi \cdot C_{LOAD} \cdot f_{gbw}}$$
(2)

Where,

- f<sub>qbw</sub> is the gain bandwidth of the amplifier in Hz, as defined in the data sheet
- R<sub>0</sub> is the amplifier's open-loop output impedance in Ohms, as defined in the data sheet
- C<sub>LOAD</sub> is the load capacitance in Farads

With the data sheet specifications for gain bandwidth and open-loop output impedance, Equation 2 can be used to quickly determine an optimal isolation resistance to stabilize a circuit driving a large capacitive load. Always use Spice simulation tools such as TINA-TI to verify the circuit is stable and operating with the  $R_{ISO}$  value chosen.

The relationship between open-loop output impedance, capacitive loading, and closed-loop stability is explored in detail in Section 4. This relationship is then used to derive Equation 2 for optimal  $R_{ISO}$  when driving a capacitive load.



# 4 $R_0$ , $R_{ISO}$ , and Capacitive Load Drive

The output impedance, also referred to as output resistance, can be modeled as a series resistor at the output of the amplifier.



Figure 4-1. Op Amp Output Resistance Internal Model

The load capacitance ( $C_{LOAD}$ ) interacts with the output impedance of the amplifier ( $R_O$ ), producing an additional pole in the amplifier's  $A_{OL}$  curve, as shown in Figure 4-2. This additional pole ( $f_{p2}$ ) causes the  $A_{OL}$  to decrease an additional 20 dB/decade resulting in a total of 40dB/decade rate of closure with 1/ $\beta$ . The rate of closure (ROC) is defined by the difference in slopes of the  $A_{OL}$  and 1/ $\beta$  curves at the frequency in which the two curves intersect. A stable circuit exhibits a rate of closure of approximately 20 dB/decade.



Figure 4-2. Effects of Capacitive Load on Amplifier Open-Loop Gain

Considering the rate of closure between  $A_{OL}$  and  $1/\beta$ , stability issues arise when  $f_{p2}$  occurs at a frequency less than the bandwidth of the amplifier. For amplifiers with comparable bandwidth, an amplifier with lower open-loop output impedance is capable of driving larger capacitive loads, while maintaining stability.



When  $R_{ISO}$  is implemented in the circuit, the isolation resistance interacts with the load capacitance to produce a zero in the  $A_{OL}$  curve. This zero ( $f_{z1}$ ) causes the  $A_{OL}$  curve to increase by 20 dB/decade, canceling out the effect of  $f_{p2}$ , and restoring the rate of closure to 20 dB per decade.



(4)

#### Figure 4-3. Op Amp Output Resistance with RISO and Capacitive Load

 $R_{ISO}$  also causes a shift in the pole frequency from  $f_{p2}$  to  $f_{p2}^*$  as defined in Equation 5.



Figure 4-4. Effects of R<sub>ISO</sub> on Amplifier Open-Loop Gain with Capacitive Load



 $R_{ISO}$  is designed to be as small as tolerable while maintaining closed-loop stability. A larger isolation resistor increases the phase margin, but at the cost of voltage error and settling time. If the load has a resistive element,  $R_{ISO}$  creates a resistor divider between the output of the amplifier and the load resistance, resulting in a voltage error. If the load resistance is much greater than  $R_{ISO}$ , this voltage error can be negligible. Figure 4-5 shows two amplifiers driving complex loads with a resistive element of 10 k $\Omega$  and 5 nF of capacitance. The voltage error caused by the 20  $\Omega$  isolation resistor can be tolerable for the application, whereas the 200  $\Omega$  isolation resistor produces an unacceptable error. For DC applications, if the  $R_{ISO}$  required to stabilize the amplifier is too large, the *dual feedback* method can be used. For AC applications, choose an op amp with a low output impedance to minimize the isolation resistance required for stability.



Figure 4-5. RISO Voltage Divider with Resistive-Capacitive Load



### **5 Derive Equation for Optimal Isolation Resistance**

To reduce errors while maintaining closed-loop stability, the *optimal*  $R_{ISO}$  resistance must be determined. The optimal isolation resistance is the smallest series resistance that produces an acceptable transient response when driving the capacitive load. While a phase margin of 45° is generally considered stable, this may not be sufficient for applications that demand low overshoot. In certain cases, it is typical for a phase margin of 60° to be considered *optimally damped*. If voltage error is of primary concern, a phase margin of 45° can be targeted as this allows the smallest isolation resistance to be used.



Figure 5-1. Small-Signal Step Response and Phase Margin

The closure frequency ( $f_{cl}$ ) is the frequency in which the  $A_{OL}$  and  $1/\beta$  curves intersect. Selecting an  $R_{ISO}$  resistance that places  $f_{z1}$  exactly at the closure frequency, targets a phase margin between 50°-60°, and is a good tradeoff between voltage error and transient performance. In this case, the optimal  $R_{ISO}$  results in  $f_{z1}$  such that,

$$f_{z1} = f_{cl} \tag{6}$$

For a typical amplifier in a buffer configuration, the closure frequency is simply the gain bandwidth ( $f_{gbw}$ ) of the op amp. However, in the case of the loaded  $A_{OL}$  curve in which  $f_{p2}$  causes an additional 20 dB decrease in  $A_{OL}$  per decade, the closure frequency is always less than the gain bandwidth. The exact closure frequency must be determined to accurately select the optimal  $f_{z1}$  frequency.



Figure 5-2. Amplifier Open-Loop Gain with Capacitive Loading

Figure 5-2 plots an amplifier's loaded  $A_{OL}$  curve in relation to the frequencies  $f_{p2}$  and  $f_{gbw}$ . Looking at this bode plot geometrically reveals two triangles with known slopes and vertices that intercept at  $f_{cl}$ . Assuming a second order system with consistent slopes of -20 dB/decade and -40 dB/decade,  $f_{cl}$  is always located at the midpoint between  $f_{p2}$  and  $f_{gbw}$  on the logarithmic axis. With a known load capacitance, and data sheet extracted values for  $R_O$  and  $f_{qbw}$ , the following equations can be used to solve for  $f_{cl}$ .

$$\log_{10}\left(f_{cl}\right) = \frac{\log_{10}(f_{p2}) + \log_{10}(f_{gbw})}{2} \tag{7}$$

$$f_{cl} = 10 \frac{\log_{10}(f_{p2} \cdot f_{gbw})}{2}$$
(8)

$$f_{cl} = \sqrt{f_{p2} \cdot f_{gbw}} \tag{9}$$

Setting  $f_{z1}$  equal to  $f_{cl}$ , and considering the shift in  $f_{p2}$  due to  $R_{ISO}$  results in Equation 10.

$$f_{z1} = \sqrt{f_{p2}^* \cdot f_{gbw}} \tag{10}$$

Combining Equation 10 with Equation 5 produces Equation 11.

$$\frac{1}{2\pi \cdot R_{ISO} \cdot C_{LOAD}} = \sqrt{\frac{f_{gbw}}{2\pi [R_O + R_{ISO}] C_{LOAD}}}$$
(11)

Simplification results in the following quadratic equation for R<sub>ISO</sub> in standard form.



(12)

$$\left(2\pi \cdot C_{LOAD} \cdot f_{gbw}\right) R_{ISO}^2 - R_{ISO} + R_O = 0$$

Using the quadratic formula to solve for  $R_{ISO}$  with the assumption that  $R_{ISO}$  must be positive results in the equation that was used to determine the optimal  $R_{ISO}$  in Section 3.

$$R_{ISO} = \frac{1 + \sqrt{1 + \left(8\pi \cdot R_O \cdot C_{LOAD} \cdot f_{gbw}\right)}}{4\pi \cdot C_{LOAD} \cdot f_{gbw}}$$
(13)

Where,

- f<sub>gbw</sub> is the gain bandwidth of the amplifier in Hz, as defined in the data sheet
- R<sub>O</sub> is the amplifier's open-loop output impedance in Ohms, as defined in the data sheet
- C<sub>LOAD</sub> is the load capacitance in Farads

For an amplifier driving a large capacitive load, Equation 13 can be used to quickly derive the isolation resistance required to target 50°-60° of phase margin. Spice simulation tools such as TINA-TI must be used to verify the resultant phase margin, as this can vary considerable depending on the initial phase margin and other circuit conditions. TI Precision Labs online training videos show how to perform stability analysis for amplifier circuits in a variety of conditions.

Equation 13 is derived for amplifiers in a buffer configuration, but this equation can also be used for gain stages by adjusting the frequency term to account for the gain bandwidth, as in Equation 14.

$$R_{ISO} = \frac{1 + \sqrt{1 + \left(8\pi \cdot R_O \cdot C_{LOAD} \cdot \frac{f_{gbw}}{A_V}\right)}}{4\pi \cdot C_{LOAD} \cdot \frac{f_{gbw}}{A_V}}$$
(14)

Where  $A_V$  equals the non-inverting gain of the amplifier stage in V/V.

The feedback network in gain configurations can produce additional poles and zeros in the amplifier's 1/Beta and loaded A<sub>OL</sub> curves that can contribute to instability. In these cases, further analysis is required and additional stabilization techniques such as feedback compensation can be implemented. Always use spice simulation tools such as TINA-TI to verify that the circuit is stable and operating properly.



# 6 Summary

Amplifier circuits driving large capacitive loads become unstable due to the interaction between the open-loop output impedance and the load capacitance. When driving a large capacitive load, an optimal isolation resistor must be implemented to maintain closed-loop stability with minimal voltage error. For amplifiers with resistive open-loop output impedance, an equation was derived to quickly determine an optimal  $R_{ISO}$  value. The magnitude of  $R_{ISO}$  is dependent on the magnitude of the load capacitance, the gain bandwidth of the amplifier, and the open-loop output impedance. Amplifiers with low open-loop output impedance are best for driving capacitive loads.

The analysis in this document considers amplifiers with resistive output impedance over frequency. Certain amplifier architectures exhibit a complex output impedance,  $Z_0$ , across the bandwidth of the amplifier. Amplifiers with complex output impedance require further analysis and additional techniques to optimize capacitive load-drive stability. The scope of this article is limited to amplifiers that exhibit a resistive output impedance similar to the OPA392 output impedance shown in Figure 1-1.



## 7 References

- Texas Instruments, OPAx392 Precision, Low-Offset-Voltage, Low-Noise, Low-Input-Bias-Current, Rail-to-Rail I/O, e-trim™ Operational Amplifiers, data sheet.
- Texas Instruments, Stability Analysis of Voltage-Feedback Op Amps, application note.
- Texas Instruments, Closed-Loop Analysis of Load-Induced Amplifier Stability Issues Using Z<sub>OUT</sub>, application note.
- Texas Instruments, TI Precision Labs Stability.
- Texas Instruments, TINA-TI.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated