# Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices

SCZA005B March 1998



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated

## Contents

| Thermal Considerations for Standard Linear and Logic (SLL) Packages and Devices | . 1                     |
|---------------------------------------------------------------------------------|-------------------------|
| Package Thermal Performance                                                     | . 2                     |
| Power Calculation                                                               | . <b>6</b><br>. 9<br>10 |
| Benefits of Minimizing Power Consumption                                        | 12                      |
| Reliability Implications                                                        | <b>13</b><br>13         |
| Acknowledgment                                                                  | 14                      |
| References                                                                      | 14                      |

Page

## Thermal Considerations for Standard Linear and Logic (SLL) Packages and Devices

Users of Texas Instruments (TI<sup>™</sup>) SLL products must consider device power dissipation, package power capability, and maximum ambient temperatures when designing with these products. The product users also need to be aware of the long-term reliability impact of maximum device-junction temperatures.

This application report is intended to help users understand and evaluate these factors. Three concepts — package thermal performance, device power dissipation, and reliability — are discussed in separate sections.

The first section, *Package Thermal Performance*, includes data about the recently developed EIA/JEDEC Standard JESD 51 for package thermal-impedance measurement. It discusses most SLL package types and lists  $\theta_{JA}$  (thermal impedance) values for those packages.

The second section, *Power Calculation*, discusses the power consumption by CMOS and BiCMOS/bipolar semiconductors. Standard formulas are given that allow the user to calculate the maximum power dissipated by a device in a typical application using data-book specifications, operating frequency, and voltage. The only characteristic not readily known is the output loading of the devices under consideration.

The third section, *Benefits of Minimizing Power Consumption*, discusses ways to reduce power consumption and the benefits thereof.

The final section, *Reliability Implications*, discusses the effects of chip temperature on reliability and electromigration. Information presented in this section allows the user to make an informed judgment as to the maximum chip temperature versus device wearout acceptable in the particular application.

The recommended analysis procedure is to assume a maximum chip temperature (see *Reliability Implications*) then, using  $\theta_{JA}$  values for the chosen package (see *Package Thermal Performance*) and the known environmental requirements, calculate the maximum permissible power for that package. The formula presented in the *Power Calculation* section can then be used to ensure the operating conditions do not exceed the power capability of the chosen package type. Of course, the user can choose to calculate the maximum power from the application, then select a package that can meet the power dissipation requirement.

## **Package Thermal Performance**

The most common measure of package thermal performance is thermal impedance ( $\theta_{IA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{IA}$  is:

$$\theta_{JA} = \frac{T_j - T_a}{P}$$

(1)

Where:

 $\begin{array}{l} T_{j} = chip \ junction \ temperature \\ T_{a} = ambient \ temperature \\ P \ = device \ power \ dissipation \end{array}$ 

 $\theta_{IA}$  values are also the most subject to interpretation. Factors that can greatly influence the measurement and calculation of  $\theta_{JA}$  are:

- ٠ Whether or not the device is board mounted
- Trace size, composition, thickness, and geometry
- Orientation of the device (horizontal or vertical) •
- Volume of the ambient air surrounding the device under test and airflow
- Whether other surfaces are in close proximity to the device being tested

JEDEC established the JC 15.1 committee, comprising industry representatives, to develop industry-standard specifications for thermal testing. The specifications include development of electrical test procedures, careful descriptions of appropriate test environments, guidelines for the design of thermal test chips, guidelines for thermal modeling, and specifications for component mounting. The specifications for component mounting are divided into a series for different package types. The specifications include test-board descriptions for low effective thermal-conductivity test boards with a single metal layer and high effective thermal-conductivity test boards with embedded solid copper planes simulating system power and ground planes.

In August 1996, the Electronics Industries Association released JESD 51-3 titled Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages. The standard describes guidelines with parameters for thermal-test-board design for low effective thermal conductivity (one signal layer in the trace fanout area) as differentiated from a multilayer printed-circuit board (PCB), which might include power and ground planes. The specified parameters include the area of the test board, the amount of copper traces on the test board, and the resulting trace fanout area, each important to the heat-sinking characteristics of the PCB. Prior to release of the standard, thermal-impedance data for similar packages varied widely within the industry due to the use of different test-board designs. As the industry adopts this standard methodology, thermal-impedance variations from test-board design should be minimized.

Key features of the standard test-board design are:

- Board thickness: 0.062 in.
- Board dimensions:  $4.0 \times 4.5$  in. for packages > than 27 mm in length,  $3.0 \times 4.5$  in. for packages  $\leq 27$  mm in length •
- Trace thickness: 0.0028 in.
- Trace length: 25.0 mm (0.984 in.)

The SLL product group uses test boards designed to JESD 51-3 for thermal-impedance measurements. The parameters outlined in the standard also are used to set up thermal models. The thermal-model program used by SLL is ThermCAL, a finite-difference thermal-modeling tool.

Eleven SLL packages were tested using a JEDEC test-board design and compared to ThermCAL model results to validate the correlation between model results and data (see Table 1). This comparison shows that the models are accurate to within 10% of measured data. In many cases the model data varies from measured data by less than 5%.

| PACKAGE TYPE<br>(PINS, DESIGNATION) | DIE SIZE<br>(mils) | <sup>θ</sup> JA<br>MEASURED<br>(°C/W) | <sup>θ</sup> JA<br>MODELED<br>(°C/W) | CHANGE<br>(%) |
|-------------------------------------|--------------------|---------------------------------------|--------------------------------------|---------------|
| 56 DL                               | 120 	imes 120      | 73.5                                  | 78.3                                 | 6.5           |
| 20 DW                               | 62 × 62            | 96.6                                  | 90.9                                 | -5.9          |
| 160 PCM                             | 240 	imes 240      | 34.9                                  | 34.9                                 | 0             |
| 52 PAH <sup>†</sup>                 | 120 × 120          | 87.2                                  | 92.2                                 | 5.7           |
| 52 PAH‡                             | 120 	imes 120      | 72.7                                  | 75.2                                 | 3.4           |
| 100 PZ                              | 360 	imes 360      | 45                                    | 42.8                                 | -4.9          |
| 208 PDV                             | 240 	imes 240      | 50.1                                  | 52.8                                 | 5.4           |
| 48 DGG                              | 120 	imes 120      | 89.1                                  | 93.5                                 | 4.9           |
| 14 DGV                              | 62 × 62            | 181.5                                 | 191.7                                | 5.6           |
| 48 DGV                              | 62×186             | 92.9                                  | 89.9                                 | -3.2          |
| 100 PCA                             | 240 	imes 240      | 33.3                                  | 34.9                                 | 4.8           |

Table 1. Package Comparison

† S-pad leadframe

<sup>‡</sup>Conventional leadframe

After the accuracy of the model results was established, all other SLL packages could be modeled.  $\theta_{JA}$  data based on JESD 51-3 is available for all SLL leaded surface-mount packages (see Table 2). The data is grouped by package type with values of  $\theta_{JA}$  shown at different airflow levels. Leadframe pad size and die size are shown.

Junction-to-case thermal-impedance ( $\theta_{JC}$ ) data is shown with the junction-to-ambient data. Measured  $\theta_{JC}$  data was generated for the packages tested using the JEDEC PCB. Previously published values of  $\theta_{JC}$  are used for packages not yet tested using the PCB designed to JESD 51-3.

| PIN   | TI      |        | PAD SIZE          | CHIP SIZE        | θJA                           | A (°C/W) (LF   | T AIRFL<br>M) | MEASURED/ | θJC      |        |
|-------|---------|--------|-------------------|------------------|-------------------------------|----------------|---------------|-----------|----------|--------|
| COUNT | PACKAGE |        |                   | (miis)           | 0                             | 150            | 250           | 500       | MODELED  | (°C/W) |
|       | -       | -      | -                 |                  |                               |                |               |           |          |        |
| 14    | D       | MS-012 | 70 × 70           | 32 × 37          | 126.6                         | 104            | 96.4          | 87.4      | Modeled  | 46     |
| 16    | D       | MS-012 | 90 × 90           | 44 × 65          | 112.6                         | 91.2           | 83.9          | 74.8      | Modeled  | 42     |
| 20    | DW      | MS-013 | 90×110            | 62×62            | 96.6                          | 82.2           | 77.7          | 71.5      | Measured | 38.3   |
| 24    | DW      | MS-013 | 140×160           | 84 × 122         | 80.7                          | 53.7           | 47.5          | 40.7      | Modeled  | 25     |
| 28    | DW      | MS-013 | 120×140           | 90×128           | 78.2                          | 54.3           | 48.4          | 41.9      | Modeled  |        |
|       | -       |        | -                 | SSOP             | _                             | -              |               | _         |          | _      |
| 14    | DB      | MO-150 | 71 × 71           | 43 × 52          | 158                           | 128.6          | 118.9         | 106.5     | Modeled  | 47     |
| 16    | DB      | MO-150 | 83 × 91           | 51 × 61          | 130.8                         | 105.9          | 97.3          | 86.5      | Modeled  | 47     |
| 20    | DB      | MO-150 | 87 × 106          | 61 × 65          | 114.6                         | 92             | 84            | 74.7      | Modeled  | 45     |
| 24    | DB      | MO-150 | 87 × 106          | 74 × 91          | 104.2                         | 83.5           | 76.3          | 67.5      | Modeled  | 42     |
| 20    | DBQ     | MS-137 | 96 × 140          | 61 × 75          | 118.1                         | 95.3           | 86.9          | 76.7      | Modeled  | 46     |
| 24    | DBQ     | MS-137 | 96 × 140          | 61 × 75          | 113                           | 92             | 84.1          | 74.6      | Modeled  | 42     |
| 28    | DL      | MO-118 | 150×180           | 97 × 142         | 97                            | 77.2           | 70.9          | 63.1      | Modeled  |        |
| 48    | DL      | MO-118 | 120×180           | 73 × 128         | 93.5                          | 69.9           | 63.8          | 57.1      | Modeled  | 26     |
| 56    | DL      | MO-118 | 150 	imes 220     | 120 	imes 120    | 73.5                          | 62.3           | 59            | 54.6      | Measured | 27.3   |
|       |         |        |                   | PLCC             |                               |                |               |           |          |        |
| 28    | FN      | MS-018 | 300 × 348         | 214 	imes 319    | 70.9                          | 58.8           | 52.7          | 46        | Modeled  | 26.7   |
| 44    | FN      | MS-018 | 270 	imes 270     | $235 \times 235$ | 46.2                          | 38.6           | 35.4          | 31.6      | Modeled  | 22     |
| 68    | FN      | MS-018 | $325\times325$    | 280 	imes 280    | 39.3                          | 33             | 30.5          | 27.6      | Modeled  | 14.5   |
| 84    | FN      | MS-018 | 275 	imes 275     | 188 	imes 185    | 39.7                          | 33.9           | 31.8          | 29.4      | Modeled  | 11.9   |
|       |         |        | -                 | QFP              |                               |                |               |           | -        |        |
| 52    | RC      | MS-022 | 210×210           | 120 × 120        | 78.9                          | 48.4           | 43.6          | 38.1      | Modeled  | 20     |
| 80    | PH      |        | 265 	imes 265     | $232 \times 240$ | 76.1                          | 67.9           | 61.4          | 53.6      | Modeled  | 15.1   |
| 132   | PQ      | MO-069 | 315 	imes 315     | $272 \times 272$ | 46.3                          | 34.5           | 31.6          | 28.3      | Modeled  | 9.8    |
| 144   | PCM     | MS-022 | 433 × 433         | 338 	imes 338    | 38.8                          | 27.3           | 25.1          | 22.4      | Modeled  | 14.5   |
| 160   | PCM     | MS-022 | 511 × 511         | $433 \times 433$ | 34.9                          | 29.9           | 28.3          | 24.7      | Measured | 11.4   |
| 208   | PPM     | MO-143 | 413×413           | 268 	imes 268    | 36.7                          | 30.4           | 28.1          | 26.7      | Modeled  |        |
|       |         |        |                   | TQFP             |                               |                |               |           |          |        |
| 52    | PAH     | MO-136 | S-Pad             | 120 × 120        | 87.2                          | 76.1           | 71.5          | 67        | Measured | 28.3   |
| 52    | PAH     | MO-136 | 3.5	imes 3.5 mm   | 120 × 120        | 72.7                          | 62.6           | 59.2          | 53.8      | Measured | 24.0   |
| 64    | PM      | MO-136 | 6.75	imes 6.75 mm | 235 	imes 235    | 66.9                          | 53.6           | 47.6          | 40.6      | Modeled  | 10.4   |
| 64    | PAG     | MO-136 | S-Pad             | $240 \times 240$ | 58.2                          | 48.8           | 45.2          | 40.3      | Measured | 22.6   |
| 80    | PN      | MO-136 | S-Pad             | $240 \times 240$ | 61.5                          | 52.8           | 49.3          | 44.6      | Measured | 26.4   |
| 100   | PZ      | MO-136 | S-Pad             | 360 	imes 360    | 45                            | 38.3           | 35.3          | 27.9      | Measured | 7.6    |
| 100   | PZ      | MO-136 | S-Pad             | 240 	imes 240    | 50.1                          | 50.1 42.7 40.4 |               | 36.8      | Measured | 21.1   |
| 100   | PCA     | MO-136 | 6.5 	imes 6.5 mm  | 240×240          | 33.3                          | 24.7           | 21.8          | 19.2      | Measured | 4.3    |
| 120   | PCB     | MO-136 | 6.5 	imes 6.5  mm | $240 \times 240$ | 28.1                          | 22.3           | 21            | 18        | Modeled  | 3.3    |
| 144   | PGE     | MO-136 | 342 	imes 350     | 378 	imes 378    | 48.3                          | 39.1           | 35.5          | 31        | Modeled  | 9.9    |
| 208   | PDV     | MO-136 | S-Pad             | 240×240          | 50.1 43.63 40.9 37.3 Measured |                |               |           |          | 9.9    |

 Table 2.
 SLL Package Thermal-Impedance Data

| PIN    |         |              | PAD SIZE            | CHIP SIZE      | θ <sub>JA</sub> (°C/W) AT AIRFLOW<br>(LFM) |       |       |       | MEASURED/ | θJC     |  |  |
|--------|---------|--------------|---------------------|----------------|--------------------------------------------|-------|-------|-------|-----------|---------|--|--|
| 000111 | TAORAGE |              | (11113)             | (11113)        | 0                                          | 150   | 250   | 500   | MODELED   | ( 0,11) |  |  |
| SOP    |         |              |                     |                |                                            |       |       |       |           |         |  |  |
| 14     | NS      | EIAJ-TYPE-II | 79 	imes 87         | 55 	imes 57    | 127.1                                      | 103.7 | 95.5  | 85.2  | Modeled   | 95      |  |  |
| 16     | NS      | EIAJ-TYPE-II | 87 × 142            | 76 × 86        | 111.3                                      | 89.3  | 81.4  | 71.5  | Modeled   | 95      |  |  |
| 20     | NS      | EIAJ-TYPE-II | 87 × 118            | 60×77          | 100.3                                      | 82.8  | 76.2  | 68    | Modeled   | 90      |  |  |
|        |         | -            | -                   | TSSOP          |                                            |       |       | -     |           |         |  |  |
| 14     | PW      | MO-153       | 71 × 71             | 48 × 53        | 169.8                                      | 146.7 | 136   | 121.7 | Modeled   | 35      |  |  |
| 16     | PW      | MO-153       | 104 	imes 104       | 56 	imes 76    | 148.9                                      | 127.9 | 117.6 | 103.9 | Modeled   | 35      |  |  |
| 20     | PW      | MO-153       | 102 	imes 106       | 53×69          | 128                                        | 110.6 | 101.9 | 90.8  | Modeled   | 34      |  |  |
| 24     | PW      | MO-153       | 94 × 140            | 74 	imes 91    | 119.9                                      | 98.8  | 90.6  | 80    | Modeled   | 33      |  |  |
| 48     | DGG     | MO-153       | 4.6 	imes 3.2  mm   | 120 	imes 120  | 89.1                                       | 78.5  | 75.1  | 69.4  | Measured  | 25.2    |  |  |
| 56     | DGG     | MO-153       | 3.94 	imes 5.08  mm | 132 	imes 176  | 81.2                                       | 72.8  | 65.8  | 57.9  | Modeled   | 13      |  |  |
| 64     | DGG     | MO-153       | 5.7	imes 3.6 mm     | 120 	imes 120  | 72.9                                       | 63.3  | 61.8  | 57.1  | Measured  | 21.3    |  |  |
|        |         |              |                     | TVSOP          |                                            |       |       |       |           |         |  |  |
| 14     | DGV     | MO-194       | 75 	imes 75         | 62 × 62        | 181.5                                      | 165.8 | 159.5 | 150.4 | Measured  | 66.7    |  |  |
| 16     | DGV     | MO-194       | 75 	imes 75         | 65 	imes 65    | 179.6                                      | 153.2 | 141.7 | 126.3 | Modeled   |         |  |  |
| 20     | DGV     | MO-194       | 104 	imes 104       | 94	imes 94     | 146.1                                      | 122.3 | 111.6 | 97.4  | Modeled   |         |  |  |
| 24     | DGV     | MO-194       | 104 	imes 104       | 94	imes 94     | 138.6                                      | 116.2 | 106.2 | 93.2  | Modeled   |         |  |  |
| 48     | DGV     | MO-194       | 100 	imes 240       | 62×186         | 92.9                                       | 80.9  | 77.1  | 71    | Measured  | 27.2    |  |  |
| 56     | DGV     | MO-194       | 100 	imes 274       | 90×262         | 85.9                                       | 64.6  | 57.1  | 48.4  | Modeled   |         |  |  |
| 80     | DBB     | MO-194       | $100 \times 224$    | 93×203         | 105.6                                      | 78.4  | 71.8  | 63.7  | Modeled   |         |  |  |
|        | _       | -            | PDIP (assum         | nes zero trace | e length)                                  |       |       | -     |           |         |  |  |
| 8      | Р       | MS-001       |                     |                | 104                                        |       |       |       |           | 41      |  |  |
| 14/16  | N       | MS-001       |                     |                | 78                                         |       |       |       |           | 32      |  |  |
| 20     | Ν       | MS-001       |                     |                | 67                                         |       |       |       |           | 33      |  |  |
| 24     | NT      | MS-001       |                     |                | 67                                         |       |       |       |           | 25      |  |  |
|        |         | BGA          |                     |                |                                            |       |       |       |           |         |  |  |
| 256    | GFN     | MO-151       |                     |                | 42                                         |       |       |       | ANAM data | 6.2     |  |  |
| 388    | GFW     | MO-151       |                     |                | 18.9 Model of                              |       |       |       |           |         |  |  |

Table 2. SLL Package Thermal-Impedance Data (Continued)

#### **Power Calculation**

Reduction of power consumption makes a device more robust and reliable. When calculating the total power consumption of a circuit, both the static and the dynamic currents must be taken into account. Both bipolar and BiCMOS devices have varying static-current levels, depending on the state of the output ( $I_{CCL}$ ,  $I_{CCH}$ , or  $I_{CCZ}$ ), while a CMOS device has a single value for  $I_{CC}$ . These values can be found in the individual data sheets. TTL-compatible CMOS and BiCMOS inputs, when driven at TTL levels, also consume additional current because they may not be driven all the way to  $V_{CC}$  or GND; therefore, the input transistors are not switched completely off. This value, known as  $\Delta I_{CC}$ , also is provided in the data sheet.

Due to the high operating frequencies, there is a strict limit on power consumption in computer systems. Therefore, allowable power consumption for each device on a board must be minimized. Power calculations are made to determine power-supply sizing, current requirements, cooling/heatsink requirements, and criteria for device selection. Power calculation also can determine the maximum reliable operating frequency.

There are two components that establish the amount of power consumption in a CMOS circuit:

- Static power consumption
- Dynamic power consumption

Dynamic power consumption results from charging and discharging external load and internal parasitic capacitances. The parameter for CMOS device parasitic capacitance is  $C_{pd}$ , which is listed in the data sheet and is obtained using equations 2 and 3:

$$C_{pd} = \frac{I_{CC}}{V_{CC} \times f_{I}} - C_{L(eff)}$$
(2)

$$C_{L(eff)} = C_{L} \times N_{SW} \times \frac{f_{O}}{f_{I}}$$
(3)

To explain the  $C_{pd}$  and the method of calculating dynamic power, see Table 3, which indicates the  $C_{pd}$  test conditions for AHC devices. The symbols used in Table 3 are:

$$V = V_{CC} (5 V)$$

- G = ground (0 V)
- 1 = high logic level =  $V_{CC}$  (5 V)
- 0 = low logic level = ground (0 V)
- X = don't care: 1 or 0, but not switching
- C = 50% duty cycle input pulse (1 MHz) (see Figure 1)
- D = 50% duty cycle input (1/2 frequency) out-of-phase input pulse (see Figure 1)
- S =standard ac output load (50 pF to GND)



#### Figure 1. Input Waveform

Table 3 shows the switching of each pin for AHC devices. Once the  $C_{pd}$  is determined from the table, the  $P_D$  is easy to calculate using equations explained in the following sections.

Although a  $C_{pd}$  value is not provided for ABT and LVT, the  $I_{CC}$  versus frequency curves display essentially the same information (see Figures 2 and 3). The slope of the curve provides a value in the form of mA/(MHz × bit), which when multiplied by the number of outputs switching and the desired frequency, provides the dynamic power dissipated by the device without the load current. Equations 4 through 14 can be used to calculate total power for CMOS or BiCMOS devices.

| TYPE                |   | PIN NO. |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |
|---------------------|---|---------|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|
| TIFE                | 1 | 2       | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| AHC00               | С | 1       | S | Х | Х | S | G | S | Х | Х  | S  | Х  | Х  | V  |    |    |    |    |    |    |
| AHC02               | S | С       | 0 | S | Х | Х | G | Х | Х | S  | Х  | Х  | S  | V  |    |    |    |    |    |    |
| AHC04               | С | S       | Х | S | Х | S | G | S | Х | S  | Х  | S  | Х  | V  |    |    |    |    |    |    |
| AHC08               | С | 1       | S | Х | Х | S | G | S | Х | Х  | S  | Х  | Х  | V  |    |    |    |    |    |    |
| AHC10               | С | 1       | Х | Х | Х | S | G | S | Х | Х  | Х  | S  | 1  | V  |    |    |    |    |    |    |
| AHC11               | С | 1       | Х | Х | Х | S | G | S | Х | Х  | Х  | S  | 1  | V  |    |    |    |    |    |    |
| AHC14               | С | S       | Х | S | Х | S | G | S | Х | S  | Х  | S  | Х  | V  |    |    |    |    |    |    |
| AHC32               | С | 1       | S | Х | Х | S | G | S | Х | Х  | S  | Х  | Х  | V  |    |    |    |    |    |    |
| AHC74               | 1 | D       | С | 1 | S | S | G | S | S | Х  | Х  | Х  | 1  | V  |    |    |    |    |    |    |
| AHC86               | С | 1       | S | Х | Х | S | G | S | Х | Х  | S  | Х  | Х  | V  |    |    |    |    |    |    |
| AHC138              | С | 0       | 0 | 0 | 0 | 1 | S | G | S | S  | S  | S  | S  | S  | S  | V  |    |    |    |    |
| AHC139              | 0 | С       | 0 | S | S | S | S | G | S | S  | S  | S  | Х  | Х  | Х  | V  |    |    |    |    |
| AHC240              | 0 | С       | S | Х | S | Х | S | Х | S | G  | Х  | S  | Х  | S  | Х  | S  | Х  | S  | Х  | V  |
| AHC244              | 0 | С       | S | Х | S | Х | S | Х | S | G  | Х  | S  | Х  | S  | Х  | S  | Х  | S  | Х  | V  |
| AHC245              | 1 | С       | Х | Х | Х | Х | Х | Х | Х | G  | S  | S  | S  | S  | S  | S  | S  | S  | 0  | V  |
| AHC373 <sup>†</sup> | 0 | S       | D | D | S | S | D | D | S | G  | С  | S  | D  | D  | S  | S  | D  | D  | S  | V  |
| AHC374 <sup>‡</sup> | 0 | S       | D | D | S | S | D | D | S | G  | С  | S  | D  | D  | S  | S  | D  | D  | S  | V  |
| AHC540              | 0 | С       | Х | Х | Х | Х | Х | Х | Х | G  | S  | S  | S  | S  | S  | S  | S  | S  | 0  | V  |
| AHC541              | 0 | С       | Х | Х | Х | Х | Х | Х | Х | G  | S  | S  | S  | S  | S  | S  | S  | S  | 0  | V  |
| AHC573 <sup>†</sup> | 0 | D       | D | D | D | D | D | D | D | G  | С  | S  | S  | S  | S  | S  | S  | S  | S  | V  |
| AHC574 <sup>‡</sup> | 0 | D       | D | D | D | D | D | D | D | G  | С  | S  | S  | S  | S  | S  | S  | S  | S  | V  |

Table 3.  $C_{pd}$  Test Conditions With One- or Multiple-Bit Switching

<sup>†</sup> All bits switching, but with no active clock signal <sup>‡</sup> All bits switching



Figure 2. Power Consumption With a Single Output Switching





## CMOS

#### **CMOS-Level Inputs**

Static power consumption can be calculated using equation 4.

$$P_{\rm S} = V_{\rm CC} \times I_{\rm CC} \tag{4}$$

The dynamic power consumption of a CMOS device is calculated by adding the transient power consumption and capacitive-load power consumption.

#### **Transient Power Consumption**

The transient power is due to the current that flows only when the transistors of the devices are switching from one logic state to another. This power is a result of the current required to charge the internal nodes (*switching current*) plus the current that flows from  $V_{CC}$  to GND when the p-channel and n-channel transistors turn on briefly at the same time during the logic transition (*through current*). The frequency at which the device is switching, plus the rise and fall time of the input signal, as well as the internal nodes of the device, have a direct effect on the duration of the current spike. For fast input transition rates, the through current of the gate is negligible in comparison with the switching current. For this reason, the dynamic supply current is governed by the internal capacitance of the device and the charge and discharge current of the load capacitance. The transient power consumption can be calculated using equation 5.

$$P_{\rm T} = C_{\rm pd} \times V_{\rm CC}^2 \times f_{\rm I} \times N_{\rm SW} \tag{5}$$

In case of single-bit switching, N<sub>SW</sub> in equation 5 becomes 1.

#### Capacitive-Load Power Consumption

Additional power is consumed in charging of external load capacitance and is dependent on switching frequency. Equation 6 can be used to calculate this power while all outputs have the same load and are switching at the same output frequency.

$$P_{\rm L} = C_{\rm L} \times V_{\rm CC}^{2} \times f_{\rm O} \times N_{\rm SW} \ (C_{\rm L} \text{ is the load per output})$$
(6)

In case of different loads and different output frequencies at all outputs, equation 7 is used to calculate capacitive-load power consumption.

$$P_{\rm L} = \Sigma (C_{\rm Ln} \times f_{\rm On}) \times V_{\rm CC}^{2}$$
<sup>(7)</sup>

Therefore, dynamic power consumption  $(P_D)$  is the sum of these two power consumptions, and is expressed in equation 8 (single-bit-switching case) and 9 (multiple-bit switching with variable load and variable output frequencies):

$$\mathbf{P}_{\mathrm{D}} = \left(\mathbf{C}_{\mathrm{pd}} \times \mathbf{f}_{\mathrm{I}} \times \mathbf{V}_{\mathrm{CC}}^{2}\right) + \left(\mathbf{C}_{\mathrm{L}} \times \mathbf{f}_{\mathrm{O}} \times \mathbf{V}_{\mathrm{CC}}^{2}\right)$$
(8)

$$P_{\rm D} = \left[ \left( C_{\rm pd} \times f_{\rm I} \times N_{\rm SW} \right) + \Sigma \left( C_{\rm Ln} \times f_{\rm On} \right) \right] V_{\rm CC}^{2}$$
(9)

Total power consumption with a CMOS-level input is the sum of static and dynamic power consumption.

#### **TTL-Level Inputs**

Similarly, with TTL-level inputs, both static and dynamic power consumption can be calculated using equations 10, 11, and 12.

$$P_{\rm S} = V_{\rm CC}[I_{\rm CC} + (N_{\rm TTL} \times \Delta I_{\rm CC} \times DC_{\rm d})]$$
<sup>(10)</sup>

$$P_{\rm D} = \left(C_{\rm pd} \times f_{\rm I} \times V_{\rm CC}^{2}\right) + \left(C_{\rm L} \times f_{\rm O} \times V_{\rm CC}^{2}\right) \text{ (single-bit switching)}$$
(11)

$$P_{\rm D} = \left[ \left( C_{\rm pd} \times f_{\rm I} \times N_{\rm SW} \right) + \Sigma (C_{\rm Ln} \times f_{\rm On}) \right] V_{\rm CC}^{2}$$
(12)

(multiple-bit switching with variable load and frequency)

#### BiCMOS

#### Static Power

$$P_{S} = V_{CC} \left\{ DC_{en} \left[ \left( N_{H} \times \frac{I_{CCH}}{N_{T}} \right) + \left( N_{L} \times \frac{I_{CCL}}{N_{T}} \right) \right] + (1 - DC_{en})I_{CCZ} + (N_{TTL} \times \Delta I_{CC} \times DC_{d}) \right\}$$
(13)

Where:

 $\Delta I_{CC} = 0$  for bipolar devices

#### NOTE:

For a continuous waveform at 50% duty cycle,  $DC_{en} = 1$ .

Equation 13 becomes:

$$P_{S} = V_{CC} \left[ \left( N_{H} \times \frac{I_{CCH}}{N_{T}} \right) + \left( N_{L} \times \frac{I_{CCL}}{N_{T}} \right) \right]$$
<sup>(14)</sup>

#### NOTE:

If half of the time the waveform is high and half of the time the waveform is low and the waveform is switching continuously,  $\Rightarrow$  (N<sub>H</sub> = N<sub>L</sub> = 1/2 N<sub>T</sub>), P<sub>S</sub> becomes:

$$P_{\rm S} = \left(\frac{V_{\rm CC}}{2}\right) (I_{\rm CCH} + I_{\rm CCL}) \tag{15}$$

**Dynamic Power** 

$$P_{\rm D} = (DC_{\rm em} \times N_{\rm SW} \times V_{\rm CC} \times f \times I_{\rm CCD}) \text{ Condition is 50 pF} \| 500 \ \Omega$$
(16)

 $I_{CCD}$  is calculated with 50 pF || 500  $\Omega$ , and given number of outputs switching.

#### NOTE:

For a continuous waveform at 50% duty cycle,  $DC_{en} = 1$ .

Dynamic power with external capacitance:

$$P_{\rm D} = DC_{\rm en} \times N_{\rm SW} \times V_{\rm CC} \times f \times (V_{\rm OH} - V_{\rm OL}) \times (C_{\rm L} - 50 \text{ pF}) + DC_{\rm en} \times N_{\rm SW} \times V_{\rm CC} \times f \times I_{\rm CCD}$$
(17)

 $I_{CCD}$  is calculated with 50 pF || 500  $\Omega$ , and given number of output switching.

Power is also consumed by the upper output driver due to the output resistor (500  $\Omega$  in most load circuits for outputs in the data sheet). This power is very small but must be included in the dynamic power consumption calculation. Equation 18 is used to calculate this power consumption.

$$P_{Res} = (V_{CC} - V_{OH}) \times \frac{V_{OH}}{R}$$
(18)

#### NOTE:

Assume that the output waveform is always at logic high and is not frequency dependent.

Therefore, total dynamic power consumption is:

$$P_{D_{TOT}} = P_D + P_{Res}$$
<sup>(19)</sup>

Finally, total power consumption can be calculated as:

$$P_{Total} = P_{D TOT} + P_{S}$$
(20)

Where:

V<sub>CC</sub> = supply voltage (V) I<sub>CC</sub> = power-supply current (A) (from the data sheet) ICCL = power-supply current when outputs are in low state (A) (from the data sheet) = power-supply current when outputs are in high state (A) (from the data sheet) ICCH = power-supply current when outputs are in high-impedance state (A) (from the data sheet) I<sub>CCZ</sub> = power-supply current when one input is at a TTL level (A) (from the data sheet)  $\Delta I_{CC}$ DC<sub>en</sub> = % duty cycle enabled (50% = 0.5) DCd = % duty cycle of the data (50% = 0.5) = number of outputs in high state N<sub>H</sub> = number of outputs in low state NL

N<sub>sw</sub> = total number of outputs switching

$$N_T$$
 = total number of outputs

| N <sub>TTL</sub>                                                                                         | = number of inputs driven at TTL levels                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} f_{I} \\ f_{O} \\ f \\ V_{OH} \\ V_{OL} \\ C_{L} \\ I_{CCD} \end{array}$               | <ul> <li>= input frequency (Hz)</li> <li>= output frequency (Hz)</li> <li>= operating frequency (Hz)</li> <li>= output voltage in high state (V)</li> <li>= output voltage in low state (V)</li> <li>= external-load capacitance (F)</li> <li>= slope of the I<sub>CC</sub> versus frequency curve (A/Hz × bit)</li> </ul>                                   |
| $\begin{array}{c} C_{L(eff)} \\ f_O/f_I \\ P_T \\ P_D \\ P_S \\ P_Res \\ P_D_TOT \\ P_Total \end{array}$ | <ul> <li>= effective-load capacitance (F)</li> <li>= ratio of output and input frequency (Hz)</li> <li>= transient power consumption</li> <li>= dynamic power consumption</li> <li>= static power consumption</li> <li>= power consumption due to output resistance</li> <li>= total dynamic power consumption</li> <li>= total power consumption</li> </ul> |
| C <sub>PD</sub><br>P <sub>L</sub><br>Σ<br>f <sub>On</sub><br>C <sub>Ln</sub>                             | <ul> <li>= dynamic power dissipation capacitance (F)</li> <li>= capacitive-load power consumption</li> <li>= sum of n different frequencies and loads at n different outputs</li> <li>= all different output frequencies at each output numbered 1 through n (Hz)</li> <li>= all different load capacitances at each output numbered 1 through n</li> </ul>  |

For GTL and BTL/FB devices, the power consumption/calculation is similar to a BiCMOS device with the addition of the output power consumption through the pullup resistor, since GTL is open drain and BTL/FB is open collector.

The total power calculated using these equations should be less than the package power dissipation mentioned in the data sheets. Otherwise, the device might not function properly.

## **Benefits of Minimizing Power Consumption**

Power consumption can be minimized in a number of ways. DC power consumption can be reduced to leakage by using only CMOS logic, as opposed to bipolar and BiCMOS logic. The leakage, in turn, is proportional to the area of diffusion, so the use of minimum-size devices is an advantage. Dynamic power consumption can be limited by reducing supply voltage, switched capacitance, and the frequency at which the logic is clocked. Supply voltage tends to be a system design consideration, and low-power systems use 1.5-V to 3.3-V supplies.

Power consumption is a function of the load capacitance, the frequency of operation, and the supply voltage. A reduction of any one of these is beneficial. A reduction in power consumption provides several other benefits. Less heat is generated, which reduces problems associated with high temperature, such as the need for heatsinks. This provides the consumer with a product that costs less. Furthermore, the reliability of the system is increased due to lower-temperature stress gradients on the device, and the integrity of the signal is improved due to the reduction of ground bounce and signal noise. An additional benefit of the reduced power consumption is the extended life of the battery in battery-powered systems.

## **Reliability Implications**

The integrated-circuit component power dissipation during operation elevates the device junction temperature. The thermal impedance ( $\theta_{JA}$  or k-factor) of a device package is defined as the increase in the junction temperature, above ambient temperature, due to the device power dissipation. Thermal impedance is measured in degrees Celsius per watt. Thermal characteristics of a device package are commonly described using two indices,  $Q_{JA}$  (junction to ambient) and  $Q_{JC}$  (junction to case). Controlling the junction temperature within a desired range is critical for proper device functionality and long-term reliability.

Table 4, based on long-term sustained temperatures, shows the relationship between junction temperature and predicted failure rate.

| JUNCTION<br>TEMPERATURE<br>(°C) | FAILURE<br>RATE<br>(%) |
|---------------------------------|------------------------|
| 100                             | 0.02                   |
| 110                             | 1                      |
| 120                             | 11                     |
| 130                             | 46                     |
| 140                             | 80                     |
| 150                             | 96                     |

| Table | 4 | Junction | Temperature | Vorsus  | 100 000-Hour  | Predicted | Failure | Rate |
|-------|---|----------|-------------|---------|---------------|-----------|---------|------|
| Table | • | JUNCTION | remperature | vei 3u3 | 100,000-11001 | Fledicled | Failure | nale |

Higher component temperatures increase the possibility of component wearout due to such failure mechanisms as electromigration and ball-bond intermetallic failures.

#### **Thermal Definitions**

| Heat                 | A form of energy associated with the motion of atoms or molecules in solids, and capable of being transmitted through solid and fluid media by conduction, through fluid media by convection, and through empty space by radiation                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Conduction Heating   | The most commonly recognized form of heat transfer. Metal materials are good conductors of heat and can be quantified by a proportionality constant (k), also known as thermal conductivity. The higher the thermal-conductivity number, the more quickly heat transfer, by means of conduction, occurs. Leadframes are the primary media for conduction heating in plastic-encapsulated devices; however, mold compound materials play a major role in this type of heat transference.                                                                                                                            |
| Convection Heating   | The heat transfer by fluid motion between regions of unequal density that result from nonuniform heating. This type of heat transfer is most commonly seen when air is forced across a heated surface, resulting in the cooling of the heat source. Heat is transferred to the air by means of convection heating. The rate of heat transfer depends on the surface area of the heat source and the velocity and physical properties of the airflow. When a device package is generating heat through normal operation, the device can be cooled by applying a constant airflow across the surface of the package. |
| Radiation            | Radiant heat transfer occurs between two objects separated within a vacuum.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ambient Temperature  | The temperature of the surrounding air, usually used as a reference point to calculate the junction or case temperature. This temperature is measured at some specific distance from the device.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Case Temperature     | The temperature on the package surface measured at the center of the top of the package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Junction Temperature | The temperature of the die inside the device package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### Acknowledgment

The authors of this report are David Holmgreen, Doug Romm, Abul Sarwar, and Ron Eller. The thermal-model program, ThermCAL, was developed by Darvin Edwards.

#### References

- 1 Electronic Industries Association, EIA/JEDEC Std JESD51-3, *Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages*, August 1996.
- 2 Darvin Edwards, "Thermal Analysis Using FEA (v1.1)," November 1991.
- 3 Darvin Edwards, "Development of JEDEC Standard Thermal Measurement Test Boards."