

# **TUSB4020BI Schematic Checklist**

Malik Barton

#### ABSTRACT

This application report for TUSB4020BI, a USB hub device that provides one upstream port and two USB2.0 High speed downstream ports in compliance with the Universal Serial Bus (USB) specification. TUSB4020BI is implemented with a digital state machine requiring no firmware programming. This device has the ability to be configured via pin strap, I2C, and SMBus communication. This schematic checklist provides a brief explanation of each device pin and the recommended configuration of the device pin for default operation. Use this information to check the connectivity for each TUSB4020BI on a system schematic.

This document is intended to aid design at the system level for general applications but should not be the only resource used. In addition to this list, customers are advised to use the information in the TUSB4020BI datasheet, TUSB4020BPHPEVM User's Guide and associated documents to gain a full understanding of device functionality.

**NOTE:** TUSB4020BI has many configurations; this schematic checklist will cover a USB Hub that is configured with no external EEPROM with downstream power switching and overcurrent reporting.

### Trademarks

All trademarks are the property of their respective owners.

## 1 TUSB4020BI Schematic Checklist

| Table 1. | Schematic | Checklist |
|----------|-----------|-----------|
|----------|-----------|-----------|

| Pin Name       | Pin<br>Number(s)                    | Pin Description                | Recommendation                                                                                                                     | Additional Pin Considerations                                                                                                      |
|----------------|-------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Power Pins     |                                     |                                |                                                                                                                                    |                                                                                                                                    |
| VDD33          | 7, 13, 23, 25,<br>33, 37, 40,<br>48 | 3.3 V Positive Power<br>Supply | 0.1 uF decoupling capacitors on each<br>VDD33 pin to GND. One 10 uF bulk<br>capacitor from VDD33 to GND.                           | VDD33 and VDD should have a ramp time<br>of 0.2 ms to 100 ms. VDD33 and VDD<br>have ramp order only when using a passive<br>reset. |
| VDD            | 1, 12, 18, 30,<br>34, 45            | 1.1 V Positive Power<br>Supply | 0.1 uF decoupling capacitors on each VDD<br>pin to GND. One 10 uF bulk capacitor from<br>VDD to GND.                               |                                                                                                                                    |
| GND            | PAD                                 | Ground                         | Connected to PCB Ground.                                                                                                           | Ensure thermal pad has ample solder for stable connection to ground.                                                               |
| I2C/SMBUS Pins |                                     |                                |                                                                                                                                    |                                                                                                                                    |
| SCL / SMBCLK   | 2                                   | EEPROM Serial<br>Clock         | Leave Unconnected.<br>If EEPROM is used, connect a 2-k $\Omega$ pull-up<br>resistor to VDD33 and to SCL pin of<br>external EEPROM. | The external interface is enabled when<br>both the SCL/SMBCLK and SDA/SMBDAT                                                       |
| SDA / SMBAT    | 3                                   | EEPROM Serial<br>Data.         | Leave Unconnected.<br>If EEPROM is used, connect a 2-k $\Omega$ pull-up<br>resistor to VDD33 and to SDA pin of<br>external EEPROM. | deassertion of reset. When used, EEPROM overwrites all the pin configurations.                                                     |

www.ti.com

| Table 1 | Schematic | Checklist | (continued) |
|---------|-----------|-----------|-------------|
|---------|-----------|-----------|-------------|

| Pin Name                  | Pin<br>Number(s)                                        | Pin Description                                                                                           | Recommendation                                                                                                                                                                                                                                                                                                                                                                             | Additional Pin Considerations                                                                                                                                                                                                                                                                  |
|---------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration and M       | iscellaneous I                                          | Pins                                                                                                      | ·                                                                                                                                                                                                                                                                                                                                                                                          | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                          |
| SMBUSz                    | 22                                                      | I2C or SMBUS<br>mode Select Pin .                                                                         | Connect a 4.7-k $\Omega$ pull-up resistor to VDD33<br>or leave NC to use internal pull-up resistor<br>for no EEPROM implementation. This<br>indicates TUSB4020BI is I2C Master and<br>will read the external EEPROM for<br>configuration settings.                                                                                                                                         | These settings are configured during reset.<br>Do not tie directly to supply but instead<br>pull-up or pull-down using external resistor.                                                                                                                                                      |
| PWRCTL_POL                | 21                                                      | Power control<br>polarity. Controls<br>behavior of<br>PWRCTL pins.                                        | Connect a 4.7- $k\Omega$ pull-down resistor to<br>GND or leave NC to use internal pull-up<br>resistor. This indicates active high polarity<br>for the PWRCTL pins on the downstream<br>ports.                                                                                                                                                                                              | Values read from EERPROM override pin<br>values seen during reset.                                                                                                                                                                                                                             |
| GANGED / SMBA2 /<br>HS_UP | 35                                                      | Ganged Operation<br>Enable / SMBus<br>address bit 2 /<br>Upstream Port High-<br>Speed Status<br>Indicator | Connect a 4.7- $k\Omega$ pull-down resistor to<br>GND or leave NC to use internal pull-down<br>resistor indicating individual power control<br>supported when power switching is<br>enabled.<br>If SMBUSz = 0, SMBUS slave address is<br>'1000 10yz' in combination with the y equal<br>to the FullPWRMGMTz / SMBA1 pin and z<br>equal to the read/write bit, when GRSTz is<br>deasserted. | These settings are configured during reset<br>and after reset this pin becomes an output<br>and indicates high-speed USB connection<br>status of the upstream port (Output active<br>when enabled via device registers). Values<br>read from EERPROM override pin values<br>seen during reset. |
| FullPWRMGMTz /<br>SMBA1   | 36                                                      | Full Power<br>Management Enable<br>/ SMBus Address bit<br>1.                                              | Connect a 4.7-k $\Omega$ pull-down resistor to<br>GND or leave NC to use internal pull-down<br>resistor indicating power switching is<br>supported by downstream ports.<br>If SMBUSz = 0, SMBUS slave address is<br>'1000 1x0z' in combination with the x equal<br>to the GANGED / SMBA2 / HS_UP pin and<br>z equal to the read / write bit, when GRSTz<br>is deasserted.                  | These settings are configured during reset.<br>Do not tie directly to supply but instead<br>pull-up or pull-down using external resistor.<br>Values read from EERPROM override pin<br>values seen during reset.                                                                                |
| XI                        | 38                                                      | Crystal Clock Input.                                                                                      | Connect 24-MHz crystal input. When using a crystal a 1-M $\Omega$ feedback resistor is required between XI and XO. This pin may also be driven by an external oscillator.                                                                                                                                                                                                                  | See TUSP 4020PL Detectors                                                                                                                                                                                                                                                                      |
| хо                        | 39                                                      | Crystal Clock Output                                                                                      | Connect 24-MHz crystal output. When<br>using a crystal a 1-M $\Omega$ feedback resistor is<br>required between XI and XO.<br>If XI is driven by an external oscillator this<br>pin may be left unconnected.                                                                                                                                                                                | See TUSB4020BI Datasneet sections<br>8.3.4, 8.3.5, 8.3.6 for more information.                                                                                                                                                                                                                 |
| GRSTz                     | 11                                                      | Device Active Low<br>Reset.                                                                               | For passive reset, connect 1uF capacitor<br>and VDD must be stable before VDD33.<br>For active reset, VDD33 must be stable<br>before the VDD11 supply and meet the<br>3ms power-up delay. Counting from both<br>power supplies being stable to the de-<br>assertion of GRSTz.                                                                                                              | See TUSB4020BI datasheet section 7.6<br>and 8.3.7 for more information on reset.                                                                                                                                                                                                               |
| TEST                      | 10                                                      | TEST mode enable.                                                                                         | Connect a 4.7-k $\Omega$ pull-down resistor to GND.                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                |
| RSVD                      | 16, 17, 19,<br>20, 28, 29,<br>31, 32, 43,<br>44, 46, 47 | Reserved Pin.                                                                                             | Leave Floating.                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                |
| Upstream Facing Port      |                                                         |                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                |
| USB_DP_UP<br>USB_DM_UP    | 26<br>27                                                | Upstream or Root<br>Differential Pair for<br>USB High Speed<br>Communication.                             | Connect DM0 and DP0 to D- and D+,<br>respectively, to USB host or upstream<br>facing USB Connector.                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                |
| USB_R1                    | 24                                                      | Precision resistor reference.                                                                             | Connect 9.53-k $\Omega$ ±1% resistor between USB_R1 and GND.                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                |
| USB_VBUS                  | 9                                                       | USB upstream port<br>power monitor, Vbus<br>Detection.                                                    | Connect resistor divider using a 90.9-k $\Omega$<br>±1% pull-up resistor to Vbus and a 10-k $\Omega$<br>±1% pull-down resistor to GND.                                                                                                                                                                                                                                                     | Resistor divider values may change with<br>Vbus to keep voltage seen by USB_VBUS<br>inside 0V to 1.155 V range. (See<br>TUSB4020BI Datasheet section 7.3<br>Recommended Operating Conditions)                                                                                                  |

www.ti.com

| Table 1. | Schematic | Checklist | (continued) |
|----------|-----------|-----------|-------------|
|----------|-----------|-----------|-------------|

| Pin Name                   | Pin<br>Number(s) | Pin Description                                                | Recommendation                                                                                                               | Additional Pin Considerations                                                                                                                        |
|----------------------------|------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Downstream Facing          | Port [2:1]       | ·                                                              |                                                                                                                              |                                                                                                                                                      |
| USB_DP_DN[2:1]             | 14, 41           | Downstream<br>Differential Pair for<br>USB High Speed<br>Port. | Connect DM[2:1] and DP[2:1] to D- and D+, respectively, to downstream facing USB connector.                                  | If downstream port is unused, leave<br>unconnected. No additional termination<br>needed.                                                             |
| USB_DM_DN[2:1]             | 15, 42           |                                                                |                                                                                                                              | If downstream port is unused, leave<br>unconnected. No additional termination<br>needed.                                                             |
| OVRCUR[2:1]z               | 5, 8             | Indicates<br>overcurrent event on<br>downstream Port<br>[4:1]. | Connect to overcurrent indicator on power<br>switch for downstream port [2:1] to allow<br>overcurrent reporting to USB host. | If downstream port is unused, pull pin high with $4.7$ - $k\Omega$ pull up resistor to VD33.<br>Overcurrentreporting required for USB-IF Compliance. |
| PWRCTL[2:1]<br>/BATEN[2:1] | 4, 6             | Port 1 power control signals.                                  | Connect to power switch EN pin to allow<br>USB host control of downstream port<br>power and protection in overcurrent event. | If downstream port is unused, leave unconnected.                                                                                                     |

Notes: Routing through ESD or common mode choke before receptacle is allowed and recommended. ESD protection should be placed as close as possible to the USB connectors. Common mode chokes should be placed between the USB hub and the ESD protection. Verify the pinout of the USB connectors. Verify pin-out of TUSB4020BI matches TUSB4020BI Datasheet. Always refer to the TUSB4020BI Datasheet of this device for complete descriptions of each pin. For USB compliant applications overcurrent events on downstream ports must be reported to the USB host.

## 2 References

- TUSB4020BI Two-Port USB 3.0 Hub, Datasheet
- TUSB4020BPHPEVM Evaluation Module

3

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated