

# **TDP158 Schematic Checklist**

#### ABSTRACT

This schematic checklist provides a brief explanation of each TDP158 device pin and the recommended configuration of TDP158 device pins for default operation. The TDP158 device is an AC-Coupled HDMI signal to transition-minimized differential signal (TMDS) redriver supporting digital video interface (DVI) 1.0 and high-definition multimedia interface (HDMI) 1.4b and 2.0b output signals. The TDP158 supports four TMDS channels and Digital Display Control (DDC) interfaces. The TDP158 has the ability to be configured via pin strap or I2C. Use this information to check the connectivity for each TDP158 device on a system schematic.

This document is intended to aid design at the system level for general applications, but must not be the only resource used. In addition to this list, use the information in the *TDP158 6-Gbps AC-Coupled to TMDS<sup>TM</sup>/HDMI<sup>TM</sup> Redriver Data Sheet, TDP158 RSB Evaluation Module User's Guide*, and associated documents to gain a full understanding of device functionality.

#### Contents

| 1 | TDP158 Schematic Checklist | 1 |
|---|----------------------------|---|
| 2 | References                 | 3 |

#### List of Figures

#### List of Tables

# Trademarks

All trademarks are the property of their respective owners.

# 1 TDP158 Schematic Checklist

| PIN NAME             | PIN NUMBER(S)    | PIN DESCRIPTION                    | RECOMMENDATION                                      | ADDITIONAL PIN CONSIDERATIONS                       |  |
|----------------------|------------------|------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--|
| Main Link Input Pins |                  |                                    |                                                     |                                                     |  |
| IN_D[0:2]p/n         | 1, 2, 4, 5, 6, 7 | Main link differential input       |                                                     | 100 nF AC coupled from sink connector/GPU to TDP158 |  |
| IN_CLKp/n            | 9, 10            | Main link clock differential input | 100 nF AC coupled from sink connector/GPU to TDP158 |                                                     |  |

1



# TDP158 Schematic Checklist

www.ti.com

| PIN NAME              | PIN NUMBER(S)             | PIN DESCRIPTION                                      | RECOMMENDATION                                                                                                                                                                                                                                                                                                                         | ADDITIONAL PIN CONSIDERATIONS                                                                                        |  |  |
|-----------------------|---------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Main Link Output Pins | 6                         |                                                      |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                      |  |  |
| OUT_D[0:2]p/n         | 24, 25, 26, 27, 29,<br>30 | TMDS data differential output                        | Direct connection from TDP158 to source connector/sink                                                                                                                                                                                                                                                                                 |                                                                                                                      |  |  |
| OUT_CLKp/n            | 21, 22                    | TMDS clock differential output                       | Direct connection from TDP158 to source<br>connector/sin                                                                                                                                                                                                                                                                               |                                                                                                                      |  |  |
| Configuration and Mis | scellaneous Pins          | [                                                    |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                      |  |  |
| SDA_SRC               | 39                        | Source side TMDS bidirectional DDC data line         | Snoop mode, tie it to GND.                                                                                                                                                                                                                                                                                                             |                                                                                                                      |  |  |
| SCL_SRC               | 38                        | Source side TMDS bidirectional DDC clock line        | Snoop mode, tie it to GND                                                                                                                                                                                                                                                                                                              |                                                                                                                      |  |  |
| SDA_SNK               | 33                        | Sink side TMDS bidirectional<br>DDC data line        | SDA/SCL from the source is connected directly to<br>the SDA/SCL sink. The TDP158 needs its<br>SDA_SNK and SCL_SNK pins connected to this link<br>in order to correctly configure the<br>TMDS_CLOCK_RATIO_STATUS bit.<br>Sink application: 47 k pullups to 5 V<br>Source application: 2 k pullups to 5 V                                | Consider adding an external I2C buffer for DDC capacitance isolation.                                                |  |  |
| SCL_SNK               | 32                        | Sink side TMDS bidirectional<br>DDC clock line       | SDA/SCL from the source is connected directly to<br>the SDA/SCL sink. The TDP158 needs its<br>SDA_SNK and SCL_SNK pins connected to this link<br>in order to correctly configure the<br>TMDS_CLOCK_RATIQ_STATUS bit.<br>Sink application: 47 k pullups to 5 V<br>Source application: 2 k pullups to 5 V                                | Consider adding an external I2C buffer for DDC capacitance isolation.                                                |  |  |
| HOT PLUG DETECT       | PINS                      | I                                                    |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                      |  |  |
| HPD_SNK               | 28                        | Hot plug detect input from sink side                 | Connect to HPD output of the display or source<br>connector. For snoop mode: Connect directly to<br>GPU of the sink (check GPU supported voltage)<br>directly connected HPD line HPD_SNK has internal<br>190 k pulldown. Consider adding an external switch<br>to isolate potential leakage voltage from sink HPD<br>when sink is off. | Consider adding an external switch to isolate<br>potential leakage voltage from sink HPD when sink<br>is off.        |  |  |
| HPD_SRC               | 3                         | Hot plug detect output to source side                | If HPD_SRC goes to the source connector, a level<br>shifter from 3.3 V to 5 V is needed.<br>If HPD_SRC goes to GPU, check the supported<br>GPU voltages. If HPD snoop mode is implemented,<br>leave HPD_SRC floated.                                                                                                                   |                                                                                                                      |  |  |
| CONTROL PINS          |                           | ł                                                    | <u> </u>                                                                                                                                                                                                                                                                                                                               |                                                                                                                      |  |  |
| OE                    | 36                        | Enable/reset pin                                     | Start with 0.2 $\mu$ F, tune depending on the RC time constant delay (Tr) requirement in regard to power ramp up time.                                                                                                                                                                                                                 | See Table 1 for different timing values based on capacitance.                                                        |  |  |
| V <sub>sadj</sub>     | 18                        | TMDS-compliant voltage swing<br>control resistor     | Start with 6.49 k resistor to ground, resistor value tuning depends on compliance result                                                                                                                                                                                                                                               |                                                                                                                      |  |  |
| SCL_CTL/SWAP          | 13                        | I2C clock signal or lane swap control                | For pin strap mode, 1 k $\Omega$ pullup/pulldown.<br>SWAP = L, normal operation<br>SWAP = H, lane swap<br>Refer to Table 2 of the datasheet for lane swap<br>mapping.                                                                                                                                                                  | 2 k pullups to 3.3 V or value required by I2C master in I2C mode                                                     |  |  |
| SDA_CTL/PRE           | 14                        | I2C data signal or transmitter pre-emphasis control. | For pin strap mode<br>Pre = L, 0 dB pre-emphasis<br>Pre = H, 3.5 dB pre-emphasis                                                                                                                                                                                                                                                       | 2 k pullups to 3.3 V or value required by I2C master in I2C mode.                                                    |  |  |
| I2C_EN                | 8                         | I2C control mode                                     | 1 k pulldown for pin strap mode<br>1 k pullup for I2C mode                                                                                                                                                                                                                                                                             |                                                                                                                      |  |  |
| A0/EQ1                | 17                        | I2C address bit 0 or receiver equalization control   | For pin strap mode EQ1, refer to Table 3 of the datasheet for RX EQ programming and values                                                                                                                                                                                                                                             | Set address bit 0 in I2C mode                                                                                        |  |  |
| A1/EQ2                | 23                        | I2C address bit 1 or receiver equalization control   | For pin strap mode EQ1, refer to Table 3 of the<br>datasheet for RX EQ programming and values                                                                                                                                                                                                                                          | Set address bit 1 in I2C mode                                                                                        |  |  |
| SLEW                  | 34                        | Transmitter slew control                             | For pin strap mode, 1 k $\Omega$ pullup/pulldown or NC<br>SLEW = L: Slowest ~ 203 ps<br>SLEW = NC (Default): Mid-range 1 ~ 180 ps<br>SLEW = H: Fastest ~ 122 ps                                                                                                                                                                        | Leave it floating when I2C_EN/PIN = high, control through I2C                                                        |  |  |
| TERM                  | 16                        | Transmitter termination control                      | For pin strap mode, 1 k $\Omega$ pullup/pulldown or NC<br>TERM = L, 150 $\Omega$ -300 $\Omega$ (HDMI1.4b)<br>TERM = NC, no termination (HDMI1.4b)<br>TERM = H, 75 $\Omega$ -150 $\Omega$ (HDMI2.0)                                                                                                                                     | If the TMDS_CLOCK_RATIO_STATUS bit = 1, the TDP158 automatically switches in 75 $\Omega$ ~ 150 $\Omega$ termination. |  |  |
| NC                    | 19                        | No connect                                           | NC, optionally connect 0.1 $\mu F$ to GND for noise reduction                                                                                                                                                                                                                                                                          |                                                                                                                      |  |  |
| POWER PINS            |                           |                                                      |                                                                                                                                                                                                                                                                                                                                        |                                                                                                                      |  |  |
| VCC                   | 11, 37                    | 3.3 V power supply                                   | One 100 nF cap on each power pin. 4.7 pF and 10 pF on each power node. One bulky cap per power node                                                                                                                                                                                                                                    |                                                                                                                      |  |  |
| VDD                   | 12, 20, 31, 40            | 1.1 V power supply                                   | One 100 nF cap on each power pin. 4.7 pF and 10 pF on each power node. One bulky cap per power node                                                                                                                                                                                                                                    |                                                                                                                      |  |  |
| GND                   | 15, 35                    | Ground                                               | Connect to board ground                                                                                                                                                                                                                                                                                                                |                                                                                                                      |  |  |
| Thermal Pad           | 41                        | Ground                                               | Connect to board ground                                                                                                                                                                                                                                                                                                                |                                                                                                                      |  |  |

# Table 1. Enable (OE) Pin Timing Based on Capacitance

| RISE TIME (T,) (ms) | CAPACITOR VALUE (µF) |  |
|---------------------|----------------------|--|
| 25                  | 0.1                  |  |
| 50                  | 0.2                  |  |
| 100                 | 0.4                  |  |
| 200                 | 0.8                  |  |
| 500                 | 2                    |  |

# 2 References

- TDP158 6-Gbps, AC-Coupled to TMDS<sup>™</sup> or HDMI<sup>™</sup> Level Shifter Redriver Datasheet
- TDP158 RSB Evaluation Module User's Guide

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated