# Application Brief **Tips for Successfully Paralleling Power MOSFETs**

Texas Instruments

#### John Wallace

Paralleling power metal-oxide semiconductor fieldeffect transistors (MOSFETs) is a common way to reduce conduction losses and spread power dissipation over multiple devices to limit the maximum junction temperature. This application brief shares best practices and examples of paralleling power MOSFETs in various applications.



## Figure 1. Power MOSFET On-Resistance vs. Temperature

First, consider static operation with two FETs operating in parallel, as shown in Figure 2.





The current in each FET is proportional to the inverse of its on resistance,  $R_{DS(on)}$ . Naturally, the device with the lowest  $R_{DS(on)}$  will carry more current. As it heats up, its  $R_{DS(on)}$  increases, shifting some of the current to the other FETs. The junction temperatures of paralleled FETs with good thermal coupling will be roughly the same. Current sharing still depends on the relative on-resistance of each FET and will be within the  $R_{DS(on)}$  tolerances specified in the MOSFET data sheet.

During dynamic operation, the FET with the lowest threshold voltage,  $V_{GS(th)}$ , turns on first and turns off last. This FET takes more of the switching losses and sees higher stresses during switching transitions. To some extent, the thermal sharing effect balances out the switching and conduction losses, and the FETs will operate at roughly the same temperature.

#### **Best Practices When Paralleling Power MOSFETs**

Here are helpful tips when using FETs in parallel:

- Each FET needs its own gate resistor with a value from a few ohms up to tens of ohms. This helps with current sharing and prevents gate oscillations.
- FETs need good thermal coupling to ensure current and thermal balancing between devices. They can be mounted on a common heat sink or copper plane to maintain equal temperatures.
- The placement and layout of each FET should be identical and symmetrical, within reason, to equalize parasitic inductance in the critical gate-tosource and drain-to-source loops.
- Ensure that the gate-drive circuit can drive the higher capacitance (charge) of multiple devices without getting too hot. Remember, capacitance (charge) is multiplied by the number of paralleled MOSFETs.
- Avoid adding external capacitors from gate-tosource or gate-to-drain. If necessary, adjust the gate resistor's value to optimize the switching speed of the FETs.
- If you need Zener diodes to protect the MOSFET driver, place them close to the gate-driver outputs and before the gate resistors.

1



#### Schematic and PCB Layout Examples

Figure 3 shows a partial schematic and picture of the TPS2482 hot-swap evaluation module (EVM).



#### Figure 3. TPS2482 EVM Schematic and Printed Circuit Board (PCB)

As you can see in Figure 4, the TPS2482 EVM uses two CSD18501Q5A MOSFETs in parallel. The schematic shows how each FET has a  $10-\Omega$  gate resistor; the Zener diode is on the gate-driver output before the gate resistors. The FETs are placed close together on the same copper shape and use vias for good thermal coupling to spread the heat.

The next example, shown in Figure 4, is from the 18 V/1 kW, 160A Peak, >98% Efficient, High Power Density Brushless Motor Drive Reference Design.



Figure 4. 18-V/1-kW Brushless Motor Drive Reference Design Schematic and PCB



This reference design uses two CSD88584Q5DC power MOSFETs in parallel per phase. Attaching the MOSFETs to the same heat sink for good thermal coupling helps remove the heat through the top side of the package. The design includes individual  $3.3-\Omega$  gate resistors for each FET in the power block.

The final example, shown in Figure 5 is from the 48-VDC Battery Powered 5-kW Inverter Power Stage Reference Design for Forklift AC Traction Motor.



Figure 5. 5-kW Power-Stage Reference Design Schematic and PCB

This reference design uses five CSD19536KTT power MOSFETs in parallel for the high- and low-side switches in each phase. The FETs are mounted on an insulated metal substrate for cooling and good thermal coupling between devices. Each FET has an  $8.2-\Omega$  gate resistor.

#### Conclusion

Because of their inherent current- and thermal-sharing properties, paralleling MOSFETs can reduce conduction losses and limit their maximum junction temperature. Operating power MOSFETs in parallel can help solve the problems discussed in this article, but at a higher component count and cost, and a larger PCB area. If possible, use a single FET; if you cannot, carefully consider the design and layout of parallel FETs in your application to ensure success.

#### Additional Resources

Check out the following technical articles:

- How to Choose the Right Power MOSFET or Power Block Package for Your Application.
- Improve the Performance of Your Power Tool Design with Power Blocks
- Visit the TI MOSFET Support and Training Center.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated