**Application Note**

**UCC28950/UCC28951 600-W, Phase-Shifted, Full-Bridge Application Note**

Michael O'Loughlin

**ABSTRACT**

In high-power server applications to meet high-efficiency goals of greater than 92% some power-supply designers have found it easier to use a phase-shifted full-bridge (PSFB) converter (Figure 2-1). This is because the PSFB converter can obtain zero-voltage switching on the primary side of the converter reducing switching losses and increasing overall system efficiency. The purpose of this application note is to review the design of a 600-W, phase-shifted, full-bridge converter, using the UCC28950 or the newer UCC28951 PSFB controller. The design specifications for this design are presented in Table 1-1. Hopefully this information will aid other power supply designers in their efforts to design an efficient phase-shifted, full-bridge converter. Also note there is an Excel Design Tool that goes along with this application note as well to aid in the design process.

---

**Table of Contents**

1 Design Specifications.......................................................................................................................2
2 Functional Schematic.......................................................................................................................2
3 Power Budget......................................................................................................................................3
4 Transformer Calculations (T1)...........................................................................................................3
5 QA, QB, QC, QD FET Selection........................................................................................................6
6 Selecting LS.......................................................................................................................................7
7 Output Inductor Selection (LOUT)......................................................................................................7
8 Output Capacitance (COUT)...............................................................................................................8
9 Select FETs QE and QF....................................................................................................................9
10 Input Capacitance (CIN)................................................................................................................11
11 Setting Up the Current Sense (CS) Network (CT, RS, RRE, DA)...................................................12
12 Voltage Loop and Slope Compensation.........................................................................................13
13 Setting Turn-on Delays to Achieve Zero Voltage Switching (ZVS)..............................................16
14 Turning SR FETs-off Under Light Load Conditions......................................................................21
15 600 W FSFB Detailed Schematic and Test Data.......................................................................21
16 References.......................................................................................................................................25
17 Revision History..............................................................................................................................25

**List of Figures**

Figure 2-1. UCC28950/UCC28951 Phase-Shifted, Full-Bridge Functional Schematic..........................2
Figure 4-1. T1 Primary and QE and QF FET Currents........................................................................4
Figure 9-1. Vf vs. Qf for QE and QF FETs..........................................................................................10
Figure 12-1. Loop Gain and Loop Phase............................................................................................15
Figure 13-1. TBSET to Achieve Valley Switching at Light Loads....................................................18
Figure 13-2. TCOSET to Achieve Valley Switching at Light Loads................................................19
Figure 15-1. Daughter Board Schematic.........................................................................................21
Figure 15-2. Power Stage Schematic...............................................................................................22
Figure 15-3. 600-W Phase Shifted Full Bridge Efficiency...............................................................23
Figure 15-4. Q4d Q4d, VIN = 390 V, IOUT = 5 A.............................................................................23
Figure 15-5. Q3d Q3d, VIN = 390 V, IOUT = 5 A.............................................................................23
Figure 15-6. Q4d Q4d, VIN = 390 V, IOUT = 10 A...........................................................................24
Figure 15-7. Q3d Q3d, VIN = 390 V, IOUT = 10 A...........................................................................24
Figure 15-8. Q4d Q4d, VIN = 390 V, IOUT = 25 A...........................................................................24
Figure 15-9. Q3d Q3d, VIN = 390 V, IOUT = 25 A...........................................................................24
List of Tables

Table 1-1. Design Specifications

<table>
<thead>
<tr>
<th>Description</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage (V_{INMIN})</td>
<td>370 V</td>
<td>390 V</td>
<td>410 V</td>
</tr>
<tr>
<td>Output Voltage (V_{OUT})</td>
<td>11.4 V</td>
<td>12 V</td>
<td>50 V</td>
</tr>
<tr>
<td>Continuous Output Power (P_{OUT})</td>
<td></td>
<td></td>
<td>600 W</td>
</tr>
<tr>
<td>Allowable V_{OUT} Transient</td>
<td></td>
<td></td>
<td>600 mV (V_{TRAN})</td>
</tr>
<tr>
<td>Full Load Efficiency</td>
<td>93% (\eta)</td>
<td>94%</td>
<td></td>
</tr>
<tr>
<td>Inductor (L_{OUT}) Switching Frequency</td>
<td></td>
<td>200 kHz (f_{S})</td>
<td></td>
</tr>
</tbody>
</table>

2 Functional Schematic

![Functional Schematic Diagram]

Figure 2-1. UCC28950/UCC28951 Phase-Shifted, Full-Bridge Functional Schematic
3 Power Budget

To reach the efficiency goal in this PSFB design, careful consideration needs to be taken in selecting electrical components. The devices need to be selected based on voltage rating, current rating and power dissipation. The initial step in this design process is to set a power budget \( P_{\text{BUDGET}} \) which the total losses of the electrical components selected for the design cannot exceed.

\[
P_{\text{BUDGET}} = P_{\text{OUT}} \times \left(1 - \frac{\eta}{\eta}\right) \approx 45.2 \text{ W} \tag{1}
\]

4 Transformer Calculations (T1)

The PSFB uses a transformer to deliver energy from the primary to the secondary. The voltage is stepped up or down through the transformer's turns ratio \( a_1 \).

\[
a_1 = \frac{N_P}{N_S} = \frac{V_{\text{IN}}}{V_{\text{OUT}}} \tag{2}
\]

Estimated FET voltage drop \( V_{\text{RDSON}} \):

\[
V_{\text{RDSON}} = 0.3 \text{ V} \tag{3}
\]

Select transformer turns based on 70% duty cycle \( D_{\text{MAX}} \) at minimum specified input voltage. This will give some room for dropout if a PFC front end is used.

\[
D_{\text{MAX}} = 70 \% \tag{4}
\]

\[
a_1 = \frac{(V_{\text{INMIN}} - 2 \times V_{\text{RDSON}}) \times D_{\text{MAX}}}{V_{\text{OUT}} + V_{\text{RDSON}}} \approx 21 \tag{5}
\]

Calculated typical duty cycle \( D_{\text{TYP}} \) based on average input voltage.

\[
D_{\text{TYP}} = \frac{(V_{\text{OUT}} + V_{\text{RDSON}}) \times a_1}{(V_{\text{IN}} - 2 \times V_{\text{RDSON}})} \approx 0.66 \tag{6}
\]

To keep the RMS current in the output capacitance to a minimum \( L_{\text{OUT}} \) will be selected so the inductor ripple current \( \Delta I_{\text{LOUT}} \) will be 20% of the DC output current. \( \Delta I_{\text{LOUT}} \) is needed to calculate transformer peak and RMS currents

\[
\Delta I_{\text{LOUT}} = \frac{P_{\text{OUT}} \times 0.2}{V_{\text{OUT}}} = 10 \text{ A} \tag{7}
\]

Care needs to be taken in selecting a transformer with the correct amount of magnetizing inductance \( L_{\text{MAG}} \). The following equations calculate the minimum magnetizing inductance of the primary of the transformer (T1) to ensure the converter operates in peak-current mode control. If \( L_{\text{MAG}} \) is too small the magnetizing current could cause the converter to operate in voltage mode control instead of peak-current mode control. This is because the magnetizing current is too large, it will act as a PWM ramp swamping out the current sense signal across \( R_s \).

\[
L_{\text{MAG}} \geq \frac{V_{\text{IN}} \times (1 - D_{\text{TYP}})}{\Delta I_{\text{LOUT}} \times 0.5 \times a_1 \times I_s} \approx 2.76 \text{ mH} \tag{8}
\]

Figure 4-1 shows T1 primary current \( I_{\text{PRIMARY}} \) and synchronous rectifiers currents, \( QE (I_{qe}) \) and \( QF (I_{qf}) \), with respect to the synchronous rectifier gate drive currents. Note that \( I_{qe} \) and \( I_{qf} \) are also T1’s secondary winding currents as well. Variable D is the converters duty cycle.
Figure 4-1. T1 Primary and QE and QF FET Currents

Calculate T1 secondary RMS current ($I_{SRMS}$):

\[
I_{PS} = \frac{P_{OUT}}{V_{OUT}} + \frac{\Delta I_{LOUT}}{2} \approx 55 \text{ A}
\]  

(9)

\[
I_{MS} = \frac{P_{OUT}}{V_{OUT}} - \frac{\Delta I_{LOUT}}{2} \approx 45 \text{ A}
\]

(10)
Secondary RMS current \( (I_{SRMS1}) \) when energy is being delivered to the secondary:

\[
I_{SRMS1} = \sqrt{\left(\frac{D_{MAX}}{2}\right)I_{PS} \times I_{MS} + \left(\frac{I_{PS} - I_{MS}}{3}\right)^2} \approx 29.6 \text{ A}
\]  

(12)

Secondary RMS current \( (I_{SRMS2}) \) when current is circulating through the transformer when QE and QF are both on.

\[
I_{SRMS2} = \sqrt{\left(\frac{1 - D_{MAX}}{2}\right)I_{PS} \times I_{MS} + \left(\frac{I_{PS} - I_{MS}}{3}\right)^2} \approx 20.3 \text{ A}
\]  

(13)

Secondary RMS current \( (I_{SRMS3}) \) caused by the negative current in the opposing winding during freewheeling period, please refer to Figure 4-1.

\[
I_{SRMS3} = \frac{\Delta I_{LOUT}}{2} \sqrt{\left(\frac{1 - D_{MAX}}{2}\right)} \approx 1.1 \text{ A}
\]  

(14)

Total secondary RMS current \( (I_{SRMS}) \):

\[
I_{SRMS} = \sqrt{I_{SRMS1}^2 + I_{SRMS2}^2 + I_{SRMS3}^2} \approx 36.0 \text{ A}
\]  

(15)

Calculate T1 Primary RMS Current \( (I_{PRMS}) \):

\[
\Delta I_{LMAG} = \frac{V_{INMIN} \times D_{MAX}}{I_{LMAG} \times I_{S}} \approx 0.47 \text{ A}
\]  

(16)

\[
I_{PP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{\Delta T} + \Delta I_{LMAG} \approx 3.3 \text{ A}
\]  

(17)

\[
I_{MP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} - \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{\Delta T} + \Delta I_{LMAG} \approx 2.8 \text{ A}
\]  

(18)

T1 Primary RMS \( (I_{PRMS1}) \) current when energy is being delivered to the secondary.

\[
I_{PRMS1} = \sqrt{\left(\frac{D_{MAX}}{2}\right)I_{PP} \times I_{MP} + \left(\frac{I_{PP} - I_{MP}}{3}\right)^2} \approx 2.5 \text{ A}
\]  

(19)

T1 Primary RMS \( (I_{PRMS2}) \) current when the converter is free wheeling.

\[
I_{MP2} = I_{PP} - \left(\frac{\Delta I_{LOUT}}{2}\right) \frac{1}{\Delta T} \approx 3.0 \text{ A}
\]  

(20)

\[
I_{PRMS2} = \sqrt{\left(1 - D_{MAX}\right)I_{PP} \times I_{MP2} + \left(\frac{I_{PP} - I_{MP2}}{3}\right)^2} \approx 1.7 \text{ A}
\]  

(21)

Total T1 primary RMS current \( (I_{PRMS}) \)

\[
I_{PRMS} = \sqrt{I_{PRMS1}^2 + I_{PRMS2}^2} \approx 3.1 \text{ A}
\]  

(22)

The transformer calculations were given to Vitec a magnetic manufacturer to design a custom transformer to meet our design requirements. The transformer they designed for this application is part number 75PR8107 and the transformer has the following specifications.
a1 = 21

$L_{MAG} = 2.8 \text{ mH}$  \hspace{1cm} (23)

Measured leakage inductance on the Primary:

$L_{LK} = 4 \text{ uH}$  \hspace{1cm} (24)

Transformer Primary DC resistance:

$DCR_P = 0.215 \Omega$  \hspace{1cm} (26)

Transformer Secondary DC resistance:

$DCR_S = 0.58 \Omega$  \hspace{1cm} (27)

Estimated transform losses ($P_{T1}$) are twice the copper loss.

This is just an estimate and the total losses can vary based on magnetic design.

$P_{T1} \approx 2 \times \left( I_{PRMS}^2 \times DCR_P + 2 \times I_{SRMS}^2 \times DCR_S \right) \approx 7.0 \text{ W}$  \hspace{1cm} (28)

Calculate remaining power budget:

$P_{BUDGET} = P_{BUDGET} - P_{T1} \approx 38.1 \text{ W}$  \hspace{1cm} (29)

5 QA, QB, QC, QD FET Selection

The FETs to drive the HBridge (QA..QD) need to selected based on maximum drain to source voltage ($V_{dsQA_{max}}$) and peak drain to source current ($I_{dsQA_{max}}$).

$V_{dsQA_{max}} \geq V_{INMAX} = 410 \text{ V}$  \hspace{1cm} (30)

$I_{dsQA_{max}} \geq I_{PP} = 3.3 \text{ A}$  \hspace{1cm} (31)

The FETs then need to be selected based on efficiency goals and FET power dissipation ($P_{QA}$) and is a trial an error process. Equations 32 through 38 are used to estimate $P_{QA}$ based on FET data sheet parameters. To meet our efficiency goals, we selected a 20 A, 650 V, CoolMOS FETs from Infineon that had an estimated $P_{QA}$ of 2.1 W and would enable us to hit our efficiency goals.

In this design, to meet efficiency and voltage requirements 20 A, 650 V, CoolMOS FETs from Infineon were chosen for QA..QD.

FET drain to source on resistance:

$R_{ds(on)QA} = 0.220 \Omega$  \hspace{1cm} (32)

FET Specified $C_{OSS}$:

$C_{OSS,QA_{SPEC}} = 780 \text{ pF}$  \hspace{1cm} (33)

Voltage across drain-to-source ($V_{dsQA}$) where $C_{OSS}$ was measured, data sheet parameter:

$V_{dsQA} = 25\text{ V}$  \hspace{1cm} (34)

Calculate average $C_{OSS}$ [2]:

\[ \text{Note} \]
\[ C_{OSS, QA, AVG} = C_{OSS, QA, SPEC} \left( \frac{V_{dsQA}}{V_{INMAX}} \right) \approx 193 \text{ pF} \] (35)

**QA FET gate charge:**

\[ Q_{A_g} = 15 \text{ nC} \] (36)

**Voltage applied to FET gate to activate FET:**

\[ V_g = 12 \text{ V} \] (37)

Calculate QA losses (\( P_{QA} \)) based on \( R_{ds(on)QA} \) and gate charge (\( Q_{A_g} \)):

\[ P_{QA} = I_{PRMS}^2 \times R_{ds(on)QA} + 2 \times Q_{A_g} \times V_g \times \frac{I_S}{2} \approx 2.1 \text{ W} \] (38)

Recalculate power budget:

\[ P_{BUDGET} = P_{BUDGET} - 4 \times P_{QA} \approx 29.7 \text{ W} \] (39)

### 6 Selecting \( L_S \)

Calculating the shim inductor (\( L_S \)) is based on the amount of energy required to achieve zero voltage switching. This inductor needs to be able to deplete the energy from the parasitic capacitance at the switch node. The following equation selects \( L_S \) to achieve Zero Voltage Switching (ZVS) at 100% load down to 50% load based on the primary FET's average total \( C_{OSS} \) at the switch node.

**Note**

There might be more parasitic capacitance than was estimated at the switch node and \( L_S \) might have to be adjusted based on the actual parasitic capacitance in the final design.

\[ L_S \geq \left( 2 \times C_{OSS, QA, AVG} \right) \left( \frac{V_{INMAX}^2}{I_{PP} \left( \frac{\Delta I_{LOUT}}{2 \times f_s} \right)^2} \right) - L_{LK} \approx 26 \text{ uH} \] (40)

For this design Vitec Electronics Corporation designed a customer \( L_S \), part number 60PR964. 60PR964 had a DC resistance (DCR\(_{LS}\)) of 27 mΩ.

\[ \text{DCR}_{LS} = 27 \text{ mΩ} \] (41)

Estimate \( L_S \) power loss (\( P_{LS} \)) and readjust remaining power budget:

\[ P_{LS} = 2 \times I_{PRMS}^2 \times \text{DCR}_{LS} \approx 0.5 \text{ W} \] (42)

\[ P_{BUDGET} = P_{BUDGET} - P_{LS} \approx 29.2 \text{ W} \] (43)

### 7 Output Inductor Selection (\( L_{OUT} \))

To keep the RMS current in the output capacitance to a minimum \( L_{OUT} \) will be designed for and inductor ripple current (\( \Delta I_{LOUT} \)) will be 20% of the DC output current.

\[ \Delta I_{LOUT} = \frac{P_{OUT} \times 0.2}{V_{OUT}} = \frac{600 \text{ W} \times 0.2}{12 \text{ V}} \approx 10 \text{ A} \] (44)

\[ L_{OUT} = \frac{V_{OUT} \times (1 - D_{TYP})}{\Delta I_{LOUT} \times f_s} \approx 2 \text{ uH} \] (45)

Calculate output inductor RMS current (\( I_{LOUT\_RMS} \)):
\[ I_{\text{OUT RMS}} = \sqrt{I_{\text{OUT}}^2 + \left( \frac{\Delta I_{\text{OUT}}}{\sqrt{3}} \right)^2} = 50.3 \text{ A} \] (46)

The \( L_{\text{OUT}} \) inductor requirements to meet these design specifications was given to Vitec Electronics Corp and they design a custom inductor for this design that met are design requirements, part number 75PR108. The 75PR108 had a DC resistance (DCR\(_{\text{LOUT}}\)) of 750 µΩ

\[ \text{DCR}_{\text{LOUT}} = 750 \mu\Omega \] (47)

Estimate output inductor losses (\( P_{\text{LOUT}} \)) and recalculate power budget. Note \( P_{\text{LOUT}} \) is an estimate of the inductor losses and was estimated to twice the copper loss. Note this may vary based on magnetic manufactures. It is advisable to double check the magnetic loss with the magnetic manufacture.

\[ P_{\text{LOUT}} = 2 \times I_{\text{LOUT RMS}}^2 \times \text{DCR}_{\text{LOUT}} \approx 3.8 \text{ W} \] (48)

\[ P_{\text{BUDGET}} = P_{\text{BUDGET}} - P_{\text{LOUT}} \approx 25.4 \text{ W} \] (49)

8 Output Capacitance (\( C_{\text{OUT}} \))

The output capacitor is being selected based on holdup time (\( t_{\text{HU}} \)) and load transient requirements. \( t_{\text{HU}} \) is the time it takes \( L_{\text{OUT}} \) to change 90% of its full load current:

\[ t_{\text{HU}} = \frac{I_{\text{OUT}} \times P_{\text{OUT}} \times 0.9}{V_{\text{OUT}}} = 7.5 \mu\text{s} \] (50)

During load transients most of the current will immediately go through the capacitors equivalent series resistance (ESR\(_{\text{COUT}}\)). The following equations are used to select ESR\(_{\text{COUT}}\) and \( C_{\text{OUT}} \) based on a 90% load step in current. The ESR is selected for 90% of the allowable transient voltage (\( V_{\text{TRAN}} \)), while the output capacitance (\( C_{\text{OUT}} \)) is selected for 10% of \( V_{\text{TRAN}} \).

\[ \text{ESR}_{\text{COUT}} \leq \frac{V_{\text{TRAN}} \times 0.9}{V_{\text{OUT}}} = 12 \text{ m\Omega} \] (51)

\[ C_{\text{OUT}} \geq \frac{P_{\text{OUT}} \times 0.9 \times t_{\text{HU}}}{V_{\text{OUT}} \times V_{\text{TRAN}} \times 0.1} \approx 5.6 \text{ mF} \] (52)

Before selecting the output capacitance it is also required to calculate the output capacitor RMS current (\( I_{\text{COUT RMS}} \)).

\[ I_{\text{COUT RMS}} = \frac{\Delta I_{\text{OUT}}}{\sqrt{3}} \approx 5.8 \text{ A} \] (53)

To meet our design requirements five 1500-µF, aluminum electrolytic capacitors were chosen for the design from United Chemi-Con, part number EKY-160ELL152MJ30S. These capacitors had an ESR of 31 mΩ. The five capacitors when used in series will have an equivalent ESR of 6.2 mOhm which meets are design requirements.

Number of output capacitors:

\[ n = 5 \] (54)

Total output capacitance:

\[ C_{\text{OUT}} = 1500\mu\text{F} \times n = 7500 \mu\text{F} \] (55)

Effective output capacitance ESR:
ESR\(_{\text{COUT}}\) = \(\frac{31\text{m}\Omega}{n}\) = 6.2 m\(\Omega\) \hfill (56)

Calculate output capacitor loss (\(P_{\text{COUT}}\)):

\[ P_{\text{COUT}} = I_{\text{COUT,RMS}}^2 \times ESR_{\text{COUT}} \approx 0.21 \text{ W} \] \hfill (57)

Recalculate remaining Power Budget:

\[ P_{\text{BUDGET}} = P_{\text{BUDGET}} - P_{\text{COUT}} \approx 25.2 \text{ W} \] \hfill (58)

9 Select FETs QE and QF

The synchronous FETs are chosen based on current and voltage ratings; as well as, power dissipation to meet the designs efficiency goals. This can be a trial an error process. We selected an evaluated a 75-V, 120-A FETs, from Fairchild, part number FDP032N08 to see if they could be used for synchronous FETs QE and QF to hit our efficiency goals. After estimating the total FET losses and power budget it was determined that these FETs could be used in this design.

\(\text{QE}_g = 152\text{nC}\) \hfill (59)

\(R_{\text{ds(on)QE}} = 3.2 \text{ m}\Omega\) \hfill (60)

Calculate average FET \(C_{\text{OSS}}\) (\(C_{\text{OSS,QE,AVG}}\)) based on the data sheet parameters for \(C_{\text{OSS}}\) (\(C_{\text{OSS,spec}}\)), and drain to source voltage where \(C_{\text{OSS,spec}}\) was measured (\(V_{\text{ds,spec}}\)), and the maximum drain to source voltage in the design (\(V_{\text{dsQE}}\)) that will be applied to the FET in the application.

Voltage across FET QE and QF when they are off:

\[ V_{\text{dsQE}} = \frac{2 \times V_{\text{INMAX}}}{3} \approx 39\text{V} \] \hfill (61)

Voltage where FET \(C_{\text{OSS}}\) is specified and tested in the FET data sheet:

\[ V_{\text{ds,spec}} = 25 \text{V} \] \hfill (62)

Specified output capacitance from FET data sheet:

\[ C_{\text{OSS,spec}} = 1810 \text{ pF} \] \hfill (63)

Average QE and QF \(C_{\text{OSS}}\) [2]:

\[ C_{\text{OSS,QE,AVG}} = C_{\text{OSS,spec}} \sqrt{\frac{V_{\text{dsQE}}}{V_{\text{ds,spec}}}} \approx 1.6 \text{nF} \] \hfill (64)

QE and QF RMS current:

\[ I_{\text{QE,RMS}} = I_{\text{SRMS}} = 36.0 \text{ A} \] \hfill (65)

To estimate FET switching loss the \(V_g\) vs. \(Q_g\) curve from the FET data sheet needs to be studied. First the gate charge at the beginning of the miller plateau needs to be determined (\(\text{QE}_{\text{MILLER_MIN}}\)) and the gate charge at the end of the miller plateau (\(\text{QE}_{\text{MILLER_MAX}}\)) for the given \(V_{\text{DS}}\).
**QE** _ MILLER _ MIN  \( \approx 52 \text{ nC} \)

**QE** _ MILLER _ MAX  \( \approx 100 \text{ nC} \)

**Figure 9-1.** \( V_g \) vs. \( Q_g \) for QE and QF FETs

Maximum gate charge at the end of the miller plateau:

\[
\text{QE}_{\text{MILLER, MAX}} \approx 100 \text{ nC}  
\]  \hspace{1cm} (66)

Minimum gate charge at the beginning of the miller plateau:

\[
\text{QE}_{\text{MILLER, MIN}} \approx 52 \text{ nC}  
\]  \hspace{1cm} (67)

**Note**

The FETs in this design were driven with **UCC27324** setup to drive 4-A (\( I_P \)) of gate drive current.

\[
I_P \approx 4A  
\]  \hspace{1cm} (68)

Estimated FET \( V_{ds} \) rise and fall time:

\[
t_r \approx t_f = \frac{100 \text{nC} - 52 \text{nC}}{\frac{I_P}{2}} = \frac{48 \text{nC}}{4A} \approx 24 \text{ ns}  
\]  \hspace{1cm} (69)

Estimate QE and QF FET Losses (\( P_{QE} \)):

\[
P_{QE} = I_{QE\_RMS}^2 \times R_{ds(on)}QE + \frac{P_{OUT}}{V_{OUT}} \times V_{dsQE}(t_r + t_f)\frac{f_s}{2} + 2 \times C_{OSS\_QE\_AVG} \times V_{dsQE}\frac{2f_s}{2} + 2 \times Q_{gQE} \times V_{gsQE}\frac{f_s}{2}  
\]  \hspace{1cm} (70)

\[
P_{QE} \approx 9.3 \text{ W}  
\]  \hspace{1cm} (71)

Recalculate the power budget and check remaining power budget to hit efficiency goal.

\[
P_{\text{BUDGET}} = P_{\text{BUDGET}} - 2 \times P_{QE} \approx 6.5 \text{ W}  
\]  \hspace{1cm} (72)
10 Input Capacitance (C<sub>IN</sub>)

This design was being fed by a PFC pre-regulator and the input capacitor (C<sub>IN</sub>) will need to be selected based on holdup requirements; as well as, ripple current and voltage requirements.

**Note**

The delay time needed to achieve ZVS can act as a duty cycle clamp (D<sub>CLAMP</sub>).

Calculate tank frequency:

\[
 f_R = \frac{1}{2\pi \sqrt{L_s \times \left(2 \times C_{OSS,QA,AVG}\right)}}
\]  

(73)

Estimated delay time:

\[
 t_{DELAY} = \frac{2}{f_R \times 4} \approx 314 \text{ ns}
\]  

(74)

Effective duty cycle clamp (D<sub>CLAMP</sub>):

\[
 D_{CLAMP} = \left(\frac{1}{f_S} - t_{DELAY}\right) \times f_s = 94 \%
\]  

(75)

\( V_{DROP} \) is the minimum input voltage where the converter can still maintain output regulation. The converter’s input voltage would only drop down this low during a brownout or line-drop condition if this converter was following a PFC pre-regulator.

\[
 V_{DROP} = \left(\frac{2 \times D_{CLAMP} \times V_{RDSON} + a_1 \times (V_{OUT} + V_{RDSON})}{D_{CLAMP}}\right) = 276.2 \text{ V}
\]  

(76)

\( C_{IN} \) was calculated based on one line cycle of holdup:

\[
 C_{IN} \geq \frac{2 \times P_{OUT} \times 1}{(V_{IN}^2 - V_{DROP}^2)} \approx 364 \text{ uF}
\]  

(77)

Calculate high frequency input capacitor RMS current (I<sub>CINRMS</sub>):

\[
 I_{CINRMS} = \sqrt{P_{PRMS1}^2 - \left(\frac{P_{OUT}}{V_{INMIN} \times aT}\right)^2} = 1.8 \text{ A}
\]  

(78)

To meet the input capacitance and RMS current requirements for this design we chose a 330-µF capacitor from Panasonic part number EETHC2W331EA.

\[
 C_{IN} = 330 \text{ uF}
\]  

(79)

This capacitor had a high frequency (ESR<sub>CIN</sub>) of 150 mΩ this was measured with an impedance analyzer at both 120 and 200 kHz.

\[
 ESR_{CIN} = 0.150 \Omega
\]  

(80)

Estimate \( C_{IN} \) power dissipation (P<sub>CIN</sub>):

\[
 P_{CIN} = I_{CINRMS}^2 \times ESR_{CIN} = 0.5 \text{ W}
\]  

(81)

Recalculate remaining power budget:
There is roughly 6.0 W left in the power budget left for the current sensing network, and biasing the control device and all resistors supporting the control device.

11 Setting Up the Current Sense (CS) Network (CT, \( R_S \), \( R_{RE} \), \( D_A \))

The current sense transformer (CT) chosen for this design had a turn’s ratio (\( a_2 \)) of 100:1. This transformer was selected to attenuate the T1’s primary current for current sensing to reduce power disipation in the current sense resistor (\( R_S \)) improving system efficency.

\[
a_2 = \frac{I_p}{I_s} = 100
\]  

Calculate nominal peak current (\( I_{P1} \)) at \( V_{INMIN} \):

Peak primary current:

\[
I_{P1} = \left( \frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{OUT}}{2} \right) \times \frac{1}{a_1} + \frac{V_{INMAX} \times D_{MAX}}{L_{MAG} \times 2 \times I_s} \approx 3.3 \text{ A}
\]

The voltage where peak current limit will trip.

\( V_p = 2 \text{ V} \)

Calculate current sense resistor (\( R_S \)) and leave 200 mV for slope compensation:

\[
R_S = \frac{V_p - 0.2V}{I_{PEAK} \times a_2} \times 1.1 \approx 49.9 \Omega
\]

Select a standard resistor for \( R_S \):

\( R_S = 48.7 \Omega \)

Estimate power loss (\( P_{RS} \)) for \( R_S \):

\[
P_{RS} = \left( \frac{I_{PBMS1}}{a_2} \right)^2 \times R_S \approx 0.03 \text{ W}
\]

Calculate maximum reverse voltage (\( V_{DA} \)) on \( D_A \):

\[
V_{DA} = V_p \times \frac{D_{CLAMP}}{1 - D_{CLAMP}} \approx 29.8 \text{ V}
\]

Estimate \( D_A \) power loss (\( P_{DA} \)):

\[
P_{DA} = \frac{P_{OUT} \times 0.6V}{V_{INMIN} \times \eta \times a_2} \approx 0.01 \text{ W}
\]

Calculate \( R_S \) reset resistor \( R_{RE} \):

Resistor \( R_{RE} \) is used to reset the current sense transformer CT.

\[
R_{RE} = 100 \times R_S = 4.87 \text{ k}\Omega
\]

Resistor \( R_{LF} \) and capacitor \( C_{LF} \) form a low pass filter for the current sense signal (Pin 15). For this design we chose the following values. This filter has a low frequency pole (\( f_{LFP} \)) at 482 kHz. This should work for most applications but maybe adjusted to suit individual layouts and EMI present in the design.
\[ R_{LF} = 1 \, \text{k}\Omega \]  
\[ C_{LF} = 330 \, \text{pF} \]  
\[ f_{LFP} = \frac{1}{2\pi \times R_{LF} \times C_{LF}} = 482 \, \text{kHz} \]  

The current sense network dissipated roughly 0.04 W and had very little effect on the power budget.

\[ P_{\text{BUDGET}} \approx P_{\text{BUDGET}} - P_{\text{RS}} - P_{\text{DA}} \approx 5.96 \, \text{W} \]  

### 12 Voltage Loop and Slope Compensation

The UCC28950/1 VREF output (Pin 1) needs a high frequency bypass capacitor to filter out high frequency noise. This pin needs at least 1 µF of high frequency bypass capacitance (\( C_{BP1} \)). Please refer to figure 1 for proper placement.

\[ C_{BP1} = 1 \, \text{µF} \]  

The voltage amplifier reference voltage (Pin 2, EA +) can be set with a voltage divider (\( R_A, R_B \)), for this design example we are going to set the error amplifier reference voltage (\( V_1 \)) to 2.5 V. Select a standard resistor value for \( R_B \) and then calculate resistor value \( R_A \).

**UCC28950/1/1 reference voltage:**

\[ V_{REF} = 5 \, \text{V} \]  

Set voltage amplifier reference voltage:

\[ V_1 = 2.5 \, \text{V} \]  
\[ R_B = 2.37 \, \text{k}\Omega \]  
\[ R_A = \frac{R_B \times (V_{REF} - V_1)}{V_1} = 2.37 \, \text{k}\Omega \]  

Voltage divider formed by resistor \( R_C \) and \( R_I \) are chosen to set the DC output voltage (\( V_{OUT} \)) at Pin 3 (EA-).

Select a standard resistor for \( R_C \):

\[ R_C = 2.37 \, \text{k}\Omega \]  

Calculate \( R_I \):

\[ R_I = \frac{R_C \times (V_{OUT} - V_1)}{V_1} \approx 9 \, \text{k}\Omega \]  

Then choose a standard resistor for \( R_I \):

\[ R_I = 9.09 \, \text{k}\Omega \]  

Compensating the feedback loop can be accomplished by properly selecting the feedback components (\( R_F, C_Z \) and \( C_P \)). These components are placed as close to pin 3 and 4 as possible of the UCC28950/1.

Calculate load impedance at 10% load (\( R_{LOAD} \)):

\[ R_{LOAD} = \frac{V_{OUT}^2}{P_{OUT} \times 0.1} = 2.4 \, \text{Ω} \]  

Approximation of control to output transfer function (\( G_{CO}(f) \)) as a function of frequency:
\[ G_{CO}(f) \approx \frac{\Delta V_{OUT}}{\Delta V_C} = a_1 \times a_2 \times \frac{R_{LOAD}}{R_S} \times \left( \frac{1 + 2\pi j \times f \times \text{ESR}_{COUT} \times C_{OUT}}{1 + 2\pi j \times f \times R_{LOAD} \times C_{OUT}} \right) \times \frac{1}{1 + \frac{S(f)}{2\pi \times f_{pp}} + \left( \frac{S(f)}{2\pi \times f_{pp}} \right)^2} \] 

(105)

Double pole frequency of \( G_{CO}(f) \):

\[ f_{pp} \approx \frac{f_s}{4} = 50 \text{ kHz} \] 

(106)

Angular velocity:

\[ S(f) = 2\pi \times j \times f \] 

(107)

Compensate the voltage loop with type 2 feedback network. The following transfer function is the compensation gain as a function of frequency \( G_C(f) \). Please refer to Figure 2-1 for component placement.

\[ G_C(f) = \frac{\Delta V_C}{\Delta V_{OUT}} = \frac{2\pi j \times f \times R_F \times C_Z + 1}{2\pi j \times f \times (C_Z + C_P) R_I + \left( \frac{2\pi j \times f \times C_Z \times C_P \times R_F}{C_Z + C_P} + 1 \right)} \] 

(108)

(109)

Calculate voltage loop feedback resistor \( (R_F) \) based on crossing the voltage \( (f_C) \) loop over at a 10\(^{th} \) of the double pole frequency (\( f_{pp} \)).

\[ f_C = \frac{f_{pp}}{10} = 5 \text{ kHz} \] 

(110)

\[ R_F = \frac{R_I}{G_{CO}(f_{pp}/10)} \approx 27.9 \text{ k\Omega} \] 

(111)

Select a standard resistor for \( R_F \).

\[ R_F \approx 27.4 \text{ k\Omega} \] 

(112)

Calculate the feedback capacitor \( (C_Z) \) to give added phase at crossover.

\[ C_Z = \frac{1}{2 \pi \times R_F \times \frac{f_C}{5}} \approx 5.8nF \] 

(113)

\[ C_Z = 5.6nF \] 

(114)

Select a standard capacitance value for the design.

Put a pole at two times \( f_C \).

\[ C_P = \frac{1}{2 \pi \times R_F \times f_C \times 2} \approx 580pF \] 

(115)

Select a standard capacitance value for the design.

\[ C_P = 560pF \] 

(116)

Loop gain as a function of frequency \( (T_V(f)) \) in dB.

\[ T_VdB(f) = 20\log [G_C(f) \times G_{CO}(f)] \] 

(117)

Plot theoretical loop gain and phase to graphically check for loop stability (Figure 11-1). The theoretical loop gain crossed over at roughly 3.7 kHz with a phase margin of greater than 90 degrees.
It is wise to check your loop stability of your final design with transient testing and/or a network analyzer and adjust the compensation \( \text{GC}(f) \) feedback as necessary.

**Figure 12-1. Loop Gain and Loop Phase**

To limit over shoot during power up the UCC28950/1 has a soft-start function (SS, Pin 5) which in this application was set for a soft start time of 15 ms \( (t_{SS}) \).

\[
\begin{align*}
    t_{SS} & = 15 \text{ ms} \\
    C_{SS} & = \frac{t_{SS} \times 25 \text{uA}}{V_1 + 0.55} \approx 123 \text{ nF}
\end{align*}
\]

Select a standard capacitor for the design.

\[
C_{SS} = 150 \text{ nF}
\]

The UCC28950/1 also provides slope compensation for peak current mode control (Pin 12). This can be set by setting \( R_{SUM} \) with the following equations. The following equations will calculate the required amount of slope compensation \( V_{SLOPE} \) that is needed for loop stability.

**Note**

The change in magnetizing current on the primary \( \Delta I_{MAG} \) contributes to slope compensation.

\[
\Delta I_{MAG} = \frac{V_{\text{IN}} (1 - D_{\text{Typ}})}{I_{\text{MAG}} \times f_s} = 234 \text{ mA}
\]

To help improve noise immunity \( V_{SLOPE} \) is set to have a total slope that will equal 10% of the maximum current sense signal (0.2 V) over one inductor switching period.
\[ V_{SLOPE1} = 0.2V \times f_s \times \frac{0.04V}{us} \] (122)

\[ V_{SLOPE2} = 0.2V \times f_s - \left( \frac{\Delta I_{OUT}}{a1 \times 2} - \Delta I_{MAG} \right) \times R_S (1 - D_{TYP}) \times f_s = \frac{0.04V}{us} \] (123)

If \( V_{SLOPE2} < V_{SLOPE1} \) set \( V_{SLOPE} = V_{SLOPE1} \)

If \( V_{SLOPE2} \geq V_{SLOPE1} \) set \( V_{SLOPE} = V_{SLOPE2} \)

\[ R_{SUM} = \frac{2.5V \times 10^3 \Omega}{V_{SLOPE} \times 0.5us} \approx 125.4 \text{ k}\Omega \] (124)

Select a standard resistor for \( R_{SUM} \).

\[ R_{SUM} = 127 \text{ k}\Omega \] (125)

13 Setting Turn-on Delays to Achieve Zero Voltage Switching (ZVS)

This application note presents a fixed delay approach to achieving ZVS from 100% load down to 50% load. When the converter is operating below 50% load the converter will be operating in valley switching. In order to achieve zero voltage switching on switch node of QB\(_d\), the turn-on (\(t_{ABSET}\)) delays of FETs QA and QB needs to be initially set based on the interaction of \(L_S\) and the theoretical switch node capacitance. The following equations are used to set \(t_{ABSET}\) initially.

Equate shim inductance to two times \(C_{OSS}\) capacitance:

\[ 2\pi \times f_R \times L_S = \frac{1}{2\pi \times f_R \times \left( 2 \times C_{OSS,QA,AVG} \right)} \] (126)

Calculate tank frequency:

\[ f_R = \frac{1}{2\pi \times \sqrt{L_S \times \left( 2 \times C_{OSS,QA,AVG} \right)}} \] (127)

Set initial \(t_{ABSET}\) delay time and adjust as necessary.

Note

The 2.25 factor of the \(t_{ABSET}\) equation was derived from empirical test data and may vary based on individual design differences.

\[ t_{ABSET} = \frac{2.25}{f_R \times 4} \approx 346 \text{ ns} \] (128)

The resistor divider formed by \(R_{DA1}\) and \(R_{DA2}\) programs the \(t_{ABSET}, t_{CDSET}\) delay range of the UCC28950/1. Select a standard resistor value for \(R_{DA1}\).

Note

\(t_{ABSET}\) can be programmed between 30 ns to 1000 ns.

\[ R_{DA1} = 8.25 \text{ k}\Omega \] (129)

The voltage at the ADEL input of the UCC28950/1 (\(V_{ADEL}\)) needs to be set with \(R_{DA2}\) based on the following conditions.

If \(t_{ABSET} > 155\) ns set \(V_{ADEL} = 0.2\) V, \(t_{ABSET}\) can be programmed between 155 ns and 1000 ns:

If \(t_{ABSET} \leq 155\) ns set \(V_{ADEL} = 1.8\) V, \(t_{ABSET}\) can be programmed between 29 ns and 155 ns:
Based on $V_{ADEL}$ selection, calculate $R_{DA2}$:

$$R_{DA2} = \frac{R_{DA1} \times V_{ADEL}}{5V - V_{ADEL}} \approx 344 \Omega$$

(130)

Select the closest standard resistor value for $R_{DA2}$:

$$R_{DA2} = 348 \Omega$$

(131)

Recalculate $V_{ADEL}$ based on resistor divider selection:

$$V_{ADEL} = \frac{5V \times R_{DA2}}{R_{DA1} + R_{DA2}} = 0.202 \, V$$

(132)

Resistor $R_{DELAB}$ programs $t_{ABSET}$:

$$R_{DELAB} = \frac{(t_{ABSET} - 5\, ns)}{ns} \times \left( \frac{0.15V + V_{ADEL} \times 1.46 \times 10^3}{5} \right) \times \frac{1}{I_{A}} \approx 30.4 \, k\Omega$$

(133)

Select a standard resistor value for the design:

$$R_{DELAB} = 30.1 \, k\Omega$$

(134)

---

**Note**

Once you have a prototype up and running it is recommended you fine tune $t_{ABSET}$ at light load to the peak and valley of the resonance between $L_S$ and the switch node capacitance. In this design the delay was set at 10% load.
The initial starting point for the QC and QD turn on delays ($t_{CDSET}$) should be initially set for the same delay as the QA and QB turn on delays (Pin 6). The following equations program the QC and QD turn-on delays ($t_{CDSET}$) by properly selecting resistor $R_{DELCD}$ (Pin 7).

\[ t_{ABSET} = t_{CDSET} \] (135)

Resistor $R_{DELCD}$ programs $t_{CDSET}$:

\[ R_{DELCD} = \frac{(t_{ABSET} - 5\text{ns})}{\text{ns}} \times \left( \frac{0.15V + V_{ADEL} \times 1.46}{5} \right) \times 10^3 \times \frac{1}{T_A} = 30.4 \text{ k}\Omega \] (136)

Select a standard resistor for the design:

\[ R_{DELCD} = 30.1\text{k}\Omega \] (137)
Note

Once you have a prototype up and running it is recommended to fine tune $t_{\text{CDSET}}$ at light load. In this design the CD node was set to valley switch at roughly 10% load. Obtaining ZVS at lighter loads with switch node QD is easier due to the reflected output current present in the primary of the transformer at FET QD and QC turnoff/on. This is because there was more peak current available to energize $L_S$ before this transition, compared to the QA and QB turnoff/on.

Set $t_{\text{CDSET}}$ at resonant tank Peak and Valley

$\begin{align*}
  t_{\text{CDSET}} &= t_1 - t_0 \\
  t_{\text{CDSET}} &= t_4 - t_3
\end{align*}$

There is a programmable delay for the turnoff of FET QF after FET QA turnoff ($t_{\text{AFSET}}$) and the turnoff of FET QE after FET QB turnoff ($t_{\text{BESET}}$). A good place to set these delays is 50% of $t_{\text{ABSET}}$. This will ensure that the appropriate synchronous rectifier turns off before the AB ZVS transition. If this delay is too large it will cause OUTE and OUTF not to overlap correctly and it will create excess body diode conduction on FETs QE and QF.

$\begin{align*}
  t_{\text{AFSET}} &= t_{\text{BESET}} = t_{\text{ABSET}} \times 0.5
\end{align*} \quad (138)$

The resistor divider formed by $R_{\text{CA1}}$ and $R_{\text{CA2}}$ programs the $t_{\text{AFSET}}$ and $t_{\text{BESET}}$ delay range of the $\text{UCC28950/1}$. Select a standard resistor value for $R_{\text{CA1}}$.

Figure 13-2. $t_{\text{CDSET}}$ to Achieve Valley Switching at Light Loads
Note

$\text{t}_{\text{EFSET}}$ and $\text{t}_{\text{BESET}}$ can be programmed between 32 ns to 1100 ns.

$$R_{\text{CA1}} = 8.25 \text{ k}\Omega$$

The voltage at the $A_{\text{DELEF}}$ pin of the UCC28950/1 ($V_{\text{ADELEF}}$) needs to be set with $R_{\text{CA2}}$ based on the following conditions.

If $t_{\text{AFSET}} < 170$ ns set $V_{\text{ADEL}} = 0.2$ V, $t_{\text{ABSET}}$ can be programmed between 32 ns and 170 ns:

If $t_{\text{ABSET}} \geq 170$ ns set $V_{\text{ADEL}} = 1.7$ V, $t_{\text{ABSET}}$ can be programmed between 170 ns and 1100 ns:

Based on $V_{\text{ADELEF}}$ selection, calculate $R_{\text{CA2}}$:  

$$R_{\text{CA2}} = \frac{R_{\text{CA1}} \times V_{\text{ADELEF}}}{5V - V_{\text{ADELEF}} \approx 4.25 \text{ k}\Omega}$$

Select the closest standard resistor value for $R_{\text{CA2}}$:

$$R_{\text{CA2}} = 4.22 \text{ k}\Omega$$

Recalculate $V_{\text{ADELEF}}$ based on resistor divider selection:

$$V_{\text{ADELEF}} = \frac{5V \times R_{\text{CA2}}}{R_{\text{CA1}} + R_{\text{CA2}}} = 1.692 \text{ V}$$

The following equation was used to program $t_{\text{AFSET}}$ and $t_{\text{BESET}}$ by properly selecting resistor $R_{\text{DELEF}}$:

$$R_{\text{DELEF}} = \left(\frac{t_{\text{AFSET}} \times 0.5 - 4 \text{ ns}}{6.6s} \times \frac{2.65V - V_{\text{ADELEF}} \times 1.32 \times 10^3}{5}\times \frac{1}{I_A} \approx 14.1 \text{ k}\Omega\right)$$

A standard resistor was chosen for the design.

$$R_{\text{DELEF}} = 14 \text{ k}\Omega$$

Resistor $R_{\text{TMIN}}$ programs the minimum duty cycle on time ($t_{\text{MIN}}$) that the UCC28950/1 (Pin 9) can demand before entering burst mode. If the UCC28950/1 controller tries to demand a duty cycle on time of less than $t_{\text{MIN}}$ the power supply will go into burst mode operation. Please see the UCC28950/1 data sheet for details regarding burst mode. For this design we set the minimum on time to 100 ns.

$$t_{\text{MIN}} = 100 \text{ ns}$$

The minimum on time is set by selecting $R_{\text{TMIN}}$ with the following equation.

$$R_{\text{TMIN}} = 12.1 \text{ k}\Omega$$

$$R_{\text{TMIN}} = \frac{(t_{\text{MIN}} - 15 \text{ ns}) \times 10^3}{6.6s} \approx 12.9 \text{ k}\Omega$$

A standard resistor value is then chosen for the design.

$$R_{\text{TMIN}} = 12.1 \text{ k}\Omega$$

There is a pin that is provided for setting up the converter switching frequency (Pin 10). The frequency can be selected by adjusting timing resistor $R_T$. 

---

20  UCC28950/UCC28951 600-W, Phase-Shifted, Full-Bridge Application Note
SLUA560D – JUNE 2011 – REVISED MARCH 2022

Copyright © 2022 Texas Instruments Incorporated
\[ R_T = \left( \frac{2.5 \times 10^6 \text{Hz}}{V} \right) \times \left( V_{REF} - 2.5V \right) \times 2.5 \times 10^3 \approx 60 \text{ kΩ} \] (149)

Select a standard resistor for the design.

\[ R_T = 61.9 \text{ kΩ} \] (150)

### 14 Turning SR FETs-off Under Light Load Conditions

To increase efficiency at lighter loads the UCC28950/1 programmed (Pin 12, DCM) under light load conditions to turn off the synchronous FETs on the secondary side of the converter (Q_E and Q_F). This threshold is programmed with resistor divider formed by R_E and R_G. This DCM threshold needs to be set at a level before the inductor current goes discontinues. The following equation sets the synchronous rectifiers to turn off at roughly 15% load current.

\[ V_{RS} = \frac{P_{OUT} \times 0.15}{V_{OUT}} + \frac{\Delta I_{OUT}}{a_1 \times a_2} \times R_S = 0.29V \] (151)

\[ R_G = 1 \text{ kΩ} \] (152)

Select a standard resistor value for R_G.

\[ R_E = \frac{R_G \left( V_{REF} - V_{RS} \right)}{V_{RS}} \approx 16.3 \text{ kΩ} \] (153)

Select a standard resistor value for this design

\[ R_E = 16.9k \] (154)

### 15 600 W FSFB Detailed Schematic and Test Data

![Figure 15-1. Daughter Board Schematic](https://www.ti.com)
Note

Black triangles designate not populated.

Figure 15-2. Power Stage Schematic

Note

It is recommended to use an RCD clamp to protect the output synchronous FETs from over voltage due to switch node ringing. This RCD clamp is formed by diodes D4, D6 and resistor R6, R8 and R9 and capacitor C1.
Figure 15-3. 600-W Phase Shifted Full Bridge Efficiency

Full bridge gate drives and primary switch nodes (QB\textsubscript{d} and QD\textsubscript{d}) at \( V_{\text{IN}} = 390 \, \text{V}, \, I_{\text{OUT}} = 5 \, \text{A} \).

Figure 15-4. Q\textsubscript{4}g Q\textsubscript{4}d, \( V_{\text{IN}} = 390 \, \text{V}, \, I_{\text{OUT}} = 5 \, \text{A} \)

Full bridge gate drives and switch nodes at \( V_{\text{IN}} = 390 \, \text{V}, \, I_{\text{OUT}} = 10 \, \text{A} \).
Switch node QB_d/Q4_d is valley switching and node QD_d/Q3_d has achieved ZVS. It is not uncommon for switch node QD_d/Q3_d to obtain ZVS before QB_d/Q4_d. This is because during the QD_d/Q3_d switch node voltage transition, the reflected output current provides immediate energy for the LC tanking at the switch node. Where at the QB_d/Q4_d switch node transition the primary has been shorted out by the high side or low side FETs in the H bridge. This transition is dependent on the energy stored in L_S and L_K to provide energy for the LC tanking at switch node QB_d/Q4_d making it take longer to achieve ZVS.

Full bridge gate drives and switch nodes at \( V_{IN} = 390 \, \text{V}, \, I_{OUT} = 25 \, \text{A} \)

When the converter is running at 25 A both switch nodes are operating into zero voltage switching (ZVS). It is also worth mentioning that there is no evidence of the gate miller plateau during gate driver switching. This makes sense because the voltage across the drain and source of FETs QA through QD has already transition before the gate drives have transitioned.
Full bridge gate drives and switch nodes at $V_{IN} = 390$ V, $I_{OUT} = 50$ A

Q4$g$, $Q_A = 390$ V, $I_{OUT} = 25$ A

Note

ZVS was maintained from 50% to 100% output power.

16 References

5. Texas Instruments, *UCC28951 Green phase-shifted full-bridge controller with Synchronous Rectification control*, data sheet

17 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision C (June 2011) to Revision D (March 2022)

• Updated to include UCC28951 and update equations to new TI format throughout publication.........................1
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.