# Application Note Using MOSFET Safe Operating Area Curves in Your Design



John Wallace

#### ABSTRACT

Power MOSFET data sheets include a safe operating area (SOA) graph with a family of curves to make sure the device can be operated at current and voltage conditions in an application without being damaged. Proper use of SOA data is a critical design element for reliable system operation.

#### **Table of Contents**

| 1 Using MOSFET Safe Operating Area Curves in Your Design | 2 |
|----------------------------------------------------------|---|
| 2 Review the SOA Graph                                   | 2 |
| 3 Applications Where SOA is Important                    | 3 |
| 4 Using the Data Sheet SOA Graph                         | 4 |
| 5 Temperature Derating of SOA                            | 4 |
| 6 Estimating SOA for Different Pulse Widths              | 5 |
| 7 Estimating SOA for Non-Square Waveforms                | 6 |
| 8 Summary                                                |   |
| 9 References                                             |   |
|                                                          | • |

### **List of Figures**

| Figure 2-1. CSD19536KTT SOA Graph                                             | 2 |
|-------------------------------------------------------------------------------|---|
| Figure 3-1. MOSFET Output Characteristics                                     | 3 |
| Figure 3-2. Switch-Mode and Linear-Mode Operating Points                      | 3 |
| Figure 4-1. CSD17570Q5B Safe Operating Area                                   | 4 |
| Figure 6-1. CSD17570Q5B SOA Current vs. Pulse Width at V <sub>DS</sub> = 12 V | 5 |
| Figure 7-1. Typical SOA Test Waveform                                         | 6 |
| Figure 7-2. Hot Swap Inrush Example Waveform                                  | 6 |
| Figure 7-3. SOA Inrush Example                                                | 7 |

#### Trademarks

All trademarks are the property of their respective owners.

1



### 1 Using MOSFET Safe Operating Area Curves in Your Design

Power MOSFETs are used in applications where voltage and current stresses may exceed their capabilities leading to long term reliability concerns and/or catastrophic failures. This article will review the SOA graph in the MOSFET data sheet and show how it is used to ensure safe operation of the FET in an application without damaging it.

#### 2 Review the SOA Graph

The SOA graph for the CSD19536KTT, 100 V N-channel MOSFET, is shown in Figure 2-1. As explained in the earlier article, *Understanding MOSFET data sheets, Part 2 - Safe operating area (SOA) graph*, the SOA curve has five limitations:  $R_{DS(on)}$ , current, maximum power, thermal instability and  $BV_{DSS}$ . Please refer to this article for a detailed explanation of each limitation and the test methodology TI uses to generate the SOA graph in the MOSFET data sheet.



Figure 2-1. CSD19536KTT SOA Graph



## **3 Applications Where SOA is Important**

Power MOSFETs are found in a wide variety of applications but typically fall into two categories: switch-mode and linear-mode. Some examples of switch-mode applications are DC-DC converters, class-D audio amplifiers and motor drives. Inrush control for hot-swap, load switching and as a pass element in a linear regulator are common linear-mode applications.

First, a quick review of MOSFET output characteristics as shown in Figure 3-1. The family of  $I_{DS}$  vs.  $V_{DS}$  curves at different values of  $V_{GS}$  displayed in this chart can be divided into two regions: linear, where  $V_{DS} << V_{GS} - V_{GS(th)}$ , and saturation, where  $V_{DS} > V_{GS} - V_{GS(th)}$ . In the linear region the output is ohmic and increasing  $V_{DS}$  results in proportionally higher  $I_{DS}$ . In the saturation region the output is flat or saturated and  $I_{DS}$  only increases slightly with increasing  $V_{DS}$ .



V<sub>DS</sub> - Drain-to-Source Voltage



Figure 3-2 shows switch-mode (blue circles) and linear-mode (orange triangle) operating points. In a switchmode application, the FET transitions between the off state ( $V_{GS} << V_{GS(th)}$ , and  $I_{DS} = 0A$ ) and the linear region. During the switching transitions, the FET rapidly passes through the saturation region as depicted by the blue dashed line. Because of the short duration in the saturation region, the FET does not incur excessive power loss and is of little concern for SOA. In a linear-mode application, the FET operates for long periods of time in the saturation region where there is simultaneously voltage across and current through the device leading to high power dissipation and elevated junction temperature. The focus of this article is on linear-mode operation and how to use the data sheet SOA curves to make sure the FET operates within safe limits with no damage.



Figure 3-2. Switch-Mode and Linear-Mode Operating Points

3

### 4 Using the Data Sheet SOA Graph

Consider this simple example using the CSD17570Q5B in a generic design that has to support 12 V for 10 ms during a fault condition. How much current can the FET safely conduct under these conditions? Using the SOA graph from the data sheet in Figure 4-1, draw a vertical line from  $V_{DS}$  = 12 V on the x-axis to the intersection with the 10 ms SOA line. Next, draw a horizontal line from the intersection point to the y-axis. This corresponds to  $I_{DS}$  = 7.3 A. This shows the CSD17570Q5B can safely operate at  $V_{DS}$  =12 V and  $I_{DS}$  = 7.3 A for 10 ms at 25°C.



Figure 4-1. CSD17570Q5B Safe Operating Area

#### **5** Temperature Derating of SOA

How much is the SOA current capability reduced at elevated case temperatures? The simplest approach is a linear derating factor as follows:

$$I_{DS}(T_{C}) = I_{DS}(25^{\circ}C) \times \frac{T_{J(max)} - T_{C}}{T_{J(max)} - 25^{\circ}C}$$
(1)

Building on the previous example, what is the safe operating current if the case temperature is raised to  $T_C = 100^{\circ}C$ ? The maximum junction temperature specified in the CSD17570Q5B data sheet is  $T_{J(max)} = 150^{\circ}C$ , and the safe operating current is calculated as follows:

$$I_{\rm DS}(100^{\circ}{\rm C}) = 7.3 \,{\rm A} \times \frac{150^{\circ}{\rm C} - 100^{\circ}{\rm C}}{150^{\circ}{\rm C} - 25^{\circ}{\rm C}} = 2.9 \,{\rm A} \tag{2}$$

Therefore, the device is capable of 2.9 A at  $T_C = 100^{\circ}C$  with a pulse width of 10 ms and  $V_{DS} = 12$  V.



#### **6 Estimating SOA for Different Pulse Widths**

What if the pulse width is different from those shown in the SOA graph? Normally, the pulse widths of the SOA curves in TI MOSFET data sheets are in decile values (for example, 10  $\mu$ s, 100  $\mu$ s, 1 ms, 10 ms, 100 ms) but an application can require a pulse width which is in between these curves. A log-log plot of I<sub>DS</sub> vs. t<sub>PW</sub> values from the CSD17570Q5B data sheet SOA curves is shown in Figure 6-1.



Figure 6-1. CSD17570Q5B SOA Current vs. Pulse Width at V<sub>DS</sub> = 12 V

As detailed in section **2.3.2** in the TI application report, *Robust Hot Swap Design*, the SOA current capability at different pulse widths can be estimated using the SOA currents at the pulse widths above and below the required pulse width as follows:

$$I_{DS}(t_{PW}) = a \times (t_{PW})^m$$
(3)

$$m = \frac{\ln\left(\frac{I_{DS}(t_{PW1})}{I_{DS}(t_{PW2})}\right)}{\ln\left(\frac{t_{PW1}}{t_{PW2}}\right)}$$
(4)

$$a = \frac{I_{\text{DS}}(t_{\text{PW1}})}{(t_{\text{PW1}})^{\text{m}}}$$
(5)

From the original example, if the pulse width is increased to 20 ms, then the current capability is reduced and is estimated as follows:

$$I_{\rm DS}(10 \text{ ms}) = 7.3 \text{ A}$$
 (6)

$$I_{\rm DS}(100 \,{\rm ms}) = 4.1 \,{\rm A}$$
 (7)

$$m = \frac{\ln\left(\frac{7.3 \text{ A}}{4.1 \text{ A}}\right)}{\ln\left(\frac{10 \text{ ms}}{100 \text{ ms}}\right)} = -0.25$$
(8)

$$a = \frac{7.3 \text{ A}}{(10 \text{ ms})^{-0.25}} = 12.9 \tag{9}$$

$$I_{\rm DS}(20 \text{ ms}) = 12.9 \times (20 \text{ ms})^{-0.25} = 6.1 \text{ A}$$
 (10)

For a 20 ms pulse at V<sub>DS</sub> = 12 V, the capability is  $I_{DS}$  = 6.1 A at T<sub>C</sub> = 25°C. At T<sub>C</sub> = 100°C the rating is reduced to  $I_{DS}$  = 2.4 A.



## 7 Estimating SOA for Non-Square Waveforms

What if the waveforms are not square? TI performs SOA testing to destruction using square waveforms as shown in Figure 7-1.



Figure 7-1. Typical SOA Test Waveform

In section **2.3.3 of the above mentioned** application report, *Robust Hot Swap Design*, a method is presented for approximating the MOSFET stress as a square pulse with equivalent energy and pulse width as follows:

$$E_1 = E_2 = \int_0^{t_1} v_{DS}(t) \times i_{DS}(t) dt$$

$$t_2 = \frac{E_2}{P_{MAX}}$$
(12)

In many applications, one of the waveforms is a linear ramp while the other is held constant. For example, in a hot swap circuit during inrush,  $V_{DS}$  is ramping down while  $I_{DS}$  is constant as shown in Figure 7-2.





For this example, assume  $V_{DS}$  decays linearly from 12 V down to 0 V in 20 ms while  $I_{DS}$  = 6 A. The energy,  $E_1$ , in the pink shaded area under the power curve is calculated as follows:

$$E_1 = \int_0^{t_1} v_{DS}(t) \times i_{DS}(t) dt$$
(13)

$$v_{DS}(t) = V_{DS} \times \left(1 - \frac{t}{t_1}\right)$$
(14)

$$i_{\rm DS}(t) = I_{\rm DS} \tag{15}$$

$$E_1 = V_{DS} \times I_{DS} \int_0^{t_1} \left(1 - \frac{t}{t_1}\right) dt = \frac{V_{DS} \times I_{DS} \times t_1}{2}$$
(16)

For the equivalent square pulse, the energy in the blue shaded area is assumed to be equal and the power  $P_2$  is the same as the maximum power in the non-square pulse.

$$\mathbf{E}_1 = \mathbf{E}_2 = \mathbf{P}_{\mathrm{MAX}} \times \mathbf{t}_2 \tag{17}$$

$$t_{2} = \frac{E_{2}}{P_{MAX}} = \frac{\frac{V_{DS} \times I_{DS} \times t_{1}}{2}}{\frac{V_{DS} \times I_{DS}}{2}} = \frac{t_{1}}{2}$$
(18)

Inserting the values from the example:

$$V_{\rm DS} = 12 \, {\rm V}$$
 (19)

$$I_{\rm DS} = 6 \, \rm A \tag{20}$$

$$t_1 = 20 \text{ ms}$$
 (21)

$$P_{MAX} = V_{DS} \times I_{DS} = 12 V \times 6 A = 72 W$$
(22)

$$t_2 = \frac{t_1}{2} = \frac{20 \text{ ms}}{2} = 10 \text{ ms}$$
 (23)

Next, go back and confirm that the equivalent square pulse,  $V_{DS} = 12$  V and  $I_{DS} = 6$  A is below the 10 ms curve on the CSD17570Q5B SOA curve as shown in Figure 7-3.



Figure 7-3. SOA Inrush Example

This methodology can be extended for use with other types of pulses including non-monotonic, exponential, constant power, and so on.

7



## 8 Summary

This application note reviewed the MOSFET data sheet SOA graph and demonstrated how to use the graph to make sure the FET can be operated without damage in an application. Practical examples were provided when conditions are not the same as those specified in the data sheet.

#### 9 References

- Texas Instruments, *E2E™ Forum: Understanding MOSFET Data Sheets, Part 2 Safe Operating Area (SOA)* graph
- Texas Instruments, *Robust Hot Swap Design* application note.
- Texas Instruments, E2E™ Forum: Discrete FETs vs. Power Blocks How to Choose the Right SOA for Your Design

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated