## Application Note **TI Space Rated Power Solution for Microsemi® RTG4™ FPGA**



Zak Kaye and Javier Valle

### ABSTRACT

As aerospace technology continues to develop, the industry has seen a dramatic increase in the lifetime of satellites. With this increase, the operational lifetime of many satellites now surpasses that of the telecom standards they were developed around. Because of this, the need for re-programmability in space applications has also risen [1]. Microsemi<sup>®</sup> is one company that addresses this need with their SRAM-based FPGA, the RTG4<sup>™</sup>. Modern FPGAs tend to operate at lower voltages and higher currents than their predecessors, and the RTG4 is no exception. FPGA power supply requirements have become more demanding and features such as soft-start and sequencing are required to avoid large inrush currents that could potentially create problems in the regulators upstream. This application note demonstrates how TI's space qualified power portfolio can be used to power RTG4-based designs.

### **Table of Contents**

| 1 RTG4 Electrical Specifications            | 2 |
|---------------------------------------------|---|
| 2 RTG4 Power-Up and Power-Down Requirements | 3 |
| 3 Demonstrating Space Rated TI Solutions    | 4 |
| 3.1 Suggested Grounds-Up Implementation     | 4 |
| 3.2 Setup                                   | 6 |
| 3.3 Results                                 | 8 |
| 4 Summary                                   | 9 |
| 5 References                                | 9 |
| 6 Revision History                          | 9 |

## List of Figures

| Figure 2-1. RTG4 Development Board Power Distribution                                                  | 3              |
|--------------------------------------------------------------------------------------------------------|----------------|
| Figure 2-2. RTG4 Development Board Start-up Sequence                                                   | 4              |
| Figure 3-1. Recommended Grounds-Up RTG4 Power Distribution                                             | 5              |
| Figure 3-2. Recommended Grounds-Up RTG4 Power-Up Sequencing. The SD_Vxx Signals Can Be Used for Power- |                |
| Down Sequences as Needed                                                                               | <mark>5</mark> |
| Figure 3-3. RTG4 Modified Development Board Connected to TI Evaluation Modules                         | 6              |
| Figure 3-4. RTG4 Modified Development Board Power Distribution Using TI Space Qualified Components     | 7              |
| Figure 3-5. RTG4 Modified Development Board Power Sequence                                             | 8              |
| Figure 3-6. RTG4 Modified Development Board Fulfilling the First Power-Up Requirement                  | 8              |
| Figure 3-7. RTG4 Modified Development Board Fulfilling the Second Power-Up Requirement                 | 9              |
|                                                                                                        |                |

## List of Tables

| Table 1-1. RTG4 Electrical Specifications | 2 |
|-------------------------------------------|---|
|-------------------------------------------|---|



## Trademarks

RTG4<sup>™</sup> is a trademark of Microsemi Corporation. Microsemi<sup>®</sup> is a registered trademark of Microsemi Corporation. All trademarks are the property of their respective owners.

## **1 RTG4 Electrical Specifications**

All specifications for the RTG4 are taken from Microsemi (RTG4 FPGS Data Sheet (Rev. 4) [3] and application reports [4].

| Symbol               | Parameter                                                                                                                 | Min   | Тур                  | Мах                   | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------|-------|----------------------|-----------------------|-------|
| VDD                  | DC FPGA core supply voltage.<br>Must always power this pin.                                                               | 1.14  | 1.2                  | 1.26                  | V     |
| VPP                  | Power supply for charge<br>pumps (for normal operation<br>and programming). Must<br>always power this pin.                | 3.15  | 3.3                  | 3.45                  | V     |
| VDDPLL               | Power for eight corner PLLs,<br>PLLs in SERDES PCIe/PCS<br>blocks, and FDDR PLL.                                          | 3.15  | 3.3                  | 3.45                  | V     |
| SERDES_x_Lyz_VDDAIO  | Tx/Rx analog I/O voltage. Low<br>voltage power for lane-y and<br>Lane-z of SERDES_x. It is a<br>+1.2-V SERDES PMA supply. | 1.14  | 1.2                  | 1.26                  | V     |
| SERDES_X_Lyz_VDDAPLL | Analog power for SERDES_x<br>PLL lanes yz. It is a +2.5-V<br>SERDES internal PLL supply.                                  | 2.375 | 2.5                  | 2.625                 | V     |
| SERDES_VDDI          | Power for SERDES reference<br>clock receiver 1.8-V supply.<br>Must always power this pin.                                 | 1.71  | 1.8                  | 1.89                  |       |
|                      | Power for SERDES reference<br>clock receiver 2.5-V supply.<br>Must always power this pin.                                 | 2.375 | 2.5                  | 2.625                 | V     |
|                      | Power for SERDES reference<br>clock receiver 3.3-V supply.<br>Must always power this pin.                                 | 3.15  | 3.3                  | 3.45                  |       |
| SERDES_VREF          | Reference voltage for SERDES receiver reference clocks.                                                                   |       | 0.5 ×<br>SERDES_VDDI | 0.51 ×<br>SERDES_VDDI | V     |
| VDDIx                | 1.2-V DC supply voltage for<br>FPGA I/O banks.                                                                            | 1.14  | 1.2                  | 1.26                  |       |
|                      | 1.5-V DC supply voltage for<br>FPGA I/O banks.                                                                            | 1.425 | 1.5                  | 1.575                 |       |
|                      | 1.8-V DC supply voltage for<br>FPGA and JTAG I/O banks.                                                                   | 1.71  | 1.8                  | 1.89                  |       |
|                      | 2.5-V DC supply voltage for<br>FPGA and JTAG I/O banks.                                                                   | 2.375 | 2.5                  | 2.625                 |       |
|                      | 3.3-V DC supply voltage for<br>FPGA and JTAG I/O banks.                                                                   | 3.15  | 3.3                  | 3.45                  | V     |
|                      | DC supply voltage for LVDS25 differential I/O banks.                                                                      | 2.375 | 2.5                  | 2.625                 |       |
|                      | DC supply voltage for LVDS33 differential I/O banks.                                                                      | 3.15  | 3.3                  | 3.45                  |       |
|                      | DC supply voltage for BLVDS,<br>MLVDS, Mini- LVDS, RSDS<br>differential I/O banks.                                        | 2.375 | 2.5                  | 2.625                 |       |
|                      | DC supply voltage for LVPECL differential I/O banks.                                                                      | 3.15  | 3.3                  | 3.45                  |       |

| Table 1-1 | . RTG4 | Electrical | Specifications |
|-----------|--------|------------|----------------|
|-----------|--------|------------|----------------|



## 2 RTG4 Power-Up and Power-Down Requirements

The power-up requirements are based on the VDDPLL and the SERDES\_x\_Lyz\_VDDAIO voltage rails. The only way to not have any power-up sequencing requirements are to hold the RTG4 in reset (by asserting DEVRST\_N) until the VDDPLL supply reaches its minimum recommended level and to have the SERDES\_x\_Lyz\_VDDAIO supplies tied to VDD. If this cannot be done however, then the RTG4 voltage rails need to be properly sequenced. In this case, the following requirements apply:

- VDDPLL must not be the last supply to ramp up and must reach its minimum recommended level before the last supply (VDD or VDDIx) starts ramping up.
- VDD core and SERDES IO must be powered up in parallel.

There is no power-down requirement if an external  $1-k\Omega$  pull-down resistor is used for each critical output that cannot tolerate an output glitch during power-down or DEVRST\_N assertion.

Microsemi has a development kit intended to demonstrate the capabilities of the RTG4 and expedite software development. The power distribution for this development board is shown in Figure 2-1. In this design, Microsemi uses a reset supervisor that holds the FPGA in reset for approximately 150 ms after the 3.3-V, 10-A regulator comes up. This allows sufficient time for all rails to reach regulation before the device begins operation bypassing the need for a power-up sequence. The oscilloscope plot in Figure 2-2 shows the main rails on startup while the device is held in reset. All of the voltage rails come up at the same time and reach their recommended operating points before the reset supervisor releases the active low reset.



Figure 2-1. RTG4 Development Board Power Distribution



Figure 2-2. RTG4 Development Board Start-up Sequence

## 3 Demonstrating Space Rated TI Solutions

### 3.1 Suggested Grounds-Up Implementation

The solution presented in Figure 3-3, Figure 3-4 and Figure 3-5 was based on modifications to the RTG4 development board. In a new RTG4 design, TI recommends a power distribution as the one shown in Figure 3-1. In this case, an isolated DC-DC converter using TI's portfolio of TPS7H500X-SP controllers is used to generate the 5-V input voltage to the switching and linear point of load regulators. The recommended power-up sequence for this power distribution is shown in Figure 3-2. Since the RTG4 supports DDR memories, a DDR termination regulator will be needed as part of the power distribution as shown in Figure 2-1. For such device, the TPS7H3301-SP has been included in this grounds-up recommended power distribution. The TPS7H3301-SP is TI's radiation hardened double data rate (DDR) 3-A termination regulator that supports all standard DDR memory configurations and incorporates a built-in reference voltage buffer, eliminating the need for an additional supply to produce the DDR reference. In addition, as it is a linear device, it provides significant area savings and simplicity when compared to switching devices that require inductor and more components for the device to operate. For more information, please refer to the TPS7H3301-SP product page. Notice the 1.5-V input voltage to the TPS7H3301-SP shown in Figure 3-1 is the high current supply providing the output current for the DDR termination voltage.





Figure 3-1. Recommended Grounds-Up RTG4 Power Distribution



# Figure 3-2. Recommended Grounds-Up RTG4 Power-Up Sequencing. The SD\_Vxx Signals Can Be Used for Power-Down Sequences as Needed.

This implementation ensures all power-up sequencing requirements are met as well as providing board area savings as TI offers the smallest, thermally enhanced radiation hardened DC-DC converter and LDO packages in the industry (TPS7H1101A-SP: 11.00 mm × 9.60 mm, TPS50601-SP: 12.70 mm × 7.38 mm, TPS7H4001-SP: 21.59 mm × 7.62 mm).



### 3.2 Setup

To demonstrate the applicability of TI's space portfolio to this design, an RTG4 development kit was modified such that the voltage rails associated with power-up requirements were replaced with Evaluation Modules (EVM) ofour space qualified power devices (TPS50601SPEVM-S, TPS50601SPEVM-D and TPS7H1101SPEVM). This demonstration was set-up to show successful functionality under heavy load and due to limitations in which the demonstration was made, and does not exactly match with what is suggested for a grounds up design. The RTG4 was flashed with a high current design that resulted in a core current consumption of approximately 5 A at 1.2 V. The test setup can be seen in Figure 3-3.



Figure 3-3. RTG4 Modified Development Board Connected to TI Evaluation Modules



The reset supervisor on the development board was then removed and the voltage rails were sequenced using the power good and enable pins of each device as shown in Figure 3-5. The 12-V input source to the development board was changed to a 6-V source to satisfy the input requirements of the TI space power devices. The power tree for the modified development board is shown in Figure 3-4. The new components are shown in orange.



Figure 3-4. RTG4 Modified Development Board Power Distribution Using TI Space Qualified Components





### Figure 3-5. RTG4 Modified Development Board Power Sequence

The rise times of all devices were configured to be at least 1 ms to avoid inrush currents. The core rail, VDD, is ratiometrically sequenced with the SERDES IO rail to ensure both voltage rails rise at the same time as required by the RTG4.

### 3.3 Results



The oscilloscope plots in Figure 3-6 and Figure 3-7 show the start-up behavior of each of these voltage rails while connected to the RTG4 development kit fulfilling the two requirements discussed in Section 2.

### Figure 3-6. RTG4 Modified Development Board Fulfilling the First Power-Up Requirement





Figure 3-7. RTG4 Modified Development Board Fulfilling the Second Power-Up Requirement

As shown in Figure 3-6 and Figure 3-7, both power sequencing requirements have been met and a clean monotonic power-up behavior is observed. Once the voltage rails come up, the RTG4 begins executing its software and the core starts to draw approximately 5-A of current. The software is the SERDES EPCS demo software (DG0624) provided by Microsemi.

### 4 Summary

The TPS50601-SP, TPS7H1101A-SP and TPS7H3301-SP are TI's flagship radiation tolerant power devices with features such as soft-start, power good, and tracking that make them particularly well suited for powering modern FPGA applications. This application note has demonstrated how to implement these features with the RTG4 to achieve successful operation. Similar configurations can also be applied to other FPGAs to satisfy their specific power requirements.

### **5** References

- 1. A. Fernandez-Leon, A. Pouponnot, S. Habinc. "The Use of Reprogrammable FPGAs in Space", European Space Agency. 29 April 2014. http://www.esa.int/Our\_Activities/Space\_Engineering\_Technology/ Microelectronics/The\_use\_of\_reprogrammable\_FPGAs\_in\_space
- 2. Microsemi Documentation: UG0617: RTG4 FPGA Development Kit User Guide
- 3. Microsemi Documentation: DS0131: RTG4 FPGA Data Sheet
- 4. Microsemi Documentation: AC439: Board Design Guidelines for RTG4 FPGA Application Note
- 5. Microsemi Documentation: RTG4 Power Estimator
- 6. Texas Instruments: TPS50601-SP Data Sheet
- 7. Texas Instruments: TPS7H1101-SP Data Sheet
- 8. Texas Instruments: Advanced Topics in Powering FPGAs
- 9. Texas Instruments: Power Supply Design Considerations for Modern FPGAs

### 6 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (July 2018) to Revision B (January 2023)

| Page | ) |
|------|---|
|------|---|

| • | Updated the numbering format for tables, figures and cross-references throughout the document | 2 |
|---|-----------------------------------------------------------------------------------------------|---|
|   | Lindated Section 3                                                                            | Λ |

SLVA857B – JULY 2018 – REVISED JANUARY 2023 Submit Document Feedback

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated