# Selecting output caps to optimize ripple and stability in PSR flyback converters

**Timothy Hegarty** Applications Engineer

# Introduction

Primary-side regulation (PSR) is an observer-based approach to estimate the output voltage of a flyback converter using the reflected voltage on a primaryreferenced winding. Previous Analog Design Journal articles<sup>[1, 2]</sup> have described the operation and switching behavior of an auxless PSR flyback DC/DC converter for automotive and industrial applications, where appropriately timed sensing of the primary switch voltage at its resonant knee position provides a suitable proxy for the output voltage. This magnetically-sensed regulation technique supports a sub-1% output-voltage accuracy across load, line and temperature ranges.<sup>[1]</sup> Moreover, it avoids the secondary-side optocoupler and error amplifier normally used for isolated feedback, thereby eliminating a component crossing the isolation barrier and enabling a cost-effective, high-reliability design with low component count.

Within this context, this article reviews the modes of operation and salient characteristics of a PSR flyback DC/DC converter and specifically examines output capacitor selection to meet system specifications for output voltage ripple and small-signal stability.

# A PSR Flyback DC/DC Converter with Multimode Control

**Figure 1** shows the schematic of a PSR flyback converter<sup>[3]</sup> with integrated primary switch and loopcompensation components. The converter supports magnetically-sensed regulation of the output voltage through the transformer's primary winding. **Equation 1** gives the output voltage setpoint:

$$V_{OUT} = \frac{V_{REF}}{N_{PS}} \times \frac{R_{FB}}{R_{SET}} - V_D$$
(1)

where  $N_{PS}$  is the primary-to-secondary transformer turns ratio,  $V_{REF}$  is the internal bandgap reference voltage, and  $V_D$  is the flyback diode drop (at close to zero current).



1

Figure 1. Typical Schematic of an Auxless PSR Flyback Converter

Using a variable switching-frequency-control law with peak current-mode control, the converter operates in

boundary (BCM) or discontinuous (DCM) conduction mode depending on the load current, as depicted in

**Figure 2.**<sup>[4]</sup> Modulating the switching frequency and peak primary current amplitude helps maintain high efficiency across wide operating ranges of load and line.

More specifically, the converter operates in BCM at heavy loads, and the primary switch turns on with a resonant-half-period delay after switch voltage-knee detection (core reset) to achieve a quasi-resonant switching transition. As shown in **Figure 2**, the switching frequency in BCM increases as the load current decreases. To prevent high-frequency operation at medium load, the mode changes from BCM to DCM such that the switching frequency remains constant at its maximum value (350 kHz in this example). **Equation 2** gives the critical output current at the DCM-BCM boundary.

# $I_{OUT(DCM-BCM)} = \frac{V_{OUT} N_{PS}^2}{2 L_{MAG} f_{SW-DCM}} \left( \frac{V_{IN}}{V_{IN} + V_{OUT} N_{PS}} \right)^2$ (2)

Operation at light load changes to frequency-foldback mode (FFM), which is effectively DCM with a variable switching frequency and constant peak current. Because magnetic regulation relies on sensing the output voltage during switching cycles, it is necessary to maintain a certain minimum switching frequency at no load to continue sensing the output voltage (12 kHz in this example).

As shown in **Figure 2**, BCM has a lower switching frequency and a higher peak current than DCM. As such, BCM dictates the output capacitor sizing for a given ripple voltage specification. **Figure 3** shows the secondary-side waveforms in BCM.



*Figure 2.* Switching Frequency and Primary Peak Current vs. Load Current for the LM25184



*Figure 3.* Idealized Current Waveforms of a Flyback Converter in BCM

# **Output Capacitor Sizing for Voltage Ripple**

Based on the waveforms in Figure 3, Equation 3 expresses the output capacitor peak-to-peak ripple voltage,  $\Delta V_{OUT}$ , in BCM:

$$\Delta V_{OUT} = \frac{I_{C-pk} \Delta t}{2C_{OUT}} = \frac{I_{C-pk}}{2C_{OUT}} \times \frac{L_{MAG-sec} I_{C-pk}}{V_{OUT}}$$
$$\approx \frac{L_{MAG} I_{PRI-pk}^2}{2C_{OUT} V_{OUT}} \times \left(\frac{1+D}{2}\right)^2$$
$$= \frac{L_{MAG} I_{OUT}^2}{2C_{OUT} V_{OUT} N_{PS}^2} \times \left(\frac{1+D}{1-D}\right)^2$$
(3)

Using the circuit values in **Figure 1**, **Equation 4** gives the required capacitance for 1% ripple on a 12-V output:

$$C_{OUT} \ge \frac{7.5\,\mu\text{H} \times (4\text{A})^2}{2 \times 120\,\text{mV} \times 12\,\text{V} \times 1^2} \times \left(\frac{1+0.47}{2}\right)^2 \qquad (4)$$
  
= 22.5 \mu F

**Equation 5** defines the worst-case condition at maximum duty cycle (corresponding to the minimum input voltage):

$$D = \frac{N_{PS} (V_{OUT} + V_D)}{V_{IN(min)} + N_{PS} (V_{OUT} + V_D)}$$

$$= \frac{1 \times (12V + 0.4V)}{14V + 1 \times (12V + 0.4V)} = 0.47$$
(5)

#### Equation 6 gives the output capacitor RMS current:

$$I_{\text{COUT-RMS}} = I_{\text{SEC-pk}} \sqrt{\frac{1-D}{3}} = \sqrt{\frac{2I_{\text{OUT}} \ I_{\text{SEC-pk}}}{3}}$$
$$= \sqrt{\frac{2 \times 1A \times 4A}{3}} = 1.6 \text{ A}$$
(6)

Figure 4 shows the effective capacitance versus voltage and temperature of a 22- $\mu$ F, 25-V multilayer ceramic capacitor (MLCC) from Murata.<sup>[5]</sup> Even though the nameplate capacitance is 22  $\mu$ F, the effective value is 9.1  $\mu$ F at 25°C and 7.2  $\mu$ F at –40°C when applying a DC bias of 12 V. Meeting the ripple voltage specification therefore requires three such capacitors in parallel. The equivalent series resistance (ESR) of each MLCC is approximately 3 m $\Omega$  within the frequency range of interest, and represents a negligible contribution to output ripple.





Figure 5 shows the simulated primary and secondary currents, the primary switch voltage, and the output capacitor ripple voltage at input voltages of 14 V (BCM) and 42 V (DCM) with an effective output capacitance of 22  $\mu$ F. For simplicity, the oscillatory effects of transformer parasitic leakage inductance were not included.

The × symbols in **Figure 5** mark the PSR sampling instants on the output voltage waveform. Sampling occurs at an instantaneous output voltage of 12 V close to the peak of the ripple waveform, but the DC output voltage is slightly lower given the total ripple amplitude.

#### **Small-signal Stability Review**

As the waveforms in **Figure 3** showed, the flyback converter delivers the entire magnetizing energy stored during the on-time ( $t_{ON}$ ) to the output during the diode conduction time ( $t_D$ ). And unlike DCM, where the control variable is the duty cycle, a converter in BCM regulates the output voltage by varying the  $t_{ON}$ , which then controls the average diode current ( $I_D$ ). As a result, the duty cycle remains approximately constant, and  $I_D$  through the effective impedance of the output filter and load—establishes the output voltage.

Neglecting high-frequency phase delays related to current-mode control and PSR sample and hold,



**Equation 7** gives the overall loop gain as a product of the control to output (modulator and power stage), feedback, and compensator transfer functions:

$$T_{V}(s) = G_{VC}(s)G_{C}(s)G_{FB}(s) =$$
For BCM:
$$\left[\frac{N_{PS}R_{L}}{2R_{i}}\left(\frac{1-D}{1+D}\right)\left(\frac{1-s/\omega_{zRHP}}{1+s/\omega_{p}}\right)\right]\left[g_{m}R_{EA}\left(\frac{1+s/\omega_{z1}}{1+s/\omega_{p1}}\right)\right]\frac{V_{REF}}{V_{OUT}},$$
or for DCM:
$$\left[\frac{1}{R_{i}}\sqrt{\frac{L_{mag}f_{SW}R_{L}}{2}}\left(\frac{1-s/\omega_{zRHP}}{1+s/\omega_{p}}\right)\right]\left[g_{m}R_{EA}\left(\frac{1+s/\omega_{z1}}{1+s/\omega_{p1}}\right)\right]\frac{V_{REF}}{V_{OUT}},$$
or for FFM:
$$\left[\frac{1}{R_{i}}\left(\frac{1-s/\omega_{zRHP}}{2}\right)\right]\left[g_{m}R_{EA}\left(\frac{1+s/\omega_{z1}}{1+s/\omega_{p1}}\right)\right]\frac{V_{REF}}{V_{OUT}},$$

$$\frac{K_{VCO}}{R_{i}} \left(\frac{N_{PS}V_{OUT}}{2 \, f_{SW}}\right) \left(\frac{1 - s/\omega_{zRHP}}{1 + s/\omega_{p}}\right) \left[g_{m}R_{EA}\left(\frac{1 + s/\omega_{z1}}{1 + s/\omega_{p1}}\right)\right] \frac{V_{REF}}{V_{OUT}}$$

where R<sub>L</sub> is the load resistance, R<sub>i</sub> is the effective current-sense resistance,  $\omega_p$  is the power-stage load pole,  $\omega_{p1}$  and  $\omega_{z1}$  are the pole and zero of a type-2 compensator, g<sub>m</sub>R<sub>EA</sub> is the DC gain of the transconductance error amplifier, K<sub>VCO</sub> is the gain from control voltage to switching frequency in FFM, and  $\omega_{zRHP}$ is the right-half-plane zero (RHPZ) of the flyback power stage related to the phase-shift delay of the secondary current when the primary current changes. However, for DCM analysis, the RHPZ locates at sufficiently high frequency such that its effects can be ignored.



5

*Figure 5.* PSR Flyback Converter Waveforms at Input Voltages of 14 V (Solid Lines, BCM) and 42 V (Dashed Lines, DCM)

Equation 8 gives the power-stage dominant pole:

| $\omega_{\rm p} = 0$ | For BCM:                                    |     |  |
|----------------------|---------------------------------------------|-----|--|
|                      | $\left  (1+D) / R_L \times C_{OUT} \right $ | (8) |  |
|                      | or for DCM and FFM:                         |     |  |
|                      | $2/R_L \times C_{OUT}$                      |     |  |

Interestingly, as the PSR sample and hold occurs at an instantaneous secondary current of zero, the lefthalf-plane zero evident in the control-to-output transfer function—normally associated with the output capacitor and its ESR—shows no impact on the overall loop-gain transfer function and thus is not included here. In fact, the ESR zero is offset by a corresponding pole in the feedback sampler transfer function.

**Figure 6** shows Bode plot simulations of the overall loop gain for the converter circuit in **Figure 1** at input voltages of 14 V and 42 V, assuming a total effective output capacitance of 22  $\mu$ F. Simulation is mandatory here because practical measurements are not feasible with the integrated compensation design. Besides, the feedback node sees AC current based on the switch-

voltage swing, making it unsuitable as an oscillator signal injection point for loop response measurements.

As evident from the plot in **Figure 6**, the frequency of the load pole is higher in DCM than BCM, and the gain of  $G_{VC}(s)$  in DCM is generally higher. These two factors result in an increased loop gain in DCM and thus a higher crossover frequency ( $f_C$ ). Accordingly, the operating condition in DCM at full load sets the output capacitance requirement with reference to loop stability. If the switching frequency in DCM is 350 kHz, a good target for maximum  $f_C$  is 35 kHz (10% of the switching frequency).

# Output Capacitor Sizing for Small-signal Stability

From Figure 6, the loop gain generally presents as a slope of -20 dB per decade up to and beyond  $f_C$ , simplifying the determination of required output capacitance. From Equation 7, Equation 9 gives a simplified loop gain expression in DCM:

 $\left. T_{V}(s) \right|_{s \to j2\pi f_{C}} \approx \frac{1}{R_{i}} \sqrt{\frac{L_{MAG} f_{SW} R_{L}}{2}} \left( \frac{2}{s R_{L} C_{OUT}} \right)$ (9) $\times \left( g_{\rm m} \, R_{\rm EA} \frac{s \, R_{\rm C} \, C_{\rm C}}{s \, R_{\rm EA} \, C_{\rm C}} \right) \frac{V_{\rm REF}}{V_{\rm OUT}}$ 100 T<sub>v</sub>(s) Waveforms: 80 Dashed: VIN = 14 V G<sub>vc</sub>(s) Solid: VIN = 42 V G<sub>FB</sub>(s) 60 Gain (dB) 40 Gain-Shift ] Crossover 20 Frequency, fc Load Pole 0 -20 -40 180 135 90 Phase (degrees) 45 0 45 -90 -135 -180 1 10 100 1 k 10 k 100 k 0.1 Frequency (Hz)

6

*Figure 6.* Simulated Bode Plots at Input Voltages of 14 v (Dashed Lines, BCM) and 42 v (Solid Lines, DCM)

Using parameters from the LM25184 circuit shown in **Figure 1**, **Equation 11** gives the output capacitance for a target crossover frequency of 35 kHz (10% of the switching frequency):

$$\begin{split} \mathrm{C}_{\mathrm{OUT}} &= \frac{1}{\mathrm{f_{C}}} \times \frac{15}{\mathrm{V_{OUT}}} \sqrt{\frac{\mathrm{L_{MAG}}}{\mathrm{R_{L}}}} \\ &= \frac{1}{35 \,\mathrm{kHz}} \times \frac{15}{12 \,\mathrm{V}} \times \sqrt{\frac{7.5 \,\mu\mathrm{H}}{12 \,\Omega}} \\ &= 28 \,\,\mu\mathrm{F} \end{split} \tag{11}$$

where  $R_C$  and  $C_C$  denote the compensation resistance and capacitance, respectively.

**Equation 9** further simplifies to yield an expression for  $C_{OUT}$  based on a target crossover frequency at unity gain (**Equation 10**):

$$C_{OUT} \approx \frac{1}{f_{C}} \times \frac{g_{m} R_{C} V_{REF}}{\pi R_{i} V_{OUT}} \sqrt{\frac{L_{MAG} f_{SW}}{2 R_{L}}}$$
(10)

overestimation given the attenuating contributions from the PSR sample-and-hold and the current-mode control high-frequency pole (although offset by the RHPZ gain) that may exist at a high  $f_c$ . The result also aligns with a generally satisfactory load transient response.

# Conclusion

The proper selection of components for a flyback converter requires an understanding of mode behaviors and operating characteristics. This article examined the output capacitance requirement for a PSR flyback DC/DC converter as it pertains to peak-to-peak output ripple and small-signal stability. The worst case for output ripple is at a minimum input voltage and full load, which normally corresponds to operation in BCM. Distinctly, the capacitance requirement for loop stability occurs at a high input voltage and full load when operating in DCM.

# References

- Timothy Hegarty, "How an auxless PSR-flyback converter can increase PLC reliability and density," TI Analog Design Journal (SLYT779), 4Q 2019.
- Timothy Hegarty, "Why use PSR-flyback isolated converters in dual-battery mHEV systems," TI Analog Design Journal (SLYT791), 2Q 2020.
- 3. 42-VIN, 1-AOUT PSR flyback converter singleoutput evaluation module, Texas Instruments Design resources (LM25184EVM-S12), July 2019.
- LM25183 and LM25184 PSR flyback quickstart design tool, Texas Instruments Design resources (LM25183-LM25184DESIGN-CALC).
- 5. Murata online tool for MLCCs.

# **Related Web Sites**

Product Information: LM5180 LM5181 LM25180 LM25183 LM25184

**Important Notice:** The products and services of Texas Instruments Incorporated and its subsidiaries described herein are sold subject to TI's standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about TI products and services before placing orders. TI assumes no liability for applications assistance, customer's applications or product designs, software performance, or infringement of patents. The publication of information regarding any other company's products or services does not constitute TI's approval, warranty or endorsement thereof.

All trademarks are the property of their respective owners.

© 2020 Texas Instruments Incorporated



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated