# Application Note TMS570LC-SEP Single Event Latch-Up (SEL) Radiation Report



#### ABSTRACT

The purpose of this study is to characterize the effects of heavy-ion irradiation on the single-event latch-up (SEL) performance of the TMS570LC4357-SEP, Arm<sup>®</sup> Cortex<sup>®</sup>-R based microcontroller. Heavy-ions with an LET<sub>eff</sub> of 48 MeV-cm<sup>2</sup>/mg were used to irradiate the devices with a fluence of 1 x 10<sup>7</sup> ions/cm<sup>2</sup>. The results demonstrate that TMS570LC4357-SEP is SEL-free up to LET<sub>eff</sub> of 48 MeV-cm<sup>2</sup>/mg at 125°C.

# **Table of Contents**

| 1 Introduction                   | 2   |
|----------------------------------|-----|
| 2 SEE Mechanisms                 | . 2 |
| 3 Test Device Information        | . 4 |
| 4 Irradiation Facility and Setup | 5   |
| 5 SEL Results                    | 5   |
| 6 Summary                        | . 5 |
| References                       | . 6 |
|                                  |     |

# **List of Figures**

| Figure 2-1. Functional Block Diagram of the TMS570LC4357-SEP                                                                  | 3  |
|-------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 3-1. TMS570LC4357-SEP Pinout Diagram                                                                                   | 4  |
| Figure 5-1. TMS570LC4357-SEP SEL Plot of all Three Power Supplies, <sup>47</sup> Ag With 0° Angle, LET <sub>eff</sub> = 48MeV | .5 |

# **List of Tables**

| Table 1-1. Overview Information (1)                | 2 |
|----------------------------------------------------|---|
| Table 3-1. TMS570LC4357-SEP SEL Voltage Bias Table | 4 |
| Table 5-1. TMS570LC4357-SEP SEL Conditions         | 5 |

#### Trademarks

Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All trademarks are the property of their respective owners.

1



# **1** Introduction

The TMS570LC4357-SEP is a high-performance Arm Cortex-R based microcontroller which has on-chip diagnostic features including: dual CPUs in lockstep, Built-In Self-Test (BIST) logic for CPU, the N2HET coprocessors, and for on-chip SRAMs; ECC protection on the L1 caches, L2 flash, and SRAM memories. The device also supports ECC or parity protection on peripheral memories and loopback capability on peripheral I/Os.

The device integrates two Arm Cortex-R5F floating-point CPUs, operating in lockstep, which offer an efficient 1.66 DMIPS/MHz, and can run up to 300 MHz providing up to 498 DMIPS. The device supports the big-endian [BE32] format.

With integrated safety features and a wide choice of communication and control peripherals, the TMS570LC4357-SEP device is an ideal solution for high-performance real-time control applications with safety critical requirements

| Description               | Device Information                                                   |  |  |  |  |  |  |
|---------------------------|----------------------------------------------------------------------|--|--|--|--|--|--|
| TI Part Number            | TMS570LC4357-SEP                                                     |  |  |  |  |  |  |
| Device Function           | Arm Cortex-R based microcontroller                                   |  |  |  |  |  |  |
| Package                   | 337 GWT (nFBGA)                                                      |  |  |  |  |  |  |
| Technology                | 12F021.M7C                                                           |  |  |  |  |  |  |
| Exposure Facility         | Radiation Effect Facility, Cyclotron Institute, Texas A&M University |  |  |  |  |  |  |
| Heavy Ion Fluence per Run | 1 x 10 <sup>6</sup> - 1 x 10 <sup>7</sup> ions/cm <sup>2</sup>       |  |  |  |  |  |  |
| Irradiation Temperature   | 125°C (for SEL testing)                                              |  |  |  |  |  |  |

#### Table 1-1. Overview Information (1)

1. TI may provide technical, applications, or design advice, quality characterization, and reliability data or service, providing these items shall not expand or otherwise affect TI's warranties as set forth in the Texas Instruments Incorporated Standard Terms and Conditions of Sale for Semiconductor Products, and no obligation or liability shall arise from TI's provision of such items.

# 2 SEE Mechanisms

The primary single-event effect (SEE) event of interest in the TMS570LC4357-SEP is the destructive singleevent latch-up (SEL). From a risk/impact point of view, the occurrence of an SEL is potentially the most destructive SEE event, and the biggest concern for space applications. The 12F021 (CMOS) process node was used for the TMS570LC4357-SEP. CMOS circuitry introduces a potential for SEL susceptibility. SEL can occur if excess current injection caused by the passage of an energetic ion is high enough to trigger the formation of a parasitic cross-coupled PNP and NPN bipolar structure (formed between the p-sub and n-well and N+ and P+ contacts). The parasitic bipolar structure initiated by a single-event creates a high-conductance path (inducing a steady-state current that is typically orders-of-magnitude higher than the normal operating current) between the power and ground that persists (is "latched") until power is removed, or until the device is destroyed by the high-current state. The process modifications applied for the SEL-mitigation were sufficient, as the TMS570LC4357-SEP exhibited no SEL with heavy-ions up to an LET<sub>eff</sub> of 48 MeV-cm<sup>2</sup>/mg at a fluence of 1 x 10<sup>7</sup> ions/cm<sup>2</sup> and a chip temperature of 125°C.

This study was performed to evaluate the SEL effects with a bias voltage of VCCAD = 5.25 V; VCCIO = 3.6 V; VCC(core) = 1.32 V supply voltages. Heavy (<sup>47</sup>Ag) ions with LET<sub>eff</sub> of 48 MeV-cm<sup>2</sup>/mg were used to irradiate the devices. Flux of  $10^5$  ions/s-cm<sup>2</sup> and fluence of  $10^7$  ions/cm<sup>2</sup> were used during the exposure at  $125^{\circ}$ C temperature.

2



SEE Mechanisms



Copyright © 2016, Texas Instruments Incorporated

3

#### Figure 2-1. Functional Block Diagram of the TMS570LC4357-SEP

# **3 Test Device Information**

The TMS570LC4357-SEP is packaged in a 337-pin (GWT) BGA terminal grid array. Figure 3-1 shows the I/O-signal and Power-Supply definitions for the package, and Table 3-1 shows the power supply bias during the SEL heavy ion testing.

|    | Α              | в                 | С                 | D                 | Е                                     | F                                     | G                                     | н                  | J                  | к                                     | L                                     | М                                     | Ν                                      | Р                                      | R                                      | т                           | U                           | v                          | w                           |    |
|----|----------------|-------------------|-------------------|-------------------|---------------------------------------|---------------------------------------|---------------------------------------|--------------------|--------------------|---------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|----|
| 19 | vss            | VSS               | TMS               | N2HET1<br>[10]    | MIBSPI5<br>NCS[0]                     | MIBSPI1<br>SIMO[0]                    | MIBSPI1<br>NENA                       | MIBSPI5<br>CLK     | MIBSPI5<br>SIMO[0] | N2HET1<br>[28]                        | DMM_<br>DATA[0]                       | DCAN3RX                               | AD1EVT                                 | AD1IN[15]<br>/<br>AD2IN[15]            | AD1IN[22]<br>/<br>AD2IN[06]            | AD1IN<br>[06]               | AD1IN[11]<br>/<br>AD2IN[11] | AD2IN[24]                  | VSSAD                       | 19 |
| 18 | VSS            | тск               | TDO               | nTRST             | N2HET1<br>[08]                        | MIBSPI1<br>CLK                        | MIBSPI1<br>SOMI[0]                    | MIBSPI5<br>NENA    | MIBSPI5<br>SOMI[0] | N2HET1<br>[0]                         | DMM_<br>DATA[1]                       | DCAN3TX                               | AD1IN[24]                              | AD1IN[08]<br>/<br>AD2IN[08]            | AD1IN[14]<br>/<br>AD2IN[14]            | AD1IN[13]<br>/<br>AD2IN[13] | AD1IN<br>[04]               | AD1IN<br>[02]              | AD2IN[24]                   | 18 |
| 17 | TDI            | nRST              | EMIF_<br>ADDR[21] | EMIF_<br>nWE      | MIBSPI5<br>SOMI[1]                    | DMM_<br>CLK                           | MIBSPI5<br>SIMO[3]                    | MIBSPI5<br>SIMO[2] | N2HET1<br>[31]     | EMIF_<br>nCS[3]                       | EMIF_<br>nCS[2]                       | EMIF_<br>nCS[4]                       | EMIF_<br>nCS[0]                        | AD1IN[25]                              | AD1IN<br>[05]                          | AD1IN<br>[03]               | AD1IN[10]<br>/<br>AD2IN[10] | AD1IN<br>[01]              | AD1IN[09]<br>/<br>AD2IN[09] | 17 |
| 16 | RTCK           | FRAY<br>TXEN1     | EMIF_<br>ADDR[20] | EMIF_<br>BA[1]    | MIBSPI5<br>SIMO[1]                    | DMM_<br>nENA                          | MIBSPI5<br>SOMI[3]                    | MIBSPI5<br>SOMI[2] | DMM_<br>SYNC       | N2HET2<br>[08]                        | N2HET2<br>[09]                        | N2HET2<br>[10]                        | N2HET2<br>[11]                         | AD1IN[26]                              | AD1IN[23]<br>/<br>AD2IN[07]            | AD1IN[12]<br>/<br>AD2IN[12] | AD1IN[19]<br>/<br>AD2IN[03] | ADREFLO                    | VSSAD                       | 16 |
| 15 | FRAYRX1        | FRAYTX1           | EMIF_<br>ADDR[19] | EMIF_<br>ADDR[18] | ETM<br>DATA[06]                       | ETM<br>DATA[05]                       | ETM<br>DATA[04]                       | ETM<br>DATA[03]    | ETM<br>DATA[02]    | ETM<br>DATA[16] /<br>EMIF_<br>DATA[0] | ETM<br>DATA[17] /<br>EMIF_<br>DATA[1] | ETM<br>DATA[18] /<br>EMIF_<br>DATA[2] | ETM<br>DATA[19] /<br>EMIF_<br>DATA[3]  | AD1IN[27]                              | AD1IN[28]                              | AD1IN[21]<br>/<br>AD2IN[05] | AD1IN[20]<br>/<br>AD2IN[04] | ADREFHI                    | VCCAD                       | 15 |
| 14 | N2HET1<br>[26] | nERROR            | EMIF_<br>ADDR[17] | EMIF_<br>ADDR[16] | ETM<br>DATA[07]                       | vccio                                 | vccio                                 | VCCIO              | vcc                | vcc                                   | VCCIO                                 | VCCIO                                 | vccio                                  | vccio                                  | AD1IN[29]                              | AD1IN[30]                   | AD1IN[18]<br>/<br>AD2IN[02] | AD1IN<br>[07]              | AD1IN<br>[0]                | 14 |
| 13 | N2HET1<br>[17] | N2HET1<br>[19]    | EMIF<br>ADDR[15]  | N2HET2<br>[04]    | ETM<br>DATA[12] /<br>EMIF_BA[<br>0]   | vccio                                 |                                       |                    |                    |                                       |                                       | -                                     |                                        | vccio                                  | ETM<br>DATA[01]                        | AD1IN[31]                   | AD1IN[17]<br>/<br>AD2IN[01] | AD1IN[16]<br>/<br>AD2IN[0] | AD2IN[16]                   | 13 |
| 12 | ECLK           | N2HET1<br>[04]    | EMIF_<br>ADDR[14] | N2HET2<br>[05]    | ETM<br>DATA[13] /<br>EMIF_nOE         | vccio                                 |                                       | vss                | VSS                | vcc                                   | VSS                                   | vss                                   |                                        | vccio                                  | ETM<br>DATA[0]                         | MIBSPI5<br>NCS[3]           | AD2IN[19]                   | AD2IN[18]                  | AD2IN[17]                   | 12 |
| 11 | N2HET1<br>[14] | N2HET1<br>[30]    | EMIF<br>ADDR[13]  | N2HET2<br>[06]    | ETM<br>DATA[14] /<br>EMIF_<br>nDQM[1] | vccio                                 |                                       | vss                | vss                | vss                                   | VSS                                   | vss                                   |                                        | VCCPLL                                 | ETM<br>TRACE<br>CTL                    | AD2IN[20]                   | AD2IN[21]                   | AD2IN[22]                  | AD2IN[23]                   | 11 |
| 10 | DCAN1TX        | DCAN1RX           | EMIF_<br>ADDR[12] | ePWM1B            | ETM<br>DATA[15] /<br>EMIF_<br>nDQM[0] | vcc                                   |                                       | vcc                | vss                | vss                                   | VSS                                   | vcc                                   |                                        | vcc                                    | ETM<br>TRACE<br>CLKOUT                 | AD2EVT                      | MIBSPI1<br>NCS[4]           | MIBSPI3<br>NCS[0]          | GIOB[3]                     | 10 |
| 9  | N2HET1<br>[27] | FRAY<br>TXEN2     | EMIF_<br>ADDR[11] | ePWM1A            | ETM<br>DATA[08] /<br>EMIF_<br>ADDR[5] | vcc                                   |                                       | vss                | vss                | vss                                   | VSS                                   | vss                                   |                                        | vccio                                  | ETM<br>TRACE<br>CLKIN                  | MDCLK                       | MIBSPI1<br>NCS[5]           | MIBSPI3<br>CLK             | MIBSPI3<br>NENA             | 9  |
| 8  | FRAYRX2        | FRAYTX2           | EMIF_<br>ADDR[10] | N2HET2[1]         | ETM<br>DATA[09] /<br>EMIF_<br>ADDR[4] | VCCP                                  |                                       | vss                | vss                | vcc                                   | VSS                                   | vss                                   |                                        | vccio                                  | ETM<br>DATA[31] /<br>EMIF_<br>DATA[15] | N2HET2<br>[23]              | MII_TXD<br>[0]              | MIBSPI3<br>SOMI            | MIBSPI3<br>SIMO             | 8  |
| 7  | LIN1RX         | LIN1TX            | EMIF_<br>ADDR[9]  | N2HET2<br>[2]     | ETM<br>DATA[10] /<br>EMIF_<br>ADDR[3] | vccio                                 |                                       |                    |                    |                                       |                                       |                                       |                                        | vccio                                  | ETM<br>DATA[30] /<br>EMIF_<br>DATA[14] | N2HET2<br>[22]              | MII_TX_<br>CLK              | N2HET1<br>[09]             | nPORRST                     | 7  |
| 6  | GIOA[4]        | MIBSPI5<br>NCS[1] | EMIF_<br>ADDR[8]  | N2HET2<br>[0]     | ETM<br>DATA[11] /<br>EMIF_<br>ADDR[2] | VCCIO                                 | vccio                                 | VCCIO              | VCCIO              | vcc                                   | vcc                                   | VCCIO                                 | VCCIO                                  | VCCIO                                  | ETM<br>DATA[29] /<br>EMIF_<br>DATA[13] | N2HET2<br>[21]              | MII_RX_<br>DV               | N2HET1<br>[05]             | MIBSPI5<br>NCS[2]           | 6  |
| 5  | GIOA[0]        | GIOA[5]           | EMIF_<br>ADDR[7]  | EMIF_<br>ADDR[1]  | ETM<br>DATA[20] /<br>EMIF_<br>DATA[4] | ETM<br>DATA[21] /<br>EMIF_<br>DATA[5] | ETM<br>DATA[22] /<br>EMIF_<br>DATA[6] | FLTP2              | FLTP1              | ETM<br>DATA[23] /<br>EMIF_<br>DATA[7] | ETM<br>DATA[24] /<br>EMIF_<br>DATA[8] | ETM<br>DATA[25] /<br>EMIF_<br>DATA[9] | ETM<br>DATA[26] /<br>EMIF_<br>DATA[10] | ETM<br>DATA[27] /<br>EMIF_<br>DATA[11] | ETM<br>DATA[28] /<br>EMIF_<br>DATA[12] | N2HET2<br>[20]              | MII_RX_<br>ER               | MIBSPI3<br>NCS[1]          | N2HET1<br>[02]              | 5  |
| 4  | N2HET1<br>[16] | N2HET1<br>[12]    | EMIF_<br>ADDR[6]  | EMIF_<br>ADDR[0]  | MII_TXEN                              | MDIO                                  | MII_TXD<br>[3]                        | N2HET1<br>[21]     | N2HET1<br>[23]     | N2HET2<br>[15]                        | N2HET2<br>[16]                        | N2HET2<br>[17]                        | N2HET2<br>[18]                         | N2HET2<br>[19]                         | EMIF_<br>nCAS                          | MII_<br>RXCLK               | MII_RXD<br>[0]              | MII_CRS                    | MII_COL                     | 4  |
| 3  | N2HET1<br>[29] | N2HET1<br>[22]    | MIBSPI3<br>NCS[3] | N2HET2<br>[12]    | N2HET1<br>[11]                        | MIBSPI1<br>NCS[1]                     | MIBSPI1<br>NCS[2]                     | GIOA[6]            | MIBSPI1<br>NCS[3]  | EMIF_<br>CLK                          | EMIF_<br>CKE                          | N2HET1<br>[25]                        | N2HET2<br>[7]                          | EMIF_<br>nWAIT                         | EMIF_<br>nRAS                          | MII_RXD<br>[1]              | MII_RXD<br>[2]              | MII_RXD<br>[3]             | N2HET1<br>[06]              | 3  |
| 2  | VSS            | MIBSPI3<br>NCS[2] | GIOA[1]           | N2HET2<br>[13]    | N2HET2<br>[3]                         | GIOB[2]                               | GIOB[5]                               | DCAN2TX            | GIOB[6]            | GIOB[1]                               | KELVIN_<br>GND                        | GIOB[0]                               | N2HET1<br>[13]                         | N2HET1<br>[20]                         | MIBSPI1<br>NCS[0]                      | MII_TXD<br>[2]              | TEST                        | N2HET1<br>[1]              | VSS                         | 2  |
| 1  | VSS            | VSS               | GIOA[2]           | N2HET2<br>[14]    | GIOA[3]                               | GIOB[7]                               | GIOB[4]                               | DCAN2RX            | N2HET1<br>[18]     | OSCIN                                 | OSCOUT                                | GIOA[7]                               | N2HET1<br>[15]                         | N2HET1<br>[24]                         | MII_TXD<br>[1]                         | N2HET1<br>[7]               | NHET1<br>[03]               | VSS                        | VSS                         | 1  |
|    | •              |                   | 6                 | D                 | E                                     | F                                     | 0                                     |                    |                    | IZ.                                   |                                       |                                       | NI                                     |                                        |                                        | -                           |                             | V                          | 14/                         |    |

#### Figure 3-1. TMS570LC4357-SEP Pinout Diagram

#### Table 3-1. TMS570LC4357-SEP SEL Voltage Bias Table

| Supply     | Bias   |
|------------|--------|
| VCCAD      | 5.25 V |
| VCCIO      | 3.6 V  |
| VCC (core) | 1.32 V |
| VSS        | GND    |



(1)

5

# **4 Irradiation Facility and Setup**

The heavy ion species used for the SEE studies on this product were provided and delivered by the TAMU Cyclotron Radiation Effects Facility [3] using a superconducting cyclotron and advanced electron cyclotron resonance (ECR) ion source. Ion beams are delivered with high uniformity over a 1-inch diameter, circular cross section area for the in-air station. Uniformity is achieved by means of magnetic defocusing. The intensity of the beam is regulated over a broad range spanning several orders of magnitude. For the bulk of these studies, ion fluxes between 10<sup>4</sup> and 10<sup>5</sup> ions/s-cm<sup>2</sup> were used to provide heavy ion fluences between 10<sup>6</sup> and 10<sup>7</sup> ions/cm<sup>2</sup>. For these experiments, Silver (<sup>47</sup>Ag) ions were used. Ion beam uniformity for all tests was in the range of 91% to 98%.

# **5 SEL Results**

During SEL characterization, the device was heated using forced hot air, maintaining the IC temperature at 125°C. The temperature was monitored by means of a K-type thermocouple attached as close to the IC as possible. The species used for the SEL testing was a silver ( $^{47}$ Ag) ion with an angle-of-incidence of 0° for an LET<sub>eff</sub> = 48 MeV-cm<sup>2</sup>/mg. The kinetic energy in the vacuum for this ion is 1.634 GeV (15-MeV/amu line). A flux of approximately 10<sup>5</sup> ions/cm<sup>2</sup>-s and a fluence of approximately 10<sup>7</sup> ions/cm<sup>2</sup> were used for {two} runs. The supply voltages are supplied externally at the recommended maximum voltage setting noted in Table 3-1. Run duration to achieve this fluence was approximately {2} minutes.

| Table 5-1. | TMS570LC | 4357-SEP | SEL | Conditions  |
|------------|----------|----------|-----|-------------|
|            |          |          |     | Contaitions |

| #Runs | Distance (mm) | Temperature<br>(°C) | lon              | Angle | Flux<br>(ions.cm <sup>2</sup> /mg) | Fluence<br>(#ions/cm <sup>2</sup> ) | LET <sub>eff</sub><br>(MeV.cm2/mg) |
|-------|---------------|---------------------|------------------|-------|------------------------------------|-------------------------------------|------------------------------------|
| {2}   | 40            | 125                 | <sup>47</sup> Ag | 0°    | 1.00E+05                           | 1.00E+07                            | 48                                 |

Figure 5-1 shows plots of the power supply current over time. No SEL events were observed for any of the runs.







| Supply    | Bias   |
|-----------|--------|
| VCCAD     | 5.25 V |
| VCCIO     | 3.6 V  |
| VCC(core) | 1.32 V |

No significant increases in current consistent with a latch-up event were detected Pre and Post Beam.

# 6 Summary

Radiation effects of Radiation Tolerant TMS570LC4357-SEP, Arm Cortex-R based microcontroller was studied. This device did not exhibit latch-up to  $LET_{eff}$  = 48 MeV-cm<sup>2</sup>/mg and T = 125°C.



# References

- 1. M. Shoga and D. Binder, "Theory of Single Event Latchup in Complementary Metal-Oxide Semiconductor Integrated Circuits", *IEEE Trans. Nulc. Sci., Vol.* 33, Dec. 1986, pp. 1714-1717.
- 2. G. Bruguier and J.M. Palau, "Single particle-induced latchup", *IEEE Trans. Nulc. Sci., Vol. 43(2)*, Mar. 1996, pp. 522-532.
- 3. TAMU Radiation Effects Facility website. http://cyclotron.tamu.edu/ref/
- 4. "The Stopping and Range of Ions in Matter" (SRIM) software simulation tools website. www.srim.org/ index.htm#SRIMMENU.
- 5. D.Kececioglu, "Reliability and Life Testing Handbook", Vol.1, PTR Prentice Hall, New Jersey, 1993, pp. 186-193.
- 6. ISDE CRÈME-MC website. https://creme.isde.vanderbilt.edu/CREME-MC
- 7. A. J. Tylka, J. H. Adams, P. R. Boberg, et al., "CREME96: A Revision of the Cosmic Ray Effects on Micro-Electronics Code", *IEEE Trans. Nulc. Sci., Vol.* 44(6), Dec. 1997, pp. 2150-2160.
- 8. A. J. Tylka, W. F. Dietrich, and P. R. Boberg, "Probability distributions of high-energy solar-heavy-ion fluxes from IMP-8: 1973-1996", *IEEE Trans. Nulc. Sci., Vol. 44*(6), Dec. 1997, pp. 2140-2149.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated