







**INA117** SBOS154B - SEPTEMBER 2000 - REVISED APRIL 2024

# **INA117 High Common-Mode Voltage Difference Amplifier**

#### 1 Features

Common-mode input range:  $\pm 200V$  ( $V_S = \pm 15V$ )

Protected inputs:

- ±500V Common-mode

±500V Differential

Unity gain: 0.05% gain error maximum

Nonlinearity: 0.001% maximum

CMRR: 70dB minimum

# 2 Applications

Single multi axis servo drives

Industrial machine and machine tools

Semiconductor test and ATE

Ultrasound scanner

# 3 Description

The INA117 is a precision unity-gain difference amplifier with very high common-mode input voltage range. The INA117 is a single monolithic IC consisting of a precision op amp and integrated thin-film resistor network. The device can accurately measure small differential voltages in the presence of commonmode signals up to ±200V. The INA117 inputs are protected from momentary common-mode or differential overloads up to ±500V.

In many applications, where galvanic isolation is not essential, the INA117 can replace isolation amplifiers. This design can eliminate costly isolated input-side power supplies and the associated ripple, noise, and quiescent current. The 0.001% nonlinearity and 200kHz bandwidth of the INA117 is superior to those of conventional isolation amplifiers.

The INA117 is available in 8-pin plastic mini-DIP and SO-8 surface-mount packages, specified for the -40°C to 85°C temperature range.

#### **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|--------------|------------------------|-----------------------------|--|--|
| INA117P      | P (DIP, 8)             | 6.35mm × 9.81mm             |  |  |
| INA117KU     | D (SOIC, 8)            | 3.91mm × 4.9mm              |  |  |
| INA117KU/2K5 | D (3010, 6)            | 3.9 111111 ^ 4.911111       |  |  |

- (1) For more information, see Section 10.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**INA117 D Package Top View** 



## **Table of Contents**

| 1 Features                           | 1 | 7.1 Application Information                          | 7  |
|--------------------------------------|---|------------------------------------------------------|----|
| 2 Applications                       | 1 | 8 Device and Documentation Support                   | 17 |
| 3 Description                        | 1 | 8.1 Documentation Support                            | 17 |
| 4 Pin Configuration and Functions    | 2 | 8.2 Receiving Notification of Documentation Updates. | 17 |
| 5 Specifications                     | 3 | 8.3 Support Resources                                | 17 |
| 5.1 Absolute Maximum Ratings         | 3 | 8.4 Trademarks                                       | 17 |
| 5.2 ESD Ratings                      | 3 | 8.5 Electrostatic Discharge Caution                  | 17 |
| 5.3 Recommended Operating Conditions | 3 | 8.6 Glossary                                         | 17 |
| 5.4 Thermal Information              |   | 9 Revision History                                   |    |
| 5.5 Electrical Characteristics       | 4 | 10 Mechanical, Packaging, and Orderable              |    |
| 6 Typical Characteristics            | 5 | Information                                          | 18 |
| 7 Application and Implementation     |   |                                                      |    |

# 4 Pin Configuration and Functions



Figure 4-1. DIP/SO INA117P, KU Top View

**Table 4-1. Pin Functions** 

| P                | PIN |                     | DESCRIPTION                                              |
|------------------|-----|---------------------|----------------------------------------------------------|
| NAME             | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                              |
| -In              | 2   | I                   | Inverting input.                                         |
| +In              | 3   | I                   | Non-inverting input.                                     |
| NC               | 8   | _                   | No internal connection. Can be grounded or disconnected. |
| Output           | 6   | 0                   | Output of the amplifier.                                 |
| Ref <sub>A</sub> | 5   | I                   | Reference A.                                             |
| Ref <sub>B</sub> | 1   | I                   | Reference B.                                             |
| V-               | 4   | Р                   | Negative power supply.                                   |
| V+               | 7   | Р                   | Positive power supply.                                   |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                         |                                  | MIN        | MAX  | UNIT |
|------------------|-------------------------|----------------------------------|------------|------|------|
| Vs               |                         | Dual supply, $V_S = (V+) - (V-)$ |            | ±22  | V    |
|                  | Cignal input pina       | Continuous                       |            | ±200 | V    |
|                  | Signal input pins       | Peak (0.1s)                      |            | ±500 | V    |
|                  | Output short-circuit(2) |                                  | Continuous |      |      |
| T <sub>A</sub>   | Operating temperature   |                                  | -40        | 85   | °C   |
| T <sub>stg</sub> | Storage temperature     |                                  | -55        | 125  | °C   |
|                  | Junction temperature    |                                  |            | 150  | °C   |
|                  | Lead temperature (sold  | ering, 10s)                      |            | 300  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1500 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                |                       |               | MIN | TYP | MAX | UNIT |
|----------------|-----------------------|---------------|-----|-----|-----|------|
| V              | Supply voltage        | Single-supply | 10  | 30  | 36  | \/   |
| V <sub>S</sub> | Supply voltage        | Dual-supply   | ±5  | ±15 | ±18 | V    |
| T <sub>A</sub> | Specified temperature |               | -40 |     | 85  | °C   |

#### 5.4 Thermal Information

|               |                                        | INA117   | INA117   |      |
|---------------|----------------------------------------|----------|----------|------|
|               | THERMAL METRIC <sup>(1)</sup>          | D (SOIC) | P (PDIP) | UNIT |
|               |                                        | 8 PINS   | 8 PINS   |      |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance | 150      | 80       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

<sup>(2)</sup> Short-circuit to V<sub>S</sub> / 2.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



## **5.5 Electrical Characteristics**

at  $T_A$  = 25°C,  $V_S$  = ±15V,  $R_L$  = 10k $\Omega$ ,  $V_{REF}$  = 0V,  $V_{CM}$  =  $V_S/2$ , and G = 1 (unless otherwise noted)

|                | PARAMETER                        | TEST CONDITIONS                            | TEST CONDITIONS                | MIN  | TYP     | MAX    | UNIT               |
|----------------|----------------------------------|--------------------------------------------|--------------------------------|------|---------|--------|--------------------|
| INPUT          |                                  |                                            |                                |      |         |        |                    |
| .,             | 0" 1 "                           | RTO (P package)                            |                                |      | 120     | 1000   | μV                 |
| Vos            | Offset voltage                   | RTO (KU package)                           |                                |      | 600     | 2000   | μV                 |
|                | Offset voltage drift             | RTO, T <sub>A</sub> = -40°C to 85°C        |                                |      | 8.5     |        | μV/°C              |
|                | Long term drift                  |                                            |                                |      | 200     |        | μV/mo              |
| PSRR           | Power-supply rejection ratio     | RTO, V <sub>S</sub> = ±5V to ±18V          |                                | 74   | 90      |        | dB                 |
|                | Common-mode voltage (1)          |                                            |                                | -200 |         | 200    | V                  |
|                | Differential voltage             |                                            |                                | -10  |         | 10     | V                  |
|                |                                  | DC \/ = 200\/ to 200\/                     |                                | 70   | 80      |        |                    |
| CMRR           | Common-mode voltage rejection    | DC, $V_{CM} = -200V$ to 200V               | T <sub>A</sub> = -40°C to 85°C |      | 75      |        | dB                 |
|                |                                  | AC, 60Hz, $V_{CM} = -200V$ to 2            | 00V                            | 66   | 80      |        |                    |
|                | Differential input impedance     |                                            |                                |      | 800     |        | kΩ                 |
|                | Common-mode input impedance      |                                            |                                |      | 200     |        | K12                |
| NOISE          |                                  |                                            | <u> </u>                       |      |         |        |                    |
| _              | \/-lt                            | RTO, f <sub>B</sub> = 0.1Hz to 10Hz        |                                |      | 25      |        | $\mu V_{PP}$       |
| e <sub>N</sub> | Voltage noise                    | RTO, f = 1kHz                              |                                |      | 550     |        | nV/√ <del>Hz</del> |
| GAIN           |                                  |                                            |                                |      |         |        |                    |
| GE             | Gain error                       |                                            |                                |      | ±0.01   | ±0.05  | %                  |
|                | Gain error drift                 | $T_A = -40$ °C to 85°C                     |                                |      | ±2      |        | ppm/°C             |
|                | Gain nonlinearity <sup>(2)</sup> |                                            |                                |      | ±0.0005 | ±0.001 | % of FSR           |
| OUTPU          | Т                                |                                            |                                | ·    |         |        |                    |
|                | Output voltage                   | I <sub>O</sub> = 20mA, –5mA                |                                | 10   | 12      |        | V                  |
|                | Output impedance                 |                                            |                                |      | 0.01    |        | Ω                  |
| C <sub>L</sub> | Load capacitance                 | Stable operation                           |                                |      | 1       |        | nF                 |
|                | Short-circuit current            | Continuous to V <sub>S</sub> /2            |                                |      | 49, –13 |        | mA                 |
| FREQU          | ENCY RESPONSE                    |                                            |                                |      |         |        |                    |
| BW             | Bandwidth, –3dB                  |                                            |                                |      | 200     |        | kHz                |
|                | Full power bandwidth             | $V_O = 20V_{pp}$                           |                                | 30   |         |        | kHz                |
| SR             | Slew rate                        |                                            |                                | 1.7  | 2.6     |        | V/µs               |
|                |                                  | To 0.1%,                                   | V <sub>O</sub> = 10V step      |      | 6.5     |        |                    |
| ts             | Settling time                    | To 0.01%                                   | V <sub>O</sub> = 10V step      |      | 10      |        | μs                 |
|                |                                  | $V_{CM} = 10V \text{ step}, V_{DIFF} = 0V$ |                                |      | 4.5     |        |                    |
| POWER          | SUPPLY                           | T                                          |                                |      |         | -      |                    |
| lQ             | Quiescent current                | V <sub>IN</sub> = 0V                       |                                |      | 1.5     | ±2     | mA                 |

<sup>(1)</sup> Input common-mode voltage varies with output voltage; see *Typical Characteristics*.

<sup>(2)</sup> Specified by wafer test.



# **6 Typical Characteristics**



Figure 6-1. Common-mode Rejection vs Frequency



Figure 6-3. Positive Common-mode Voltage Range vs Positive Power-supply Voltage



Figure 6-5. Small Signal Step Response  $C_L = 0pF$ 



Figure 6-2. Power-supply Rejection vs Frequency



Figure 6-4. Negative Common-mode Voltage Range vs Negative Power-supply Voltage



Figure 6-6. Small Signal Step Response  $C_L$  = 1000pF



# **6 Typical Characteristics (continued)**





# 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

Figure 7-1 shows the basic connections required for operation.

Applications with noisy or high-impedance power-supply lines can require decoupling capacitors close to the device pins.

The output voltage is equal to the differential input voltage between pins 2 and 3. The common mode input voltage is rejected.



Figure 7-1. Basic Power and Signal Connections

#### 7.1.1 Common-mode Rejection

Common-mode rejection (CMR) of the INA117 is dependent on the input resistor network, which is laser-trimmed for accurate ratio matching. To maintain high CMR, having low source impedances is important for driving the two inputs. A  $75\Omega$  resistance in series with pin 2 or 3 decreases CMR from 86dB to 72dB.

Resistance in series with the reference pins also degrades CMR. A  $4\Omega$  resistance in series with pin 1 or 5 decreases CMRR from 86dB to 72dB.

Most applications do not require trimming. Figure 7-2 and Figure 7-3 show optional circuits that can be used for trimming offset voltage and common-mode rejection.



#### 7.1.2 Transfer Function

Most applications use the INA117 as a simple unity-gain difference amplifier. The transfer function is:

$$V_0 = V_3 - V_2$$

 $V_3$  and  $V_2$  are the voltages at pins 3 and 2.



Figure 7-2. Offset Voltage Trim Circuits

Some applications, however, apply voltages to the reference terminals (pins 1 and 5). A more complete transfer function is:

$$V_0 = V_3 - V_2 + 19 \times V_5 - 18 \times V_1$$

 $V_5$  and  $V_1$  are the voltages at pins 5 and 1.

#### 7.1.3 Measuring Current

The INA117 can be used to measure a current by sensing the voltage drop across a series resistor,  $R_S$ . Figure 7-4 shows the INA117 used to measure the supply currents of a device under test. The circuit in Figure 7-5 measures the output current of a power supply. If the power supply has a sense connection, the power supply can be connected to the output side of  $R_S$  to eliminate the voltage-drop error. Another common application is current-to-voltage conversion, as shown in Figure 7-6.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 7-3. CMR Trim Circuit



Figure 7-4. Measuring Supply Currents of Device Under Test



 $^{\star}R_{C}$  not needed if  $R_{S}$  is less than  $20\Omega$  – see text.

Figure 7-5. Measuring Power Supply Output Current





Figure 7-6. Current to Voltage Converter

In all cases, the sense resistor imbalances the input resistor matching of the INA117, degrading the CMR. Also, the input impedance of the INA117 loads  $R_S$ , causing gain error in the voltage-to-current conversion. Both of these errors can be easily corrected.

The CMR error can be corrected with the addition of a compensation resistor,  $R_C$ , equal in value to  $R_S$  as shown in Figure 7-4, Figure 7-5, and Figure 7-6. If  $R_S$  is less than  $20\Omega$ , the degradation in CMR is negligible and  $R_C$  can be omitted. If  $R_S$  is larger than approximately  $2k\Omega$ , trimming  $R_C$  can be required to achieve greater than 86dB CMR. This trim is because the actual INA117 input impedances have 1% typical mismatch. If  $R_S$  is more than approximately  $100\Omega$ , the gain error is greater than the 0.05% specification of the INA117. This gain error can be corrected by slightly increasing the value of  $R_S$ . The corrected value,  $R_S$ ', can be calculated by:

$$R'_{S} = \frac{R_{S} \times 380k\Omega}{380k\Omega - R_{S}} \tag{1}$$

Example: For a 1V/mA transfer function, the nominal, uncorrected value for  $R_S$  is  $1k\Omega$ . A slightly larger value,  $R_S$ ' =  $1002.6\Omega$ , compensates for the gain error due to loading.

The  $380k\Omega$  term in the equation for R<sub>S</sub>' has a tolerance of  $\pm 25\%$ , so sense resistors above approximately  $400\Omega$  can require trimming to achieve gain accuracy better than 0.05%.

Of course, if a buffer amplifier is added as shown in Figure 7-7, both inputs see a low source impedance, and the sense resistor is not loaded. As a result, there is no gain error or CMR degradation. The buffer amplifier

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

can operate as a unity gain buffer or as an amplifier with non-inverting gain. Gain added ahead of the INA117 improves both CMR and signal-to-noise. Added gain also allows a lower voltage drop across the sense resistor. The OPA1013 is a good choice for the buffer amplifier since both the input and output can swing close to the negative power supply.



Figure 7-7. Current Sensing With Input Buffer

Figure 7-8 shows very high input impedance buffer used to measure low leakage currents. Here, the buffer operational amplifier is powered with an isolated, split-voltage power supply. Using an isolated power supply allows full ±200V common-mode input range.

#### 7.1.4 Noise Performance

The noise performance of the INA117 is dominated by the internal resistor network. The thermal or Johnson noise of these resistors produces approximately  $550 \text{nV}/\sqrt{\text{Hz}}$  noise. The internal op amp contributes virtually no excess noise at frequencies above 100Hz.

Many applications can be satisfied with less than the full 200kHz bandwidth of the INA117. In these cases, the noise can be reduced with a low-pass filter on the output. The two- pole filter shown in Figure 7-9 limits bandwidth to 1kHz and reduces noise by more than 15:1. Since the INA117 has a 1/f noise corner frequency of approximately 100Hz, a cutoff frequency below 100Hz does not further reduce noise.





Figure 7-8. Leakage Current Measurement Circuit



Figure 7-9. Output Filter for Noise Reduction



Figure 7-10. Summing  $\mathbf{V}_{\mathbf{X}}$  in Output

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated





Figure 7-11. Common-mode Voltage Monitoring





Figure 7-12. Offsetting or Boosting Common-mode Voltage Range for Reduced Power-supply Voltage Operation





Figure 7-13. Battery Cell Voltage Monitor





Figure 7-14. Measuring Amplifier Load Current



Figure 7-15. AC-coupled INA117

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## **8 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

- · Texas Instruments, Precision labs series: Instrumentation amplifier, videos
- Texas Instruments, INA149 High common mode voltage difference amplifier, data sheet
- Texas Instruments, Supporting High Voltage Common Mode Using Difference Amplifier, application brief

# 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Revision A (November 2000) to Revision B (April 2024)                                                                                                                                                                                                                      | Page         |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •  | Updated the formatting for tables, figures, and cross-references throughout the document                                                                                                                                                                                               | 1            |
| •  | Deleted information about the INA117AM and INA117SM variants throughout this document                                                                                                                                                                                                  |              |
| •  | Changed pin 8 from "Comp" to "NC" in the Description and Pin Configuration and Functions sections                                                                                                                                                                                      |              |
| •  | Added Package Information table to the Description section                                                                                                                                                                                                                             |              |
| •  | Added Pin Functions table                                                                                                                                                                                                                                                              | 2            |
| •  | Added ESD Ratings table                                                                                                                                                                                                                                                                |              |
| •  | Added single supply specification to Recommended Operating Conditions                                                                                                                                                                                                                  | 3            |
| •  | Added specified temperature range to Recommended Operating Conditions                                                                                                                                                                                                                  | 3            |
| •  | Added VREF = 0V, VCM = VS/2, and G = 1 to "unless otherwise noted" conditions in <i>Electrical Characteristics</i> and <i>Typical Characteristics</i> for clarity                                                                                                                      | 4            |
| •  | Changed parameter from "Offset voltage vs Temperature" to "Offset voltage drift" in Electrical Character                                                                                                                                                                               | ristics<br>4 |
| •  | Added test condition of "TA = -40°C to +85°C" for "Offset voltage drift" in <i>Electrical Characteristics</i>                                                                                                                                                                          | 4            |
| •  | Changed parameter from "Offset Voltage vs Power Supply" to "Power-supply rejection ratio" in <i>Electrica Characteristics</i>                                                                                                                                                          |              |
| •  | Added test condition of "TA = -40°C to +85°C" for "CMRR" in <i>Electrical Characteristics</i>                                                                                                                                                                                          | 4            |
| •  | Changed "Common-mode input impedance" typical value from $400k\Omega$ to $200k\Omega$ in <i>Electrical Characteric</i> Added test condition "TA = $-40$ °C to $+85$ °C" for "Gain error vs temperature" in <i>Electrical Characteristics</i> renamed to "Gain error drift" for clarity |              |
|    | Changed "Gain nonlinearity" typical value from 0.0002% to 0.0005% in <i>Electrical Characteristics</i>                                                                                                                                                                                 | 4            |
|    | Added test condition "Continuous to V <sub>S</sub> /2" to Short-circuit current specification in <i>Electrical Characteristic</i>                                                                                                                                                      | ice          |
| -  | for clarity                                                                                                                                                                                                                                                                            | 103<br>1     |
|    | Change minimum Slew rate from 2V/µs to 1.7V/µs in <i>Electrical Characteristics</i>                                                                                                                                                                                                    |              |
| •  | Deleted redundant voltage range, operating temperature range, and specification temperature range specifications from <i>Electrical Characteristics</i>                                                                                                                                | _            |
|    | Deleted Reducing Differential Gain application circuit figure                                                                                                                                                                                                                          |              |
| •  | Added Documentation Support and Related Documentation sections                                                                                                                                                                                                                         |              |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: INA117



www.ti.com 6-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| INA117AM         | NRND    | TO-99        | LMC                | 8    | 20             | RoHS & Green | Call TI                       | N / A for Pkg Type  |              | INA117AM                |         |
| INA117BM         | ACTIVE  | TO-99        | LMC                | 8    | 20             | RoHS & Green | Call TI                       | N / A for Pkg Type  |              | INA117BM                | Samples |
| INA117KU         | ACTIVE  | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | INA<br>117KU<br>2       | Samples |
| INA117KU/2K5     | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |              | INA<br>117KU<br>2       | Samples |
| INA117KU/2K5G4   | LIFEBUY | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |              | INA<br>117KU<br>2       |         |
| INA117P          | ACTIVE  | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  |              | INA117P                 | Samples |
| INA117SM         | NRND    | TO-99        | LMC                | 8    | 20             | RoHS & Green | AU                            | N / A for Pkg Type  |              | INA117SM                |         |
| INA117SMQ        | NRND    | TO-99        | LMC                | 8    | 20             | RoHS & Green | AU                            | N / A for Pkg Type  |              | INA117SMQ               |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2024

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA117KU/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 13-Dec-2023



### \*All dimensions are nominal

| Ì | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | INA117KU/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Dec-2023

## **TUBE**



\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| INA117AM  | LMC          | TO-CAN       | 8    | 20  | 532.13 | 21.59  | 889    | NA     |
| INA117BM  | LMC          | TO-CAN       | 8    | 20  | 532.13 | 21.59  | 889    | NA     |
| INA117KU  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA117P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| INA117SM  | LMC          | TO-CAN       | 8    | 20  | 532.13 | 21.59  | 889    | NA     |
| INA117SMQ | LMC          | TO-CAN       | 8    | 20  | 532.13 | 21.59  | 889    | NA     |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated