









TPA6211A1-Q1 SBOS555F - JUNE 2011 - REVISED FEBRUARY 2024

# TPA6211A1-Q1 3.1-W Mono Fully Differential Audio Power Amplifier

#### 1 Features

- Qualified for automotive applications
  - Temperature Grade 2: –40°C to 105°C T<sub>△</sub>
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C6
- 3.1W into  $3\Omega$  from a 5V supply at THD = 10% (typical)
- Low supply current: 4mA (typical) at 5V
- Shutdown current: 0.01µA (typical)
- Fast startup with minimal pop
- Only three external components
  - Improved PSRR (–80dB) and wide supply voltage (2.5V to 5.5V) for direct battery operation
  - Fully differential design reduces RF rectification
  - 63dB CMRR Eliminates two input coupling capacitors

# 2 Applications

- Automotive audio
- Emergency calls
- **Driver notifications**
- Cluster chimes

# 3 Description

The TPA6211A1-Q1 device is a 3.1W mono fullydifferential amplifier designed to drive a speaker with at least  $3\Omega$  impedance while consuming only 20mm<sup>2</sup> total printed-circuit board (PCB) area in most applications. The device operates from 2.5V to 5.5V, drawing only 4mA of quiescent supply current. The TPA6211A1-Q1 device is available in the spacesaving 8-pin HVSSOP package.

The device includes features such as a -80dB supply voltage rejection from 20Hz to 2kHz, improved RFrectification immunity, small PCB area, and a fast start-up with minimal pop makes the TPA6211A1-Q1 device an excellent choice for emergency call applications. Additionally, the device supports lowpower needs in infotainment and cluster applications, such as cluster chimes or driver notification.

#### Device Information<sup>(1)</sup>

| PART<br>NUMBER   | PACKAGE    | PACKAGE |                    | BODY SIZE<br>(NOM) |
|------------------|------------|---------|--------------------|--------------------|
| TPA6211A1-<br>Q1 | HVSSOP (8) |         | 3.00mm ×<br>3.00mm |                    |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



C(BYPASS) is optional

**Application Circuit** 



# **Table of Contents**

| 1 Features                           | 1 | 6.3 Feature Description                              | 13   |
|--------------------------------------|---|------------------------------------------------------|------|
| 2 Applications                       | 1 | 6.4 Device Functional Modes                          |      |
| 3 Description                        |   | 7 Application and Implementation                     | 19   |
| 4 Pin Configuration and Functions    |   | 7.1 Application Information                          | . 19 |
| Pin Functions                        |   | 7.2 Typical Applications                             |      |
| 4.1 DAPPER                           | 3 | 8 Power Supply Recommendations                       | 25   |
| 5 Specifications                     | 4 | 8.1 Power Supply Decoupling Capacitor                |      |
| 5.1 Absolute Maximum Ratings         |   | 9 Layout                                             |      |
| 5.2 ESD Ratings                      |   | 9.1 Layout Guidelines                                |      |
| 5.3 Recommended Operating Conditions |   | 9.2 Layout Example                                   |      |
| 5.4 Thermal Information              |   | 10 Device and Documentation Support                  |      |
| 5.5 Electrical Characteristics       | 4 | 10.1 Receiving Notification of Documentation Updates |      |
| 5.6 Operating Characteristics        | 6 | 10.2 Community Resources                             |      |
| 5.7 Dissipation Ratings              |   | 10.3 Trademarks                                      |      |
| 6 Detailed Description               |   | 11 Revision History                                  | . 27 |
| 6.1 Overview                         |   | 12 Mechanical, Packaging, and Orderable              |      |
| 6.2 Functional Block Diagram         |   | Information                                          | 28   |
| ŭ                                    |   |                                                      |      |

# **4 Pin Configuration and Functions**



Figure 4-1. DGN Package 8-Pin HVSSOP Top View

### **Pin Functions**

| PIN             | PIN |     | DESCRIPTION                                                                                                    |
|-----------------|-----|-----|----------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                    |
| BYPASS          | 2   | I   | Mid-supply voltage, adding a bypass capacitor improves PSRR                                                    |
| GND             | 7   | I   | High-current ground                                                                                            |
| IN-             | 4   | 1   | Negative differential input                                                                                    |
| IN+             | 3   | 1   | Positive differential input                                                                                    |
| SHUTDOWN        | 1   | 1   | Shutdown pin (active low logic)                                                                                |
| Thermal Pad     | _   | _   | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |
| V <sub>DD</sub> | 6   | I   | Power supply                                                                                                   |
| V <sub>O+</sub> | 5   | 0   | Positive BTL output                                                                                            |
| V <sub>O-</sub> | 8   | 0   | Negative BTL output                                                                                            |

# **4.1 DAPPER**

| NAME             | NO. | TYPE | DESCRIPTION                                                                                                    |
|------------------|-----|------|----------------------------------------------------------------------------------------------------------------|
| BYPASS           | 2   | I    | Mid-supply voltage, adding a bypass capacitor improves PSRR                                                    |
| GND              | 7   | I    | High-current ground                                                                                            |
| IN-              | 4   | I    | Negative differential input                                                                                    |
| IN+              | 3   | I    | Positive differential input                                                                                    |
| SHUTDO<br>WN     | 1   | I    | Shutdown pin (active low logic)                                                                                |
| $V_{DD}$         | 6   | I    | Power supply                                                                                                   |
| V <sub>O+</sub>  | 5   | 0    | Positive BTL output                                                                                            |
| V <sub>O</sub> _ | 8   | 0    | Negative BTL output                                                                                            |
| Thermal<br>Pad   | _   | _    | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                                        |     |                 | MIN  | MAX                     | UNIT |
|--------------------------------------------------------|-----|-----------------|------|-------------------------|------|
| Supply voltage, V <sub>DD</sub>                        |     |                 | -0.3 | 6                       | V    |
| Input voltage, V <sub>I</sub>                          |     |                 | -0.3 | V <sub>DD</sub> + 0.3 V | V    |
| Continuous total power dissipation                     |     | See Section 5.7 |      |                         |      |
| Lead temperature 1.6 mm (1/16 lnch) from case for 10 s | DGN |                 |      | 260                     | °C   |
| Operating free-air temperature, T <sub>A</sub>         |     |                 | -40  | 105                     | °C   |
| Junction temperature, T <sub>J</sub>                   |     |                 | -40  | 150                     | °C   |
| Storage temperature, T <sub>stg</sub>                  |     |                 | -65  | 150                     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 5.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                                            |                                                         |                                              | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | \/    |      |
|                                            | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±500  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 5.3 Recommended Operating Conditions

|                 |                                |          | MIN  | MAX | UNIT |
|-----------------|--------------------------------|----------|------|-----|------|
| $V_{DD}$        | Supply voltage                 |          | 2.5  | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       | SHUTDOWN | 1.55 |     | V    |
| V <sub>IL</sub> | Low-level input voltage        | SHUTDOWN |      | 0.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature |          | -40  | 105 | °C   |

#### 5.4 Thermal Information

|                        |                                              | TPA6211A1-Q1 |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DGN (HVSSOP) | UNIT |
|                        |                                              | 8 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 71.7         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 55.9         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 44.9         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 3.7          | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 44.7         | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 19.6         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 5.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER       |                                                 | TEST CONDITIONS                                                          | MIN | TYP | MAX            | UNIT |
|-----------------|-------------------------------------------------|--------------------------------------------------------------------------|-----|-----|----------------|------|
| Vos             | Output offset voltage (measured differentially) | V <sub>I</sub> = 0-V differential, Gain = 1 V/V, V <sub>DD</sub> = 5.5 V | -9  | 0.3 | 9              | mV   |
| PSRR            | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                         |     | -85 | -60            | dB   |
| V <sub>IC</sub> | Common mode input range                         | V <sub>DD</sub> = 2.5 V to 5.5 V                                         | 0.5 |     | $V_{DD} - 0.8$ | V    |



 $T_A = 25^{\circ}C$ 

|                   | PARAMETER                          | TEST CONDITIONS                                                                                                     |                                                           | MIN                                              | TYP                                              | MAX                                              | UNIT |
|-------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------|
| CMDD              | O                                  | V <sub>DD</sub> = 5.5 V, V <sub>IC</sub> = 0.5 V to 4.7 V                                                           | V <sub>DD</sub> = 5.5 V, V <sub>IC</sub> = 0.5 V to 4.7 V |                                                  | -63                                              | -40                                              | -ID  |
| CMRR              | Common mode rejection ratio        | V <sub>DD</sub> = 2.5 V, V <sub>IC</sub> = 0.5 V to 1.7 V                                                           |                                                           |                                                  | -63                                              | -40                                              | dB   |
|                   |                                    |                                                                                                                     | V <sub>DD</sub> = 5.5 V                                   |                                                  | 0.45                                             |                                                  |      |
|                   | Low-output swing                   | $R_L = 4 \Omega$ , $V_{IN+} = V_{DD}$ , $V_{IN+} = 0 V$ ,<br>$V_{IN-} = 0 V$ or $V_{IN-} = 0 V$                     | V <sub>DD</sub> = 3.6 V                                   |                                                  | 0.37                                             |                                                  | V    |
|                   |                                    | Cam 1 v/v, v <sub>IN</sub> 0 v or v <sub>IN</sub> v <sub>DD</sub>                                                   | V <sub>DD</sub> = 2.5 V                                   |                                                  | 0.26                                             | 0.4                                              |      |
|                   |                                    |                                                                                                                     | V <sub>DD</sub> = 5.5 V                                   |                                                  | 4.95                                             |                                                  |      |
|                   | High-output swing                  | $R_L = 4 \Omega$ , $V_{IN+} = V_{DD}$ , $V_{IN-} = V_{DD}$ ,<br>$Gain = 1 V/V$ , $V_{IN-} = 0 V$ or $V_{IN+} = 0 V$ | V <sub>DD</sub> = 3.6 V                                   |                                                  | 3.18                                             |                                                  | V    |
|                   |                                    | Sam 1 474, 4 M2 8 4 51 4 M4 8 4                                                                                     | V <sub>DD</sub> = 2.5 V                                   | 2                                                | 2.13                                             |                                                  |      |
| I <sub>IH</sub>   | High-level input current, shutdown | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 5.8 V                                                                     |                                                           |                                                  | 58                                               | 100                                              | μA   |
|                   | Low-level input current, shutdown  | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = -0.3 V                                                                    |                                                           |                                                  | 3                                                | 100                                              | μA   |
| IQ                | Quiescent current                  | V <sub>DD</sub> = 2.5 V to 5.5 V, no load                                                                           |                                                           |                                                  | 4                                                | 5                                                | mA   |
| I <sub>(SD)</sub> | Supply current                     | V <sub>SHUTDOWN</sub> ≤ 0.5 V, V <sub>DD</sub> = 2.5 V to 5.5 \                                                     | /, R <sub>L</sub> = 4 Ω                                   |                                                  | 0.01                                             | 1                                                | μA   |
|                   | Gain                               | R <sub>L</sub> = 4 Ω                                                                                                |                                                           | $\frac{38 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $\frac{40 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $\frac{42 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | V/V  |
|                   | Resistance from shutdown to GND    |                                                                                                                     |                                                           |                                                  | 100                                              |                                                  | kΩ   |



# **5.6 Operating Characteristics**

 $T_A = 25$ °C, Gain = 1 V/V

|                  | PARAMETER                            |                                                | TEST CONDITIO                                                                     | NS                         | MIN | TYP    | MAX | UNIT          |
|------------------|--------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------|-----|--------|-----|---------------|
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 5 V      |     | 2.45   |     |               |
|                  |                                      | THD + N = 1%, f = 1                            | THD + N = 1%, f = 1 kHz, $R_L$ = 3 Ω                                              |                            |     | 1.22   |     |               |
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 2.5 V    |     | 0.49   |     |               |
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 5 V      |     | 2.22   |     |               |
| Po               | Output power                         | THD + N = 1%, f = 1                            | kHz, $R_L = 4 \Omega$                                                             | V <sub>DD</sub> = 3.6 V    |     | 1.1    |     | W             |
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 2.5 V    |     | 0.47   |     |               |
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 5 V      |     | 1.36   |     |               |
|                  |                                      | THD + N = 1%, f = 1                            | kHz, $R_L = 8 \Omega$                                                             | V <sub>DD</sub> = 3.6 V    |     | 0.72   |     |               |
|                  |                                      |                                                |                                                                                   | V <sub>DD</sub> = 2.5 V    |     | 0.33   |     |               |
|                  |                                      |                                                | P <sub>O</sub> = 2 W, V <sub>DD</sub> :                                           | = 5 V                      |     | 0.045% |     |               |
|                  | Total harmonic distortion plus noise | $f = 1 \text{ kHz}, R_L = 3 \Omega$            | P <sub>O</sub> = 1 W, V <sub>DD</sub> :                                           | = 3.6 V                    |     | 0.05%  |     |               |
|                  |                                      |                                                | P <sub>O</sub> = 300 mW, V <sub>DD</sub> = 2.5 V                                  |                            |     | 0.06%  |     |               |
|                  |                                      |                                                | P <sub>O</sub> = 1.8 W, V <sub>DI</sub>                                           | <sub>D</sub> = 5 V         |     | 0.03%  |     |               |
| THD+N            |                                      | $f = 1 \text{ kHz}, R_L = 4 \Omega$            | P <sub>O</sub> = 0.7 W, V <sub>DD</sub> = 3.6 V                                   |                            |     | 0.03%  |     |               |
|                  |                                      |                                                | P <sub>O</sub> = 300 mW, V <sub>DD</sub> = 2.5 V                                  |                            |     | 0.04%  |     |               |
|                  |                                      | P <sub>O</sub> = 1 W, '                        |                                                                                   | 1 W, V <sub>DD</sub> = 5 V |     | 0.02%  |     |               |
|                  |                                      | $f = 1 \text{ kHz}, R_L = 8 \Omega$            | $f = 1 \text{ kHz}, R_L = 8 \Omega$ $P_O = 0.5 \text{ W}, V_{DD} = 3.6 \text{ V}$ |                            |     | 0.02%  |     |               |
|                  |                                      |                                                | P <sub>O</sub> = 200 mW, V <sub>DD</sub> = 2.5 V                                  |                            |     | 0.03%  |     |               |
|                  | C                                    | V <sub>DD</sub> = 3.6 V, Inputs A              | .C-grounded with                                                                  | f = 217 Hz                 |     | -80    |     | dB            |
| k <sub>SVR</sub> | Supply ripple rejection ratio        | $C_1 = 2 \mu F$ , $V_{RIPPLE} = 2$             | 200 mV <sub>pp</sub>                                                              | f = 20 Hz to 20 kHz        |     | -70    |     | ав            |
| SNR              | Signal-to-noise ratio                | V <sub>DD</sub> = 5 V, P <sub>O</sub> = 2 W,   | $R_L = 4 \Omega$                                                                  |                            |     | 105    |     | dB            |
| .,               | 0.4411                               | V <sub>DD</sub> = 3.6 V, f = 20 H;             | z to 20 kHz,                                                                      | No weighting               | ,   | 15     |     |               |
| V <sub>n</sub>   | Output voltage noise                 | itage noise                                    |                                                                                   | A weighting                |     | 12     |     | $\mu V_{RMS}$ |
| CMRR             | Common mode rejection ratio          | V <sub>DD</sub> = 3.6 V, V <sub>IC</sub> = 1 V | V <sub>pp</sub>                                                                   | f = 217 Hz                 |     | -65    |     | dB            |
| Z <sub>I</sub>   | Input impedance                      |                                                | - ""                                                                              |                            | 38  | 40     | 44  | kΩ            |
|                  | Start up time from shutdour          | V <sub>DD</sub> = 3.6 V, No C <sub>BYF</sub>   | PASS                                                                              |                            |     | 4      |     | μs            |
|                  | Start-up time from shutdown          | V <sub>DD</sub> = 3.6 V, C <sub>BYPASS</sub>   | ; = 0.1 μF                                                                        |                            |     | 27     |     | ms            |

# 5.7 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR <sup>(1)</sup> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|-----------------------------------|---------------------------------------|---------------------------------------|--|
| DGN     | 2.13 W                                | 17.1 mW/°C                        | 1.36 W                                | 1.11 W                                |  |

(1) Derating factor based on High-k board layout.

# **Typical Characteristics**

Table 5-1. Table of Graphs

|                                   |                              | FIGURE                                                        |
|-----------------------------------|------------------------------|---------------------------------------------------------------|
| Output nouse                      | vs Supply voltage            | Figure 5-1                                                    |
| Output power                      | vs Load resistance           | Figure 5-2                                                    |
| Power dissipation                 | vs Output power              | Figure 5-3, Figure 5-4                                        |
|                                   | vs Output power              | Figure 5-5, Figure 5-6, Figure 5-7                            |
| Total harmonic distortion + noise | vs Frequency                 | Figure 5-8, Figure 5-9, Figure 5-10, Figure 5-11, Figure 5-12 |
|                                   | vs Common-mode input voltage | Figure 5-13                                                   |
| Supply voltage rejection ratio    | vs Frequency                 | Figure 5-14, Figure 5-15, Figure 5-16, Figure 5-17            |
| Supply voltage rejection ratio    | vs Common-mode input voltage | Figure 5-18                                                   |
| GSM Power supply rejection        | vs Time                      | Figure 5-19                                                   |
| GSM Power supply rejection        | vs Frequency                 | Figure 5-20                                                   |
| Common made rejection ratio       | vs Frequency                 | Figure 5-21                                                   |
| Common-mode rejection ratio       | vs Common-mode input voltage | Figure 5-22                                                   |
| Closed loop gain/phase            | vs Frequency                 | Figure 5-23                                                   |
| Open loop gain/phase              | vs Frequency                 | Figure 5-24                                                   |
| Committee and                     | vs Supply voltage            | Figure 5-25                                                   |
| Supply current                    | vs Shutdown voltage          | Figure 5-26                                                   |
| Start-up time                     | vs Bypass capacitor          | Figure 5-27                                                   |









Figure 5-3. Power Dissipation vs Output Power



Figure 5-4. Power Dissipation vs Output Power



Figure 5-5. Total Harmonic Distortion + Noise vs **Output Power** 



Figure 5-6. Total Harmonic Distortion + Noise vs **Output Power** 



Figure 5-7. Total Harmonic Distortion + Noise vs **Output Power** 



Figure 5-8. Total Harmonic Distortion + Noise vs Frequency

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 5-9. Total Harmonic Distortion + Noise vs Frequency



Figure 5-10. Total Harmonic Distortion + Noise vs Frequency



Figure 5-11. Total Harmonic Distortion + Noise vs Frequency



Figure 5-12. Total Harmonic Distortion + Noise vs Frequency



Figure 5-13. Total Harmonic Distortion + Noise vs Common-Mode Input Voltage



Figure 5-14. Supply Voltage Rejection Ratio vs Frequency





Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 5-21. Common-Mode Rejection Ratio vs Frequency



Figure 5-22. Common-Mode Rejection Ratio vs Common-Mode Input Voltage



Figure 5-23. Closed Loop Gain/Phase vs Frequency



Figure 5-24. Open Loop Gain/Phase vs Frequency







Figure 5-26. Supply Current vs Shutdown Voltage





# **6 Detailed Description**

#### 6.1 Overview

The TPA6211A1-Q1 device is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}$  / 2 regardless of the common-mode voltage at the input.

#### 6.2 Functional Block Diagram



A. C<sub>(BYPASS)</sub> is optional

#### 6.3 Feature Description

#### 6.3.1 Advantages of Fully Differential Amplifiers

Input coupling capacitors are not required. A fully differential amplifier with good CMRR, such as the TPA6211A1-Q1 device, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has a lower mid-supply voltage than that of the TPA6211A1-Q1 device, the common-mode feedback circuit compensates, and the outputs are still biased at the mid-supply point of the TPA6211A1-Q1 device. The inputs of the TPA6211A1-Q1 device can be biased from 0.5 V to  $V_{DD}-0.8$  V. If the inputs are biased outside of that range, input coupling capacitors are required.

A Mid-supply bypass capacitor,  $C_{BYPASS}$ , is not required. The fully differential amplifier does not require a bypass capacitor. Any shift in the mid-supply voltage affects both positive and negative channels equally, thus canceling at the differential output. Removing the bypass capacitor slightly worsens power supply rejection ratio ( $k_{SVR}$ ), but a slight decrease of  $k_{SVR}$  can be acceptable when an additional component can be eliminated (see Figure 5-17).

The RF-immunity is improved. A fully differential amplifier cancels the noise from RF disturbances much better than the typical audio amplifier.

#### 6.3.2 Fully Differential Amplifier Efficiency and Thermal Information

Class-AB amplifiers are inefficient, primarily because of voltage drop across the output-stage transistors. The two components of this internal voltage drop are the headroom or DC voltage drop that varies inversely to output power, and the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the average value of the supply current,  $I_{DD}$ (avg), determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 6-1).



Figure 6-1. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL the current waveform is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. Equation 2 to Equation 11 are the basis for calculating amplifier efficiency.

Efficiency of a BTL amplifier = 
$$\frac{P_L}{P_{SUP}}$$

$$P_L = \frac{V_L \text{rms}^2}{R_L}$$
, and  $V_{LRMS} = \frac{V_P}{\sqrt{2}}$ , therefore,  $P_L = \frac{V_P^2}{2R_L}$ 

and 
$$P_{SUP} = V_{DD}I_{DD}$$
 avg and  $I_{DD}$  avg  $= \frac{1}{\pi}\int_0^\pi \frac{V_P}{R_L} \sin(t) dt = -\frac{1}{\pi} \times \frac{V_P}{R_L} \left[\cos(t)\right]_0^\pi = \frac{2V_P}{\pi R_L}$ 

Therefore,

$$P_{SUP} = \frac{2 V_{DD} V_{P}}{\pi R_{I}}$$

substituting PL and PSUP into equation 6

Efficiency of a BTL amplifier 
$$= \frac{\frac{V_P^2}{2 R_L}}{\frac{2 V_{DD} V_P}{\pi R_L}} = \frac{\pi V_P}{4 V_{DD}}$$
Where:

$$V_{P} = \sqrt{2 P_{L} R_{L}}$$

$$\eta_{BTL} = \frac{P_L}{P_{SUP}}$$

P<sub>L</sub> = Power delivered to load P<sub>SUP</sub> = Power drawn from power supply

 $V_{LRMS} = RMS$  voltage on BTL load

R<sub>L</sub> = Load resistance V<sub>P</sub> = Peak voltage on BTL load

I<sub>DD</sub>avg = Average current drawn from the power supply

 $V_{DD}$  = Power supply voltage

 $\eta_{BTI}$  = Efficiency of a BTL amplifier

(1)

(2)

#### where

- η<sub>BTL</sub> is the efficiency of a BTL amplifier
- P<sub>L</sub> is the power delivered to load
- · P<sub>SUP</sub> is the power drawn from power supply

 $P_L$  is calculated with Equation 3, and  $V_{LRMS}$  is calculated with Equation 4.

$$P_{L} = \frac{V_{LRMS}^{2}}{R_{L}} \tag{3}$$

where

- V<sub>LRMS</sub> = RMS voltage on BTL load
- R<sub>I</sub> is load resistance

$$V_{LRMS} = \frac{V_{P}}{\sqrt{2}} \tag{4}$$

where

V<sub>P</sub> is peak voltage on BTL load

Therefore, P<sub>L</sub> can be given as Equation 5.

$$P_{L} = \frac{V_{P}^{2}}{2 \times R_{L}} \tag{5}$$

P<sub>SUP</sub> is calculated with Equation 6.

$$P_{SUP} = V_{DD} \times I_{DD}avg$$
 (6)

where

- V<sub>DD</sub> is power supply voltge
- I<sub>DD</sub>avg is average current drawn from the power supply

I<sub>DD</sub>avg is calculated with Equation 7.

$$I_{DD}avg = \frac{1}{\pi} \int_0^{\pi} \frac{V_P}{R_L} \times \sin(t) \times dt = -\frac{1}{\pi} \times \frac{V_P}{R_L} \times \cos(t)_0^{\pi} = \frac{2 \times V_P}{\pi \times R_L}$$
 (7)

Therefore, P<sub>SUP</sub> can be given as Equation 8.

$$P_{SUP} = \frac{2 \times V_{DD} \times V_{P}}{\pi \times R_{L}}$$
(8)

Substituting for P<sub>L</sub> and P<sub>SUP</sub>, Equation 2 becomes Equation 9

$$\eta_{BTL} = \frac{\frac{V_P^2}{2 \times R_L}}{\frac{2 \times V_{DD} \times V_P}{\pi \times R_L}} = \frac{\pi \times V_P}{4 \times V_{DD}}$$
(9)

V<sub>P</sub> is calculated with Equation 10.

$$V_{P} = \sqrt{2 \times P_{L} \times R_{L}} \tag{10}$$

And substituting for V<sub>P</sub>,  $\eta_{BTL}$  can be calculated with Equation 11

$$\eta_{BTL} = \frac{\pi \sqrt{2 \times P_L \times R_L}}{4 \times V_{DD}} \tag{11}$$



A simple formula for calculating the maximum power dissipated  $(P_{Dmax})$  can be used for a differential output application:

$$P_{Dmax} = \frac{2V_{DD}^2}{\pi^2 R_L} \tag{12}$$

Table 6-1. Efficiency and Maximum Ambient Temperature vs Output Power

|                   |            |                      | <u> </u>          | <u>-</u>                                                     |
|-------------------|------------|----------------------|-------------------|--------------------------------------------------------------|
| OUTPUT POWER      | EFFICIENCY | INTERNAL DISSIPATION | POWER FROM SUPPLY | MAX AMBIENT TEMPERATURE                                      |
| 5-V, 3-Ω SYSTEMS  |            |                      |                   |                                                              |
| 0.5 W             | 27.2%      | 1.34 W               | 1.84 W            | 54°C                                                         |
| 1 W               | 38.4%      | 1.6 W                | 2.6 W             | 35°C                                                         |
| 2.45 W            | 60.2%      | 1.62 W               | 4.07 W            | 34°C                                                         |
| 3.1 W             | 67.7%      | 1.48 W               | 4.58 W            | 44°C                                                         |
| 5-V, 4-Ω BTL SYST | EMS        |                      |                   |                                                              |
| 0.5 W             | 31.4%      | 1.09 W               | 1.59 W            | 72°C                                                         |
| 1 W               | 44.4%      | 1.25 W               | 2.25 W            | 60°C                                                         |
| 2 W               | 62.8%      | 1.18 W               | 3.18 W            | 65°C                                                         |
| 2.8 W             | 74.3%      | 0.97 W               | 3.77 W            | 80°C                                                         |
| 5-V, 8-Ω SYSTEMS  |            |                      |                   |                                                              |
| 0.5 W             | 44.4%      | 0.625 W              | 1.13 W            | 105°C (limited by maximum ambient temperature specification) |
| 1 W               | 62.8%      | 0.592 W              | 1.6 W             | 105°C (limited by maximum ambient temperature specification) |
| 1.36 W            | 73.3%      | 0.496 W              | 1.86 W            | 105°C (limited by maximum ambient temperature specification) |
| 1.7 W             | 81.9%      | 0.375 W              | 2.08 W            | 105°C (limited by maximum ambient temperature specification) |

Equation 11 is used to calculate efficiencies for four different output power levels, see Table 6-1. The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. The internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 2.8-W audio system with 4- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.8 W.

A final point to remember about Class-AB amplifiers is how to manipulate the terms in the efficiency equation to the utmost advantage when possible. In Equation 11,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

The maximum ambient temperature depends on the heat sinking ability of the PCB system. Given  $R_{\theta\ JA}$  (junction-to-ambient thermal resistance), the maximum allowable junction temperature, and the internal dissipation at 1-W output power with a 4-Ohm load, the maximum ambient temperature can be calculated with Equation 13. The maximum recommended junction temperature for the TPA6211A1-Q1 device is 150°C.

$$T_A(Max) = T_J(Max) - R_{\theta JA} \times P_D = 150 - 71.7 \times 1.25 = 60^{\circ}C$$
 (13)

Equation 13 shows that the maximum ambient temperature is 60°C at 1-W output power and 4-Ohm load with a 5-V supply.

Table 6-1 shows that the thermal performance must be considered when using a Class-AB amplifier to keep junction temperatures in the specified range. The TPA6211A1-Q1 device is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. In addition,

using speakers with an impedance higher than 4  $\Omega$  dramatically increases the thermal performance by reducing the output current.

#### 6.3.3 Differential Output Versus Single-Ended Output

Figure 6-2 shows a Class-AB audio power amplifier (APA) in a fully differential configuration. The TPA6211A1-Q1 amplifier has differential outputs driving both ends of the load. One of several potential benefits to this configuration is power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground-referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation (Equation 14) yields four-times the output power (as the voltage is squared) from the same supply rail and load impedance (see Equation 16 and Equation 17).

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

$$Power = \frac{V_{(rms)}^{2}}{R_{L}}$$
(14)

$$Power_{(S-E)} = \frac{V_{(rms)}^{2}}{R_{L}} = \frac{\left(\frac{V_{O(PP)}}{2\sqrt{2}}\right)^{2}}{R_{L}} = \frac{V_{O(PP)}^{2}}{8R_{L}}$$
(15)

$$Power_{(Diff)} = \frac{V_{(rms)}^{2}}{R_{L}} = \frac{\left(\frac{2 \times V_{O(PP)}}{2\sqrt{2}}\right)^{2}}{R_{L}} = \frac{V_{O(PP)}^{2}}{2R_{L}}$$
(16)

$$Power_{(Diff)} = 4 \times Power_{(S-E)}$$
(17)



Figure 6-2. Differential Output Configuration

In a typical automotive application operating at 5 V, bridging raises the power into an 8- $\Omega$  speaker from a singled-ended (SE, ground reference) limit of 390 mW to 1.56 W. This is a 6-dB improvement in sound power, or loudness of the sound. In addition to increased power, there are frequency-response concerns. Consider the single-supply SE configuration shown in Figure 6-3. A coupling capacitor ( $C_C$ ) is required to block the DC-offset voltage from the load. This capacitor can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so it tends to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance. This frequency-limiting effect is due to the high-pass filter network created with the speaker impedance and the coupling capacitance. This is calculated with Equation 18.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



$$f_{\rm c} = \frac{1}{2\pi R_{\rm L} C_{\rm C}} \tag{18}$$

For example, a  $68-\mu F$  capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the DC offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 6-3. Single-Ended Output and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces four-times the output power of the SE configuration.

#### **6.4 Device Functional Modes**

The TPA6211A1-Q1 device can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin.

# 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Application Information

The TPA6211A1-Q1 is a fully-differential amplifier designed to drive a speaker with at least  $3-\Omega$  impedance while consuming only  $20-\text{mm}^2$  total printed-circuit board (PCB) area in most applications.

## 7.2 Typical Applications

Figure 7-1 shows a typical application circuit for the TPA6211A1-Q1 with a speaker, input resistors, and supporting power supply decoupling capacitors.

#### 7.2.1 Typical Differential Input Application



#### A. C<sub>(BYPASS)</sub> is optional

Figure 7-1. Typical Differential Input Application Schematic

Typical values are shown in Table 7-1.

**Table 7-1. Typical Component Values** 

| COMPONENT               | VALUE   |
|-------------------------|---------|
| R <sub>I</sub>          | 40 kΩ   |
| C <sub>BYPASS</sub> (1) | 0.22 μF |
| C <sub>S</sub>          | 1 μF    |
| Cı                      | 0.22 μF |

C<sub>BYPASS</sub> is optional.

#### 7.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 7-2 as the input parameters.

**Table 7-2. Design Parameters** 

| PARAMETER            | EXAMPLE VALUE  |  |  |  |  |
|----------------------|----------------|--|--|--|--|
| Power supply voltage | 2.5 V to 5.5 V |  |  |  |  |

Copyright © 2024 Texas Instruments Incorporated



| Table 7-2. | Design | <b>Parameters</b> | (continued) | ١ |
|------------|--------|-------------------|-------------|---|
|            |        |                   |             |   |

| PARAMETER  | EXAMPLE VALUE    |  |  |
|------------|------------------|--|--|
| Current    | 4 mA to 5 mA     |  |  |
| Shutdown   | High > 1.55 V    |  |  |
| Silutuowii | Low < 0.5 V      |  |  |
| Speaker    | 3 Ω, 4 Ω, or 8 Ω |  |  |

#### 7.2.1.2 Detailed Design Procedure

#### 7.2.1.2.1 Resistors (R<sub>I</sub>)

The input resistor (R<sub>I</sub>) can be selected to set the gain of the amplifier according to Equation 19.

$$Gain = \frac{R_F}{R_I} \tag{19}$$

The internal feedback resistors ( $R_F$ ) are trimmed to 40 k $\Omega$ .

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, TI recommends 1%-tolerance resistors or better to optimize performance.

#### 7.2.1.2.2 Bypass Capacitor (CBYPASS) and Start-Up Time

The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common mode voltage to  $V_{DD}$  / 2. Adding a capacitor filters any noise into this pin, increasing  $k_{SVR}$ .  $C_{BYPASS}$  also determines the rise time of  $V_{O+}$  and  $V_{O-}$  when the device exits shutdown. The larger the capacitor, the slower the rise time.

#### 7.2.1.2.3 Input Capacitor (C<sub>I</sub>)

The TPA6211A1-Q1 device does not require input coupling capacitors when driven by a differential input source biased from 0.5~V to  $V_{DD}-0.8~V$ . Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors.

In the single-ended input application, an input capacitor  $(C_I)$  is required to allow the amplifier to bias the input signal to the proper DC level. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency defined in Equation 20.



Figure 7-2. Input Filter Cutoff Frequency

The value of  $C_l$  is an important consideration, as it directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_l$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 100 Hz. Equation 20 is reconfigured as Equation 21.

$$C_{I} = \frac{1}{2\pi R_{I} f_{c}} \tag{21}$$

In this example,  $C_I$  is 0.16  $\mu$ F, so the likely choice ranges from 0.22  $\mu$ F to 0.47  $\mu$ F. TI recommends the use of ceramic capacitors because they are the best choice in preventing leakage current. When polarized capacitors are used, the positive side of the capacitor faces the amplifier input in most applications. The input DC level is held at  $V_{DD}$  / 2, typically higher than the source DC level. Confirming the capacitor polarity in the application is important.

#### 7.2.1.2.4 Band-Pass Filter (R<sub>I</sub>, C<sub>I</sub>, and C<sub>F</sub>)

Having signal filtering beyond the one-pole high-pass filter formed by the combination of  $C_I$  and  $R_I$  can be desirable. A low-pass filter can be added by placing a capacitor ( $C_F$ ) between the inputs and outputs, forming a band-pass filter.

An example of when this technique might be used would be in an application where the desirable pass-band range is between 100 Hz and 10 kHz, with a gain of 4 V/V. Equation 22 to Equation 29 allow the proper values of  $C_F$  and  $C_I$  to be determined.

#### 7.2.1.2.4.1 Step 1: Low-Pass Filter

$$f_{c(LPF)} = \frac{1}{2\pi R_F C_F} \tag{22}$$

$$f_{c(LPF)} = \frac{1}{2\pi 40 k\Omega C_F} \tag{23}$$

Therefore,

$$C_{F} = \frac{1}{2\pi 40 \text{ k}\Omega \text{ f}_{c(LPF)}}$$
 (24)

Substituting 10 kHz for  $f_{c(LPF)}$  and solving for  $C_F$ :

$$C_F = 398 \text{ pF}$$
 (25)

#### 7.2.1.2.4.2 Step 2: High-Pass Filter

$$f_{c(HPF)} = \frac{1}{2\pi R_I C_I} \tag{26}$$

Because the application in this case requires a gain of 4 V/V, R<sub>I</sub> must be set to 10 kΩ.

Substituting R<sub>I</sub> into Equation 26.

$$f_{c(HPF)} = \frac{1}{2\pi 10 \, \text{k}\Omega \, \text{C}_{\text{I}}} \tag{27}$$

Therefore,

$$C_{l} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ f}_{c(HPF)}}$$
(28)

Substituting 100 Hz for f<sub>c(HPF)</sub> and solving for C<sub>I</sub>:

$$C_1 = 0.16 \,\mu\text{F}$$
 (29)

At this point, a first-order band-pass filter has been created with the low-frequency cutoff set to 100 Hz and the high-frequency cutoff set to 10 kHz.

The process can be taken a step further by creating a second-order high-pass filter. This is accomplished by placing a resistor (R<sub>a</sub>) and capacitor (C<sub>a</sub>) in the input path. R<sub>a</sub> must be at least 10 times smaller than R<sub>I</sub>; otherwise its value has a noticeable effect on the gain, as R<sub>a</sub> and R<sub>I</sub> are in series.

#### 7.2.1.2.4.3 Step 3: Additional Low-Pass Filter

 $R_a$  must be at least ten-times smaller than  $R_l$ . Set  $R_a$  = 1 k $\Omega$ 

$$f_{c(LPF)} = \frac{1}{2\pi R_a C_a} \tag{30}$$

Therefore,

$$C_{a} = \frac{1}{2\pi \ 1k\Omega \ f_{c(LPF)}}$$
(31)

Substituting 10 kHz for f<sub>c(LPF)</sub> and solving for C<sub>a</sub>:

$$C_a = 160 \text{ pF}$$
 (32)

Figure 7-3 is a bode plot for the band-pass filter in the previous example. Figure 7-8 shows how to configure the TPA6211A1-Q1 device as a band-pass filter.



Figure 7-3. Bode Plot

#### 7.2.1.2.5 Decoupling Capacitor (C<sub>S</sub>)

The TPA6211A1-Q1 device is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power-supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F to 1  $\mu$ F, placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower frequency noise signals, a 10-µF or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device.

#### 7.2.1.2.6 Using Low-ESR Capacitors

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

### 7.2.1.3 Application Curves



### 7.2.2 Other Application Circuits

Figure 7-6, Figure 7-7, and Figure 7-8 show example circuits using the TPA6211A1-Q1 device.



### A. C<sub>(BYPASS)</sub> is optional

Figure 7-6. Differential Input Application Schematic Optimized With Input Capacitors





A. C<sub>(BYPASS)</sub> is optional

Figure 7-7. Single-Ended Input Application Schematic



A. C<sub>(BYPASS)</sub> is optional

Figure 7-8. Differential Input Application Schematic With Input Bandpass Filter

# 8 Power Supply Recommendations

The TPA6211A1-Q1 device is designed to operate from an input voltage supply range between 2.5 V and 5.5 V. Therefore, the output voltage range of power supply must be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

# 8.1 Power Supply Decoupling Capacitor

The TPA6211A1-Q1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent series resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, as close as possible of the  $V_{DD}$  pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. TI recommends placing a 2.2- $\mu$ F to 10- $\mu$ F capacitor on the  $V_{DD}$  supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.



# 9 Layout

# 9.1 Layout Guidelines

Place all the external components close to the TPA6211A1-Q1 device. The input resistors need to be close to the device input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the device. Placing the decoupling capacitors,  $C_S$  and  $C_{BYPASS}$ , close to the TPA6211A1-Q1 device is important for the efficiency of the amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

# 9.2 Layout Example



Figure 9-1. TPA6211A1-Q1 8-Pin HVSSOP (DGN) Board Layout



# 10 Device and Documentation Support

# 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 10.2 Community Resources

#### 10.3 Trademarks

All trademarks are the property of their respective owners.

### 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision E (August 2019) to Revision F (February 2024)                                                                                       | Page |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Changed Device HBM ESD classification level in the Feature: Qualified for autom</li> <li>Changed the ESD Ratings for HBM to ±2000V</li> </ul>    |      |
|                                                                                                                                                           |      |
| Changes from Revision D (August 2019) to Revision E (August 2019)                                                                                         | Page |
| Changed packaging to HVSSOP                                                                                                                               |      |
| Changed packaging to HVSSOP                                                                                                                               |      |
| Changed packaging to HVSSOP                                                                                                                               | 26   |
| Changes from Revision C (August 2016) to Revision D (August 2019)                                                                                         | Page |
| Deleted AEC-Q100 from the Feature: Qualified for automotive applications                                                                                  |      |
| Deleted Feature: Temperature Grade 2                                                                                                                      |      |
| Changed the ESD Ratings table                                                                                                                             | 4    |
|                                                                                                                                                           |      |
| 01                                                                                                                                                        | _    |
| Changes from Revision B (January 2014) to Revision C (August 2016)                                                                                        | Page |
| Added Device Information table, ESD Ratings table, Feature Description section,                                                                           |      |
| section, Application and Implementation section, Power Supply Recommendation Device and Documentation Support section, and Mechanical, Packaging, and Orc |      |
| section.                                                                                                                                                  |      |
| Added missing Max Ambient Temperature values to Table 6-1                                                                                                 |      |
| Changed 45.9 to 71.7, 1.27 to 1.25, and 91.7 to 60 in Equation 13                                                                                         | 13   |
| Changes from Revision A (November 2013) to Revision B (January 2014)                                                                                      | Page |
| <ul> <li>Added three new equations to the DIFFERENTIAL OUTPUT VERSUS SINGLE-E</li> </ul>                                                                  |      |
| order to show difference between single-ended and differential output                                                                                     |      |
|                                                                                                                                                           |      |
| Changes from Revision * (June 2011) to Revision A (November 2013)                                                                                         | Page |
| <ul> <li>Deleted Designed for Wireless or Cellular Handsets and PDAs from Features list.</li> </ul>                                                       | 1    |
| Deleted Ordering Information table                                                                                                                        |      |
| • Changed reference from "equation 6" to Equation 26 in the High-Pass Filter section                                                                      | on21 |
|                                                                                                                                                           |      |

Product Folder Links: TPA6211A1-Q1

Copyright © 2024 Texas Instruments Incorporated



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 22-Aug-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPA6211A1TDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 105   | 6211Q                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA6211A1-Q1:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 22-Aug-2023

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Aug-2023

### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6211A1TDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Aug-2023



#### \*All dimensions are nominal

| Ì | Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | TPA6211A1TDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 346.0       | 346.0      | 29.0        |  |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated