# Single-Supply, Auto-Zero Sensor Amplifier with Programmable Gain and Offset 

Check for Samples: PGA308-Q1

## FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the following results
- Device Temperature Grade 1: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Ambient Operating Temperature Range
- Device HBM ESD Classification Level H2
- Device CDM ESD Classification Level C3B
- Digital Calibration for Bridge Sensors
- Offset Select: Coarse and Fine
- Gain Select: Coarse and Fine
- Bridge Fault Monitor
- Input Mux for Lead Swap
- Over/Under Scale Limits
- $\mathrm{D}_{\text {out }} / \mathrm{V}_{\text {out }}$ Clamp Function
- Seven Banks OTP Memory
- One-Wire Digital UART Interface
- Operating Voltage: +2.7 V to +5.5 V
- MSOP-10 and $3 \mathrm{~mm} \times 4 \mathrm{~mm}$ DFN-10 Packages


## APPLICATIONS

- Bridge Sensors
- Remote 4-20mA Transmitters
- Strain, Load, Weigh Scales
- Automotive Sensors


## EVALUATION TOOLS

- PGA308EVM (Hardware and Software)
- Calibration and Configuration
- Sensor Emulation DESCRIPTION
The PGA308-Q1 is a programmable analog sensor signal conditioner. The analog signal path amplifies the sensor signal and provides digital calibration for offset and gain. Calibration is done via the 1 W pin, a digital One-Wire, UART-compatible interface. For three-terminal sensor modules, 1 W may be connected to $\mathrm{V}_{\text {OUt }}$ and the assembly programmed through the $\mathrm{V}_{\text {Out }}$ pin. Gain and offset calibration parameters are stored onboard in seven banks of one-time programmable (OTP) memory. The poweron reset (POR) OTP bank may be programmed a total of four times.

The all-analog signal path contains a $2 \times 2$ input multiplexer (mux) to allow electronic sensor lead swapping, a coarse offset adjust, an auto-zero programmable gain instrumentation amplifier (PGA), a fine gain adjust, a fine offset adjust, and a programmable gain output amplifier. Fault monitor circuitry detects and signals sensor burnout, overload, and system fault conditions. Over/underscale limits provide additional means for system level diagnostics. The dual-use $\mathrm{D}_{\text {out }} / V_{\text {clamp }}$ pin can be used as a programmable digital output or as a $\mathrm{V}_{\text {OUT }}$ over-voltage clamp.

For detailed application information, see the PGA308 User's Guide (SBOU069) available for download at www.ti.com.


[^0]This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE <br> DESIGNATOR | PACKAGE <br> MARKING |
| :---: | :---: | :---: | :---: |
| PGA308AQDGSRQ1 | MSOP-10 | DGS | JAAQ |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range, unless otherwise noted.

| PARAMETER |  | PGA308-Q1 | UNIT |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{S}}$ |  | +5.5 | V |
| $\mathrm{D}_{\text {OUT }} / \mathrm{V}_{\text {CLAMP }}$ Output Current Limit |  | $\pm 10$ | mA |
| Pin Protection | Input Current | -10 to +10 | mA |
|  | $\mathrm{V}_{\text {IN } 1}, \mathrm{~V}_{\text {IN } 2}, \mathrm{~V}_{\text {REF }}, 1 \mathrm{~W}, \mathrm{D}_{\text {OUT }} / \mathrm{V}_{\text {CLAMP }}, \mathrm{V}_{\text {SJ }}{ }^{(2)}$ | GND - 0.3 to $\mathrm{V}_{\mathrm{S}}+0.3$ | V |
|  | $\mathrm{V}_{\mathrm{FB}}$ Terminal Voltage | -30 to 30 | V |
|  | $\mathrm{V}_{\mathrm{FB}}$ Terminal Current | -10 to 10 | mA |
|  | $V_{\text {OUT }}$ | -160 to 160 | mA |
| Operating Temperature Range |  | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  | +165 | ${ }^{\circ} \mathrm{C}$ |
| ESD Rating | Human Body Model (HBM) AEC-Q100 Classification Level H2 | 2 | kV |
|  | Charged Device Model (CDM) AEC-Q100 Classification Level C3B | 750 | V |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
(2) Terminals are diode-clamped to the power-supply rails, $\mathrm{V}_{\mathrm{S}}$ and GND. Limit current to 10 mA or less.

## THERMAL INFORMATION

| THERMAL METRIC ${ }^{(1)}$ |  | PGA308-Q1 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | DGS |  |
|  |  | 10 PINS |  |
| $\theta_{J A}$ | Junction-to-ambient thermal resistance ${ }^{(2)}$ | 154.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JCtop }}$ | Junction-to-case (top) thermal resistance ${ }^{(3)}$ | 48.3 |  |
| $\theta_{\mathrm{JB}}$ | Junction-to-board thermal resistance ${ }^{(4)}$ | 75.1 |  |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter ${ }^{(5)}$ | 3.6 |  |
| $\Psi_{\mathrm{JB}}$ | Junction-to-board characterization parameter ${ }^{(6)}$ | 73.7 |  |
| $\theta_{\text {JCbot }}$ | Junction-to-case (bottom) thermal resistance ${ }^{(7)}$ | $\mathrm{n} / \mathrm{a}$ |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
(5) The junction-to-top characterization parameter, $\psi_{\mathrm{JT}}$, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{J A}$, using a procedure described in JESD51-2a (sections 6 and 7).
(6) The junction-to-board characterization parameter, $\Psi_{J B}$, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{\mathrm{JA}}$, using a procedure described in JESD51-2a (sections 6 and 7).
(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## ELECTRICAL CHARACTERISTICS

Boldface limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0 ^ { \circ }} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$.
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, GND $=0 \mathrm{~V}, \mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}$, and $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$, unless otherwise noted.

(1) External Sensor Output Sensitivity with condition $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}$ has a range of $0.08 \mathrm{mV} / \mathrm{V}$ to $296 \mathrm{mV} / \mathrm{V}$. This is based on a bridge sensor excitation voltage of +5 V and PGA308-Q1 output voltage span of 4 V . Individual applications must consider noise, smallsignal bandwidth, and required system error to assess if the PGA308-Q1 will work for a given sensor sensitivity.
(2) PGA308-Q1 total differential gain from input $\left(\mathrm{V}_{\mathbb{I N} 1}-\mathrm{V}_{\mathbb{I N} 2}\right)$ to output $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ : $\mathrm{V}_{\mathrm{OUT}} /\left(\mathrm{V}_{\mathrm{IN} 1}-\mathrm{V}_{\mathbb{I N} 2}\right)=(\mathrm{PGA}$ gain $) \times($ output amplifier gain $) \times$ (fine gain adjust) with output amplifier internal gains used.
(3) $\mathrm{RTI}=$ Referred-to-input.
(4) Linear input range is the allowed min/max voltage on the $\mathrm{V}_{\mathbb{N} 1}$ and $\mathrm{V}_{\mathbb{I N} 2}$ pins for the front-end PGA to continue to operate in a linear region. The allowed common-mode and differential voltage depends on gain and offset settings. Refer to the PGA308 User's Guide (SBOU069), for more information.
(5) $\mathrm{I}_{\text {REF }}$ current load is typically $100 \mu \mathrm{~A}$ while in Shutdown mode. Although the output amplifier is disabled in Shutdown mode, RFO and RGO ( $180 \mathrm{k} \Omega$ typical total) remain connected in series between $\mathrm{V}_{\mathrm{FB}}$ and $G N D$ while in Shutdown mode. See Figure 37, Detailed Block Diagram, for more information.

## ELECTRICAL CHARACTERISTICS (continued)

Boldface limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0 ^ { \circ }} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$.
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}$, and $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$, unless otherwise noted.

| PARAMETER | CONDITIONS | PGA308-Q1 ${ }^{(1)}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| Coarse Offset Adjust (RTI of Front-End PGA) ${ }^{(6)}$ <br> Range <br> Resolution <br> PSRR <br> CMRR <br> Drift | $\begin{gathered} V_{\text {REF }}=+5 \mathrm{~V} \\ 7 \text { bit }+ \text { sign, } V_{\text {REF }}=+5 \mathrm{~V} \end{gathered}$ <br> Coarse Offset Adjust $=\mathbf{1 0 0 m V}$ | -100 | $\begin{gathered} 1 \\ 2 \\ 1 \\ 1.2 \end{gathered}$ | +100 | mV <br> mV <br> $\mu \mathrm{V} / \mathrm{V}$ <br> $\mu \mathrm{V} / \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Fine Offset Adjust (Zero DAC) <br> Programming Range <br> Output Voltage Range <br> Resolution <br> Integral Nonlinearity <br> Differential Nonlinearity <br> Gain Error <br> Gain Error Drift <br> Offset <br> Offset Drift <br> PSRR | RTO of Front-End PGA <br> 65,536 steps, 16 -bit DAC, $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$ | $\begin{gathered} -0.5 \mathrm{~V}_{\text {REF }} \\ 0.1 \end{gathered}$ | $\begin{gathered} 76 \\ \pm 6 \\ \pm 0.5 \\ \pm 0.5 \\ \pm 4 \\ \pm 4 \\ \pm 10 \\ \pm 200 \end{gathered}$ | $\begin{aligned} & +0.5 \mathrm{~V}_{\text {REF }} \\ & \mathrm{V}_{\mathrm{S}}-0.1 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~V} \\ \mathrm{LSB} \\ \mathrm{LSB} \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} / \mathrm{V} \end{gathered}$ |
| Output Amplifier <br> Output Fine Gain Adjust (Gain DAC) <br> Range <br> Resolution <br> Integral Nonlinearity <br> Differential Nonlinearity <br> Gain Error <br> Gain Drift | 65,536 steps, 16-bit DAC | 0.33 | $\begin{gathered} 10 \\ \pm 6 \\ \pm 0.5 \\ \\ 3 \end{gathered}$ | 1 $\pm 0.2$ | $\begin{gathered} \mathrm{V} / \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{V} \\ \mathrm{LSB} \\ \text { LSB } \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| Output Amplifier <br> Offset Voltage (RTI of Output Amplifier) ${ }^{(6)}$ <br> vs Temperature <br> vs Supply Voltage, $\mathrm{V}_{\mathrm{S}}$ <br> Common-Mode Input Range <br> Input Bias Current <br> Amplifier Internal Gain <br> Gain Range Steps <br> Initial Gain Error <br> vs Temperature <br> Output Voltage Range <br> Output Short-Circuit Current <br> Open-Loop Gain at 0.1 Hz <br> Gain-Bandwidth Product <br> Phase Margin <br> Output Resistance | $2,2.4,3,3.6,4,4.5,6$ $\begin{aligned} \mathrm{I}_{\text {OUT }} & =0.5 \mathrm{~mA}^{(7)} \\ \mathrm{I}_{\text {OUT }} & =4 \mathrm{~mA}^{(7)} \end{aligned}$ <br> Sourcing/sinking $\text { Gain }=2, C_{L}=200 \mathrm{pF}$ <br> AC small-signal, open-loop, $f=1 \mathrm{MHz}$, $\mathrm{I}_{\text {OUT }}=0$, see Figure 28 | 0 <br> 2 <br> 0.03 <br> 0.1 <br> 10 | $\begin{gathered} \pm 3 \\ \pm 5 \\ \pm 100 \\ \pm 100 \\ \\ \pm 0.05 \\ \pm 1 \\ \\ \\ 106 \\ 2 \\ 45 \\ 500 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{s}}-1.5 \\ \\ 6 \\ \pm 0.25 \\ \\ \mathrm{~V}_{\mathrm{s}}-0.06 \\ \mathrm{~V}_{\mathrm{s}}-0.1 \end{gathered}$ | mV $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V} / \mathrm{V}$ V pA $\mathrm{V} / \mathrm{V}$ $\%$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ V V mA dB MHz deg $\Omega$ |

(6) $\mathrm{RTI}=$ Referred-to-input.
(7) Unless limited by the over/under-scale setting, or $\mathrm{V}_{\text {CLAMP }}$ pin.

## ELECTRICAL CHARACTERISTICS (continued)

Boldface limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0 ^ { \circ }} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$.
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, GND $=0 \mathrm{~V}, \mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}$, and $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$, unless otherwise noted.

| PARAMETER |  | CONDITIONS | PGA308-Q1 ${ }^{(1)}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| Over- and Under-Scale Limits Over-Scale Thresholds |  |  |  |  |  |  |  |
|  |  | $\mathrm{V}_{\text {LIM }}=4 \mathrm{~V}$, register-selectable ratio of $\mathrm{V}_{\text {LIM }}$ |  |  |  |  |
|  | Oso | HL[2:0] (CFG1 register D[5:3]) $=000$ | 0.97 | 0.9805 | 0.99 | V/v |
|  | OS1 | HL[2:0] (CFG1 register D[5:3]) $=001$ | 0.9588 | 0.9688 | 0.9788 | V/V |
|  | OS2 | HL[2:0] (CFG1 register D[5:3]) $=010$ | 0.9509 | 0.9609 | 0.9709 | V/V |
|  | OS3 | HL[2:0] (CFG1 register D[5:3]) $=011$ | 0.9392 | 0.9492 | 0.9492 | V/v |
|  | OS4 | HL[2:0] (CFG1 register D[5:3]) $=100$ | 0.8416 | 0.8516 | 0.8616 | V/V |
|  | OS5 | HL[2:0] (CFG1 register D[5:3]) $=101$ | 0.7673 | 0.7773 | 0.7873 | V/V |
|  | OS6 | HL[2:0] (CFG1 register D[5:3]) $=110$ | 0.6189 | 0.6289 | 0.6389 | V/v |
|  | OS7 | HL[2:0] (CFG1 register D[5:3]) $=111$ | 0.5603 | 0.5703 | 0.5803 | V/v |
| Over-Scale Threshold Tempco <br> Over-Scale Amplifier Offset <br> Over-Scale Amplifier Offset Drift <br> Under-Scale Thresholds |  |  |  | $\pm 3$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  |  |  | $\pm 9$ |  | mV |
|  |  |  |  | $\pm 10$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{V}_{\text {LIM }}=5 \mathrm{~V}$, register-selectable ratio of $\mathrm{V}_{\text {LIM }}$ |  |  |  |  |
|  | US7 | LL[2:0] (CFG1 register D[2:0]) $=111$ | 0.0487 | 0.0547 | 0.0607 | V/V |
|  | US6 | $\mathrm{LL}[2: 0](\mathrm{CFG} 1$ register D[2:0]) $=110$ | 0.04478 | 0.05078 | 0.05678 | V/v |
|  | US5 | LL[2:0] (CFG1 register D[2:0]) $=101$ | 0.04088 | 0.04688 | 0.05288 | V/v |
|  | US4 | LL[2:0] (CFG1 register D[2:0]) $=100$ | 0.03306 | 0.03906 | 0.04506 | V/v |
|  | US3 | LL[2:0] (CFG1 register D[2:0]) $=011$ | 0.02916 | 0.03516 | 0.04116 | V/V |
|  | US2 | $\mathrm{LL}[2: 0](\mathrm{CFG} 1$ register D[2:0]) $=010$ | 0.02525 | 0.03125 | 0.03725 | V/V |
|  | US1 | $\mathrm{LL}[2: 0](\mathrm{CFG} 1$ register D[2:0]) $=001$ | 0.01743 | 0.02343 | 0.02943 | V/V |
|  | Under-Scale Threshold Tempco <br> Under-Scale Amplifier Offset Under-Scale Amplifier Offset Drift |  | $\mathrm{LL}[2: 0](\mathrm{CFG} 1$ register D[2:0]) $=000$ | 0.01353 | 0.01953 | 0.02553 | V/V |
|  |  |  |  |  | $\pm 3$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  |  |  |  | $\pm 9$ |  | mV |
|  |  |  |  |  | $\pm 10$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Clamp |  |  |  |  |  |  |
| Input Voltage Range |  | $\mathrm{V}_{\text {CLAMP }} \leq \mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 1.25 |  | 4.95 |  |
| Input Bias Current |  |  |  | $\pm 60$ |  | nA |
| $\mathrm{V}_{\text {Out }}$ Clamp Point |  |  | $\mathrm{V}_{\text {CLAMP }}-0.05$ | $\mathrm{V}_{\text {CLAMP }}$ | $\mathrm{V}_{\text {CLAMP }}+0.05$ | V |
| Fault Monitor Circuit (External Comparators) |  |  |  |  |  |  |
| INP_HI Comparator Threshold INN_HI Comparator Threshold |  | Fault Detect Mode Select $=0$ (bridge fault); see CFG1 register | Smaller of ( $\mathrm{V}_{\mathrm{S}}-1.2$ ) or ( $0.65 \mathrm{~V}_{\text {FLT }}$ ) |  |  | v |
| INP_LO Comparator Threshold INN_LO Comparator Threshold |  | Fault Detect Mode Select $=0$ (bridge fault); see CFG1 register | Larger of ( 0.1 V ) or ( $0.35 \mathrm{~V}_{\mathrm{FLT}}$ ) |  |  | v |
| Fault Monitor Reference | $\mathrm{V}_{\text {FLT }}$ | Fault Monitor Reference; see CFG1 register, FLT REF bit sets $\mathrm{V}_{\text {FLT }}$ |  | $\mathrm{V}_{\mathrm{S}}$ or $\mathrm{V}_{\text {REF }}$ |  | v |
| INP_HI Comparator Threshold INN_HI Comparator Threshold |  | Fault Detect Mode Select = 1 (common-mode fault); see CFG1 register |  | $\mathrm{V}_{S}-1.2$ |  | v |
| INP_LO Comparator Threshold INN_LO Comparator Threshold |  | Fault Detect Mode Select = 1 (common-mode fault); see CFG1 register | 70 | 100 | 130 | mV |
| Comparator Hysteresis |  |  |  | 7 |  | mV |
| Comparator Input Offset Voltage |  |  |  | $\pm 10$ |  |  |
| Fault Monitor Circuit (Internal Comparators) |  |  |  |  |  |  |
| A1SAT_LO Comparator Threshold A2SAT_LO Comparator Threshold |  | Threshold is amplifier negative saturation voltage |  | 100 |  | mV |
| A1SAT_HI Comparator Threshold A2SAT_HI Comparator Threshold |  | Threshold is amplifier positive saturation voltage |  | $V_{s}-0.12$ |  | v |
| A3SAT_LO Comparator Threshold |  | Threshold is amplifier negative saturation voltage |  | 50 |  | mV |
| $\mathrm{V}_{\text {IN1 }}, \mathrm{V}_{\text {IN } 2}$ Pull-up Current Sources |  |  |  |  |  |  |
| Pull-Up Current Source | $\mathrm{I}_{\text {PU }}$ | Register-selectable | 15 | 30 | 45 | nA |
| Current Source Matching |  |  |  | $\pm 1.5$ | $\pm 7$ | nA |
| Current Source Tempco |  |  |  | $\pm 5$ |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS (continued)

Boldface limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=\mathbf{- 4 0 ^ { \circ }} \mathrm{C}$ to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$.
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{REF}}=+5 \mathrm{~V}$, unless otherwise noted.

(8) $I_{\text {REF }}$ current load is typically $100 \mu$ A while in Shutdown mode. Although the output amplifier is disabled in Shutdown mode, RFO and RGO ( $180 \mathrm{k} \Omega$ typical total) remain connected in series between $\mathrm{V}_{\mathrm{FB}}$ and $G N D$ while in Shutdown mode. See Figure 37, Detailed Block Diagram, for more information.

## TYPICAL THREE-WIRE APPLICATION CIRCUIT



## PIN CONFIGURATIONS



PIN DESCRIPTIONS

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | Dout $/ V_{\text {clamp }}$ | Dual-use pin: Output voltage clamp limit for $\mathrm{V}_{\text {OUT }}$ or programmable digital output. The output voltage clamp function is for use in multiple supply systems where the PGA308-Q1 may be at $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ and the system analog-to-digital converter (ADC) is powered at +3 V . Setting $\mathrm{V}_{\text {CLAMP }}$ to +3.2 V prevents over-voltage and latch-up on the system ADC input. $\mathrm{V}_{\text {CLAMP }}$ may be set through a resistor divider from $\mathrm{V}_{\mathrm{S}}$. If configured for digital output, the $\mathrm{D}_{\text {OUT }}$ function allows for configuration plus calibration of a sensor module either through the One-Wire interface ( 1 W pin ) or as a permanently configured module through the power-on reset (POR) OTP memory setting. |
| 2 | 1W | One-Wire interface program pin. UART interface for digital calibration of the PGA308-Q1 over a single wire. Can be connected to $\mathrm{V}_{\text {OUT }}$ for a three terminal ( $\mathrm{V}_{\mathrm{S}}, \mathrm{GND}, \mathrm{V}_{\text {OUT }}$ ) programmable sensor assembly. |
| 3 | GND | Ground. |
| 4 | $\mathrm{V}_{S}$ | +Voltage supply. |
| 5 | $\mathrm{V}_{\mathrm{IN} 1}$ | Signal input voltage 1. Connect to + or - output of the sensor bridge. Internal multiplexer can change connection internally to front-end PGA. |
| 6 | $\mathrm{V}_{\text {IN2 }}$ | Signal input voltage 2. Connect to + or - output of the sensor bridge. Internal multiplexer can change connection internally to front-end PGA. |
| 7 | $\mathrm{V}_{\text {SJ }}$ | Output amplifier summing junction. Use for output amplifier compensation when driving large capacitive loads (> 200pF) and/or for using external gain setting resistors for the output amplifier. |
| 8 | $V_{\text {FB }}$ | $\mathrm{V}_{\text {OUT }}$ feedback pin. Voltage feedback sense point for over-/under-scale limit circuitry. If internal gain set resistors for the output amplifier are used, this pin is also the voltage feedback sense point for the output amplifier. $\mathrm{V}_{F B}$ in combination with $\mathrm{V}_{S J}$ allows for use of external filter and protection circuits without degrading the PGA308-Q1 $\mathrm{V}_{\text {OUT }}$ accuracy. $\mathrm{V}_{\mathrm{FB}}$ must always be connected to either $\mathrm{V}_{\text {OUT }}$ or the point of feedback for $\mathrm{V}_{\text {Out }}$ if external filtering is used. |
| 9 | $\mathrm{V}_{\text {OUT }}$ | Analog output voltage of conditioned sensor. |
| 10 | $V_{\text {REF }}$ | Reference voltage input pin. $V_{\text {REF }}$ is used for coarse offset adjust and Zero DAC. $V_{\text {REF }}$ or $V_{S}$ may be individually selected for over-/under-scale threshold reference and fault monitor comparator reference. |

## TYPICAL CHARACTERISTICS

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {REF }}=\mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted. Gain format is presented: G = FE-PGA $\times$ Fine Gain $\times$ Output Gain.


Figure 1.


Figure 3.
0.1 Hz TO 10 Hz OUTPUT NOISE
( $G=1600$ )


Figure 5.

FRONT-END PGA INPUT BIAS CURRENT WITH Ipu DISABLED vs TEMPERATURE


Figure 2.

FRONT-END PGA OFFSET VOLTAGE vs TEMPERATURE


Figure 4.

INPUT-REFERRED FRONT-END NOISE vs FREQUENCY


Figure 6.

## TYPICAL CHARACTERISTICS (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {REF }}=\mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted.
Gain format is presented: G = FE-PGA $\times$ Fine Gain $\times$ Output Gain.

OVER-SCALE TOTAL ERROR vs TEMPERATURE
(5V Ref)


Figure 7.


Figure 9.


Figure 11.

UNDER-SCALE TOTAL ERROR vs TEMPERATURE (4V Ref)


Figure 8.


Figure 10.


Figure 12.

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {REF }}=\mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\text {CLAMP }}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted.
Gain format is presented: $G=F E-P G A \times$ Fine Gain $\times$ Output Gain.


Figure 13.

COMMON-MODE OVER-VOLTAGE RECOVERY


Time ( $25 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 15.
$\mathrm{V}_{\text {Clamp }}$ RESPONSE
(No Cap Load, CMP SEL = 0)


Time (250us/div)
Figure 17.

Figure 14.
$\mathrm{V}_{\text {cLamp }}$ RESPONSE (No Cap Load, CMP SEL = 1)


Time (250us/div)
Figure 16.
$V_{\text {CLAMP }}$ RESPONSE
( $\mathrm{C}_{\mathrm{L}}=10 \mathrm{nF}, \mathrm{CMP} \mathrm{SEL}=1$ )


Time (250 us/div)
Figure 18.

## TYPICAL CHARACTERISTICS (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {REF }}=\mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted.
Gain format is presented: $G=F E-P G A \times$ Fine Gain $\times$ Output Gain.


Figure 19.

QUIESCENT CURRENT vs TEMPERATURE


Figure 21.

OUTPUT AMPLIFIER OPEN-LOOP GAIN vs FREQUENCY (CMP SEL = 0)


Figure 23.


Figure 20.
OUTPUT AMPLIFIER OPEN-LOOP GAIN vs FREQUENCY (CMP SEL = 1)


Figure 22.

OUTPUT AMPLIFIER OPEN-LOOP PHASE vs FREQUENCY (CMP SEL = 1)


Figure 24.

## TYPICAL CHARACTERISTICS (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {REF }}=\mathrm{D}_{\text {OUT }} / \mathrm{V}_{\text {CLAMP }}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted.
Gain format is presented: $G=F E-P G A \times F i n e ~ G a i n ~ \times ~ O u t p u t ~ G a i n . ~$


Figure 25.


Figure 27.

SMALL-SIGNAL STEP RESPONSE
CMP SEL = 1


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 29.


Figure 26.


Figure 28.

LARGE-SIGNAL STEP RESPONSE
CMP SEL = 1


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 30.

## TYPICAL CHARACTERISTICS (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{REF}}=\mathrm{D}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{CLAMP}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ connected to GND , unless otherwise noted.
Gain format is presented: G = FE-PGA $\times$ Fine Gain $\times$ Output Gain.

SMALL-SIGNAL STEP RESPONSE
CMP SEL = 1


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 31.

SMALL-SIGNAL STEP RESPONSE
CMP SEL = 0


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 33.

SMALL-SIGNAL STEP RESPONSE
CMP SEL $=0$


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 35.

LARGE-SIGNAL STEP RESPONSE CMP SEL = 1


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 32.

LARGE-SIGNAL STEP RESPONSE
CMP SEL $=0$


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 34.

LARGE-SIGNAL STEP RESPONSE CMP SEL $=0$


Time ( $50 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 36.

## FUNCTIONAL DESCRIPTION

## OVERVIEW

The PGA308-Q1 is an ideal building block for resistive bridge sensor conditioning and general data acquisition. Digitally-programmable coarse offset, fine offset, and gain may be controlled in real time or permanently programmed into the PGA308-Q1.

## SENSOR ERROR ADJUSTMENT RANGE

The PGA308-Q1 is designed to readily accommodate the following sensors:

Span $_{25^{\circ} \mathrm{C}}: 0.08 \mathrm{mV} / \mathrm{V}$ to $296 \mathrm{mV} / \mathrm{V}$
Initial Offset: $20 \mathrm{mV} / \mathrm{V}$
Span and offset are based on a bridge sensor excitation voltage of +5 V , a PGA308-Q1 output voltage span of $4 \mathrm{~V}(+0.5 \mathrm{~V}$ to $+4.5 \mathrm{~V})$, $\mathrm{V}_{\text {REF }}$ of +5 V , and a $V_{\text {OUT }} / V_{\text {IN }}$ gain up to 9600 . For proper PGA308Q1 setup, consider noise, small-signal bandwidth, $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$ gain, and required system error.

## AMPLIFICATION SIGNAL PATH

The core of the PGA308-Q1 is a precision, low drift, and low noise front-end programmable gain amplifier (PGA). This front-end PGA has gain capabilities from $x 4$ to $\times 1600$. The output amplifier has a gain range from $\times 2$ to $\times 6$. A fine gain adjust in front of the output amplifier offers a selectable $\times 0.33$ to $\times 1.0$ attenuation factor. This architecture yields a $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$ gain range for the PGA309 of $\times 2.67$ to $\times 9600$. Many applications use overall gains of $\times 1600$ or less. The selection of gains in the front-end PGA and output amplifier, although capable of up to $\times 9600$ overall gain, are intended to allow for gain distribution throughout the PGA308-Q1; this design enables optimum span and offset scaling from input to output. The polarity of the inputs can be switched through the input mux to accommodate sensors with unknown polarity output. Higher gains reduce bandwidth and require more analog filtering and/or system analog-to-digital converter (ADC) averaging to reject noise.

## COARSE AND FINE OFFSET ADJUSTMENT

The sensor offset adjustment is done in two stages. The input-referred Coarse Offset Adjust DAC has a $\pm 100 \mathrm{mV}$ offset adjustment range for a selected $\mathrm{V}_{\text {REF }}$ of +5 V . Any residual input sensor offset is corrected and any desired $\mathrm{V}_{\text {out }}$ offset pedestal for zero-applied sensor strain input is set by a Fine Offset Adjust through the 16 -bit Zero DAC that adds to the signal from the output of the front-end PGA.

## VOLTAGE REFERENCE

The PGA308-Q1 $\mathrm{V}_{\text {REF }}$ pin provides input from a reference voltage. The reference voltage is used by the Coarse Offset Adjust and Zero DACs. The fault monitor circuitry trip points, as well as the over- and under-scale limits, can be selected to be referenced to either $\mathrm{V}_{\mathrm{S}}$ or $\mathrm{V}_{\text {REF }}$. This flexibility accommodates absolute or ratiometric mode designs.

## FAULT MONITOR CIRCUIT SENSOR FAULT DETECTION

To detect sensor burnout and/or short, a set of four comparators (external fault comparators) are connected to the inputs of the front-end PGA. There are two fault-detect modes of operation for these comparators.

## Common-Mode Fault

If either of the inputs are taken outside of the common-mode range of the amplifier [greater than $\left(\mathrm{V}_{\mathrm{S}}-1.2 \mathrm{~V}\right)$, or less than 100 mV ], then the corresponding comparator sets a sensor fault flag that can be programmed to drive the PGA308-Q1 $\mathrm{V}_{\text {OUt }}$ to within 100 mV ( $\mathrm{l}_{\text {OUT }}<4 \mathrm{~mA}$ ) of either $\mathrm{V}_{\mathrm{S}}$ (or $\mathrm{V}_{\text {CLAMP }}$ if $\mathrm{V}_{\text {CLAMP }}$ is used) or ground. This level is well above the set over-scale limit level or well below the set under-scale limit level. The state of the fault condition can be read in digital form in the ALRM register. If the over-scale/under-scale limiting is disabled, the PGA308-Q1 output voltage is also driven within 100 mV (lout $<4 \mathrm{~mA}$ ) of either $\mathrm{V}_{\mathrm{S}}$ (or $\mathrm{V}_{\text {CLAMP }}$ if $\mathrm{V}_{\text {CLAMP }}$ is used) or ground, depending on the selected fault polarity (high or low).

## Bridge Fault

To assist in identifying mis-wiring, or open- or shortcircuit conditions, the PGA308-Q1 provides bridge fault monitoring. For bridge fault detection, either $\mathrm{V}_{\mathrm{S}}$ or $\mathrm{V}_{\text {REF }}$ (whichever is used for bridge excitation) can be chosen as $\mathrm{V}_{\mathrm{FLT}}$. If either of the inputs are taken to less than the larger of either 100 mV or $0.35 \mathrm{~V}_{\mathrm{FLT}}$, then a fault is signaled. Also, if either of the inputs is taken to greater than the smaller of $\left(\mathrm{V}_{\mathrm{S}}-1.2 \mathrm{~V}\right)$ or $0.65 \mathrm{~V}_{\mathrm{FLT}}$, then a fault is signaled. This fault detection allows for operation with bridge differential voltages of up to $30 \%$ of the bridge excitation voltage. The corresponding comparator sets a sensor fault flag that can be programmed to drive the PGA308-Q1 $V_{\text {OUt }}$ to within 100 mV (lout $<4 \mathrm{~mA}$ ) of either $\mathrm{V}_{\mathrm{S}}$ (or $\mathrm{V}_{\text {CLAMP }}$ if $\mathrm{V}_{\text {CLAMP }}$ is used) or ground. This level is well above the set over-scale limit level or well below the
set under-scale limit level. If over-scale/under-scale limiting is disabled, the PGA308-Q1 output voltage is driven within 100 mV (lout $<4 \mathrm{~mA}$ ) of either $\mathrm{V}_{\text {S }}$ or ground, depending on the selected fault polarity (high or low).

## Additional Fault Detection

There are five additional fault detect comparators (internal fault comparators) that help detect subtle PGA308-Q1 front-end violations that could result in linear voltages at $V_{\text {OUt }}$ and be interpreted as valid states. These comparators are especially useful during factory calibration and setup.

## Alarm Register

Each of nine fault conditions sets a corresponding bit in the Alarm register. The state of the fault condition can be read digitally from the Alarm register.

## OVER-SCALE AND UNDER-SCALE LIMITS

The over-scale and under-scale limit circuitry provides a programmable upper and lower clip limit for the PGA308-Q1 output voltage. When combined with the fault monitor circuitry, system diagnostics can be performed to determine if a conditioned sensor is defective, or if the process being monitored by the sensor is out of range. The selected PGA308-Q1 V ${ }_{\text {LIM }}$ is divided down by a precision resistor string to form the over- and under-scale trip points. These resistor ratios are extremely accurate and produce no significant initial or temperature errors. An over-scale amplifier driven by the over-scale threshold limits (clips) the maximum PGA308-Q1 output, $\mathrm{V}_{\text {OUT }}$. Similarly, an under-scale amplifier driven by the under-scale threshold limits (clips) the minimum PGA308-Q1 output, $\mathrm{V}_{\text {Out }}$. The reference for the trip points, $\mathrm{V}_{\text {LIM }}$, is register-selectable for either $\mathrm{V}_{\text {REF }}$ or $\mathrm{V}_{\mathrm{s}}$.

## $\mathrm{D}_{\text {OUT }} / \mathbf{V}_{\text {CLAMP }}$ PIN

The dual-use $\mathrm{D}_{\text {out }} / V_{\text {CLAMP }}$ pin functions either as a $V_{\text {OUt }}$ clamp or as a digital push-pull output. The voltage clamp function provides an output voltage clamp, which is external-resistor programmable. In mixed-voltage systems, where the PGA308-Q1 may run from +5 V with its output scaled for 0.1 V to 2.9 V , $\mathrm{V}_{\text {CLAMP }}$ can be set to 3.0 V to prevent an over-voltage lock-up/latch-up condition on a 3V system ADC or microcontroller input. When programmed as a digital output this pin can be used for sensor module configuration. The value may be pre-programmed in the one-time programmable (OTP) banks, or controlled through the One-Wire interface ( 1 W pin).

## DIGITAL INTERFACE: ONE-WIRE PROGRAM PROTOCOL

The PGA308-Q1 can be configured through a singlewire, UART-compatible interface ( 1 W pin ). It is possible to connect this single-wire communication pin to the $\mathrm{V}_{\text {Out }}$ pin in true three-terminal modules $\left(\mathrm{V}_{\mathrm{s}}\right.$, ground, and sensor out) and continue to allow for calibration and configuration programming.
All communication transactions start with an initialization byte transmitted by the controller. This byte (55h) sets the baud rate used for the communication transaction. The baud rate is sensed during the initialization byte of every transaction, and is used throughout the entire transaction. Each transaction may use a different baud rate, if desired. Baud rates of 4.8 k to 114 k bits/second are supported.
Each communication consists of several bytes of data. Each byte consists of 10 -bit periods. The first bit is the start bit and is always ' 0 '. When idle, the 1W pin should always be high. The second through ninth bits are the eight data bits for the byte and are transferred LSB first. The 10th bit is the stop bit and is always ' 1 '.
The second byte is a command/address byte. The last bit in this byte indicates either a read or write at the address selected by the address pointer portion of the byte. Additional data transfer occurs after the command/address byte. The number of bytes and direction of data transfer depend on the command byte. For a read sequence, the PGA308-Q1 waits for a 2-bit delay (unless programmed otherwise) after the completion of the command/address byte before beginning to transmit. This wait allows time for the controller to ensure that the PGA308-Q1 is able to control the One-Wire interface. The first byte transmitted by the PGA308-Q1 is the least significant byte of the register and the second byte will be the most significant byte of the register.
The recommended circuit implementation is to use a pull-up resistor and/or current source with an open drain (or open collector) output connected to the 1W pin, which is also an open drain output. The single wire can be driven high by the controller during transmit from the controller, but some form of pull-up is required to allow the signal to go high during receive because the PGA308-Q1 1W pin can only pull the output low.

## Timeout on the One-Wire Interface

The PGA308-Q1 includes a timeout mechanism. If synchronization between the controller and the PGA308-Q1 is lost for any reason, the timeout mechanism allows the One-Wire interface to reset communication. The timeout period is set to approximately 28 ms (typical). If the timeout period expires between the initialization byte and the command byte, between the command byte and any data byte, or between any data bytes, the PGA308Q1 resets the One-Wire interface circuitry so that it expects an initialization byte. Every time that a byte is transmitted on the single wire interface, this timeout period restarts.

## POWER-ON SEQUENCE

The PGA308-Q1 provides circuitry to detect when the power supply is applied to the PGA308-Q1 and resets the internal registers to a known power-on reset (POR) state. This reset also occurs whenever the supply is invalid so that the PGA308-Q1 is set to a known state when the supply becomes valid again. The threshold for this circuit is approximately 1.7 V to 2.1 V . After the power supply becomes valid, the PGA308-Q1 waits for approximately 25 ms , during which $\mathrm{V}_{\text {Out }}$ is disabled, and then attempts to read the data from the last valid OTP memory bank. If the memory bank has the proper checksum, then the PGA308-Q1 RAM is loaded with the OTP data and $V_{\text {OUt }}$ enabled. If the checksum is invalid, $\mathrm{V}_{\text {OUT }}$ is set to disabled. Unless disabled by the OWD bit in Configuration Register 2 (CFG2), the One-Wire interface can always communicate to the PGA308-Q1 and override the contents of the current RAM in use by setting the appropriate $\operatorname{SWL}[2: 0]$ bits in the Software Control Register (SFTC). For applications that require instant-on for $\mathrm{V}_{\text {OUT }}$, the NOW bit in the CFG2 register can be set to '1', which eliminates the 25 ms disable of $\mathrm{V}_{\text {OUT }}$ on power-up.

## ONE-WIRE OPERATION WITH 1W CONNECTED TO V ${ }_{\text {out }}$

In some sensor applications, it is desired to provide the end user of the sensor module with three pins: $\mathrm{V}_{\mathrm{s}}$, GND, and Sensor Out. It is also desired in these applications to digitally calibrate the sensor module after its final assembly of sensor and electronics. The PGA308-Q1 has a mode that allows the One-Wire interface pin (1W) to be tied directly to the PGA308Q1 output pin ( $\mathrm{V}_{\text {OUT }}$ ).
To calibrate the PGA308-Q1 in Three-Wire configuration, program the internal registers and measure the resulting $\mathrm{V}_{\text {OUt }}$. To do this while $\mathrm{V}_{\text {OUt }}$ is connected to 1 W requires the ability to enable and disable $V_{\text {OUt }}$. Thus, the $1 \mathrm{~W} / \mathrm{V}_{\text {OUT }}$ line operates in a multiplexed mode where 1 W is used as a bidirectional digital interface while $\mathrm{V}_{\text {OUt }}$ is disabled, and $\mathrm{V}_{\text {OUt }}$ drives the line as a conditioned sensor output voltage when it is enabled.
The PGA308-Q1 also provides a mode in which the output amplifier can be enabled for a set time period and then disabled again to allow sharing of the 1W pin with the $\mathrm{V}_{\text {OUt }}$ connection. This action is accomplished by writing a value to bits OEN[7:0] in the One-Wire Enable Control register (OENC). Any non-zero value enables the output. This non-zero value is decremented every 10 ms until it becomes zero. When this value becomes zero, $\mathrm{V}_{\text {OUt }}$ is disabled and a 1 s timeout begins waiting for bus activity on the digital interface ( 1 W pin). As long as there is activity on the 1 W pin, the 1 s timeout is continually reset. After 1s of no bus activity, the PGA308-Q1 checks for a correct checksum. If the checksum is correct, the PGA308-Q1 runs with the values that currently exist in RAM. If the checksum is not valid, the PGA308-Q1 checks for written bank select registers in OTP in the order of BANK SEL4, BANK SEL3, BANK SEL2 then BANK SEL1. The highest bank select register containing valid programmed data is read. The value read from this register points to one of the seven OTP banks, which is then loaded into RAM.

## OTP MEMORY BANKS

There are four one-time programmable (OTP) bank selection registers: BANK SEL1, BANK SEL2, BANK SEL3, and BANK SEL4. Bank selection may be set four times by programming the BANK SELx registers in order ( $1,2,3,4$ ). The default OTP bank used on POR is the location stored in the last programmed BANK SELx register. Therefore, if programmed, BANK SEL4 always has priority over lower-numbered bank select registers.
The PGA308-Q1 contains seven OTP user memory banks. All seven of these banks may be independently programmed. However, the default bank at POR can be set only four times. The seven possible OTP user memory banks allow an end product with a microcontroller interface between the end-user and the PGA308-Q1 to select from up to seven factory pre-programmed configurations. It also provides total user flexibility for any other configuration through software communication over the One-Wire interface ( 1 W pin). This flexibility allows no-scrap recovery from miscalibration situations.

## PGA308-Q1 TRANSFER FUNCTION

Equation 1 shows the mathematical expression that is used to compute the output voltage, $\mathrm{V}_{\text {OUT }}$. This equation can also be rearranged algebraically to solve for different terms. For example, during calibration, this equation is rearranged to solve for $\mathrm{V}_{\mathrm{IN}}$.
$\mathrm{V}_{\text {OUT }}=\left[\left(\right.\right.$ mux_sign $\left.\left.\cdot \mathrm{V}_{\text {IN }}+\mathrm{V}_{\text {Coarse_Offset }}\right) \cdot \mathrm{GI}+\mathrm{V}_{\text {zero_DAC }}\right] \cdot \mathrm{GD} \cdot \mathrm{GO}$

Where:
mux_sign: This term changes the polarity of the input signal; value is $\pm 1$
$\mathrm{V}_{\mathbf{I N}}$ : The input signal for the PGA308-Q1; $\mathrm{V}_{\text {IN }} 1=$
$\mathrm{V}_{\text {INP }}, \mathrm{V}_{\text {IN }} 2=\mathrm{V}_{\text {INN }}$
$\mathrm{V}_{\text {Coarse_Offset }}$ : The coarse offset DAC output voltage
GI: Input stage gain
$\mathrm{V}_{\text {Zero_dAc }}$ : Zero DAC output voltage
GD: Gain DAC
GO: Output stage gain


NOTES: (1) User-adjustable feature.
(2) Optional connection; see the One-Wire Operation with iW Connected to Vout section for more information.
(3) Optional connection; see the PGA308 User's Guide for more information

Figure 37. Detailed Block Diagram

## REVISION HISTORY

[^1]
## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PGA308AQDGSRQ1 | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS \& Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | JAAQ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: Tl defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF PGA308-Q1 :

## NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product


## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PGA308AQDGSRQ1 | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PGA308AQDGSRQ1 | VSSOP | DGS | 10 | 2500 | 366.0 | 364.0 | 50.0 |



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE:10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
    Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^1]:    - Changed Removed External Sensor Output Sensitivity from Electrical Characteristics table and added it to the table notes.

