











TPS720-Q1 SBVS278A - FEBRUARY 2016-REVISED OCTOBER 2016

# **TPS720-Q1**

# 350-mA, Ultra-Low V<sub>IN</sub>, RF Low-Dropout Linear Regulator With BIAS Pin

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C6
- Input Voltage Range: 1.1 V to 4.5 V Output Voltage Range: 0.9 V to 3.6 V
- High-Performance LDO: 350 mA
- Low Quiescent Current: 38 µA
- **Excellent Load Transient Response:**  $\pm 15$  mV for  $I_{LOAD} = 0$  mA to 350 mA in 1  $\mu s$
- Low Noise: 48 μV<sub>RMS</sub> (10 Hz to 100 kHz)
- 80-dB V<sub>IN</sub> PSRR (10 Hz to 10 kHz)
- 70-dB V<sub>BIAS</sub> PSRR (10 Hz to 10 kHz)
- Fast Start-Up Time: 140 µs
- Built-In Soft-Start With Monotonic V<sub>OUT</sub> Rise and Start-Up Current Limited to 100 mA + ILOAD
- Overcurrent and Thermal Protection
- Low Dropout: 110 mV at  $I_{LOAD} = 350$  mA
- Stable With a 2.2-µF Output Capacitor
- Package: 2.00 mm × 2.00 mm, 6-Pin WSON

## **Applications**

- Camera Modules
- **FPD Link Power**
- Automotive Infotainment
- **USB HUB Power**

#### Simplified Schematic



### 3 Description

The TPS720-Q1 family of dual-rail, low-dropout linear regulators (LDOs) offers outstanding ac performance (PSRR, load and line transient response) and consume a very low quiescent current of 38 µA.

The V<sub>BIAS</sub> rail that powers the control circuit of the LDO draws very low current (on the order of the LDO quiescent current) and can be connected to any power supply that is equal to or greater than 1.4 V above the output voltage. The main power path is through V<sub>IN</sub> and can be a lower voltage than V<sub>BIAS</sub>; this path can be as low as V<sub>OUT</sub> + V<sub>DO</sub>, increasing the efficiency of the solution in many power-sensitive applications. For example, VIN can be an output of a high-efficiency, dc-dc, step-down regulator.

The TPS720-Q1 supports a novel feature where the output of the LDO regulates under light loads when the IN pin is left floating. The light-load drive current is sourced from V<sub>BIAS</sub> under this condition. This feature is particularly useful in power-saving applications where the dc-dc converter connected to the IN pin is disabled but the LDO is still required to regulate the voltage to a light load.

The TPS720-Q1 is stable with ceramic capacitors and uses an advanced BICMOS fabrication process that yields a dropout of 110 mV at a 350-mA output load. The TPS720-Q1 provides a monotonic  $V_{OUT}$  rise (overshoot limited to 3%) with V<sub>IN</sub> inrush current limited to 100 mA + I<sub>LOAD</sub> with an output capacitor of 2.2 μF.

The TPS720-Q1 uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% over load, line, process, and temperature extremes. The TPS720-Q1 is available in a 6-pin WSON package. This family of devices is fully specified over the temperature range of  $T_{\perp} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS720-Q1   | WSON (6) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



# **Table of Contents**

| 1 | Features 1                             | 8 Application and Implementation 13                     |
|---|----------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                         | 8.1 Application Information13                           |
| 3 | Description 1                          | 8.2 Typical Application 14                              |
| 4 | Revision History2                      | 9 Power Supply Recommendations 16                       |
| 5 | Pin Configuration and Functions3       | 10 Layout 16                                            |
| 6 | Specifications3                        | 10.1 Layout Guidelines                                  |
| - | 6.1 Absolute Maximum Ratings           | 10.2 Layout Example 16                                  |
|   | 6.2 ESD Ratings 4                      | 10.3 Thermal Considerations17                           |
|   | 6.3 Recommended Operating Conditions 4 | 10.4 Power Dissipation                                  |
|   | 6.4 Thermal Information                | 11 Device and Documentation Support 18                  |
|   | 6.5 Electrical Characteristics         | 11.1 Device Support                                     |
|   | 6.6 Timing Requirements6               | 11.2 Documentation Support                              |
|   | 6.7 Typical Characteristics            | 11.3 Receiving Notification of Documentation Updates 18 |
| 7 | Detailed Description 11                | 11.4 Community Resources                                |
| - | 7.1 Overview 11                        | 11.5 Trademarks18                                       |
|   | 7.2 Functional Block Diagram           | 11.6 Electrostatic Discharge Caution                    |
|   | 7.3 Feature Description                | 11.7 Glossary19                                         |
|   | 7.4 Device Functional Modes            | 12 Mechanical, Packaging, and Orderable Information19   |

# 4 Revision History

| Cha | anges from Original (February 2016) to Revision A Pa                                                                    | age |
|-----|-------------------------------------------------------------------------------------------------------------------------|-----|
| •   | Changed Output Voltage Range bullet in Features section from "0.9 V to 3.0 V" to "0.9 V to 3.6 V"                       | 1   |
|     | Changed maximum value of "output voltage" parameter from 3.0 V to 3.6 V in Recommended Operating Conditions table       | 4   |
| •   | Reformatted Thermal Information table note                                                                              | 4   |
| •   | Changed maximum value of <i>output voltage</i> parameter from 3.0 V to 3.6 V in <i>Electrical Characteristics</i> table | 5   |
| •   | Changed output voltage range in table note from "0.9 V to 3.0 V" to "0.9 V to 3.3 V" in Device Nomenclature section     | 18  |
| •   | Changed formatting of Related Documentation section                                                                     | 18  |
| •   | Added Receiving Notification of Documentation Updates section                                                           | 18  |



### 5 Pin Configuration and Functions

#### DRV Package 6-Pin WSON With Exposed Thermal Pad Top View



(1) TI recommends connecting the WSON (DRV) package thermal pad to ground.

#### **Pin Functions**

| Р    | riN | I/O | DESCRIPTION                                                                                                                                                                                                   |  |
|------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | 10  | DESCRIPTION                                                                                                                                                                                                   |  |
| OUT  | 1   | 0   | Output pin. A 2.2-µF ceramic capacitor is connected from this pin to ground for stability and to provide load transients; see <i>Input and Output Capacitor Requirements</i>                                  |  |
| NC   | 2   | ı   | connection.                                                                                                                                                                                                   |  |
| EN   | 3   | I   | Enable pin. A logic high signal on this pin turns the device on and regulates the voltage from IN to OUT. A logic low on this pin turns the device off.                                                       |  |
| BIAS | 4   | I   | Bias supply pin. For better transient performance, TI recommends bypassing this input with a ceramic capacitor to ground; see <i>Input and Output Capacitor Requirements</i>                                  |  |
| GND  | 5   |     | Ground pin.                                                                                                                                                                                                   |  |
| IN   | 6   | I   | Input pin. This pin can be a maximum of 4.5 V; V <sub>IN</sub> must not exceed V <sub>BIAS</sub> . Bypass this input with a ceramic capacitor to ground; see <i>Input and Output Capacitor Requirements</i> . |  |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

at  $T_J = -40$ °C to +125°C (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup>

|                                     |                                    | MIN                | MAX                                   | UNIT |
|-------------------------------------|------------------------------------|--------------------|---------------------------------------|------|
| V <sub>IN</sub> <sup>(2)</sup>      | Input voltage (steady-state)       | -0.3               | V <sub>BIAS</sub> or 5 <sup>(3)</sup> | V    |
| V <sub>IN_PEAK</sub> <sup>(4)</sup> | Peak transient input               |                    | 5.5                                   | V    |
| $V_{BIAS}$                          | Bias voltage                       | -0.3               | 6                                     | V    |
| V <sub>EN</sub>                     | Enable voltage                     | -0.3               | 6                                     | V    |
| V <sub>OUT</sub>                    | Output voltage                     | -0.3               | 5                                     | V    |
| I <sub>OUT</sub>                    | Peak output current                | Internally limited |                                       |      |
|                                     | Output short-circuit duration      | Inc                | definite                              |      |
| P <sub>DISS</sub>                   | Total continuous power dissipation | See Thern          | nal Information                       |      |
| T <sub>J</sub>                      | Operating junction temperature     | <b>-</b> 55        | 125                                   | °C   |
| T <sub>stg</sub>                    | Storage temperature                | <b>-</b> 55        | 150                                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> To ensure proper device operation,  $V_{\text{IN}}$  must be less than or equal to  $V_{\text{BIAS}}$  under all conditions.

<sup>(3)</sup> Whichever is less.

<sup>(4)</sup> For durations no longer than 1 ms each, for a total of no more than 1000 occurrences over the lifetime of the device.



### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |
|                    |                         | Machine model (MM)                                                  | ±100  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating junction temperature range (unless otherwise noted).

|                                 |                              | MIN                                          | NOM | MAX                                     | UNIT |
|---------------------------------|------------------------------|----------------------------------------------|-----|-----------------------------------------|------|
| V <sub>IN</sub>                 | Input voltage (steady-state) | 1.1                                          |     | V <sub>BIAS</sub> or 4.5 <sup>(1)</sup> | V    |
| V <sub>BIAS</sub>               | Bias voltage                 | 2.6 or V <sub>OUT</sub> + 1.4 <sup>(2)</sup> |     | 5.5                                     | V    |
| V <sub>OUT</sub>                | Output voltage               | 0.9                                          |     | 3.6                                     | V    |
| I <sub>OUT</sub>                | Peak output current          | 0                                            |     | 350                                     | mA   |
| $V_{EN}$                        | Enable voltage               | 0                                            |     | 5.5                                     | V    |
| C <sub>IN</sub>                 | Input capacitance            |                                              | 1   |                                         | μF   |
| C <sub>BIAS</sub>               | Bias capacitance             |                                              | 0.1 |                                         | μF   |
| C <sub>OUT</sub> <sup>(3)</sup> | Output capacitance           | 2.2                                          |     |                                         | μF   |

- (1) Whichever is less.
- (2) Whichever is greater.
- (3) Maximum ESR must be less than 250 m $\Omega$ .

#### 6.4 Thermal Information

|                      |                                              | TPS720-Q1  |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                      |                                              | 6 PINS     | _    |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 66.5       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 86.2       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 36.1       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.7        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 36.6       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.4        | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).



### 6.5 Electrical Characteristics

over operating temperature range (T $_J$  = -40°C to +125°C), V $_{BIAS}$  = (V $_{OUT}$  + 1.4 V ) or 2.6 V (whichever is greater), V $_{IN}$   $\geq$  V $_{OUT}$  + 0.5 V, I $_{OUT}$  = 1 mA, V $_{EN}$  = 1.1 V, and C $_{OUT}$  = 2.2  $\mu$ F (unless otherwise noted); typical values are at T $_J$  = 25°C

| PARAMETER                          |                                                | TEST CON                                                               | TEST CONDITIONS                                                                                                                                                    |                                | TYP                | MAX                 | UNIT                         |               |
|------------------------------------|------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|---------------------|------------------------------|---------------|
| V <sub>IN</sub>                    | Input volta                                    | age                                                                    |                                                                                                                                                                    |                                | 1.1 <sup>(1)</sup> |                     | V <sub>BIAS</sub> or 4.5 (2) | ٧             |
| V <sub>BIAS</sub>                  | Bias volta                                     | ge                                                                     |                                                                                                                                                                    |                                | 2.6                |                     | 5.5                          | V             |
|                                    | Output vol                                     | tage <sup>(4)</sup>                                                    |                                                                                                                                                                    |                                | 0.9                |                     | 3.6                          | V             |
|                                    |                                                | Over $V_{BIAS}$ , $V_{IN}$ , $I_{OUT}$ , $T_{J} = -40$ °C to +125°C    | $V_{OUT}$ + 1.4 V $\leq$ $V_{BIAS}$ $\leq$ 5 $V_{OUT}$ + 0.5 V $\leq$ $V_{IN}$ $\leq$ 4.5 0 mA $\leq$ $I_{OUT}$ $\leq$ 350 mA                                      | 5.5 V,<br>V,                   | -2%                |                     | 2%                           |               |
| V <sub>OUT</sub> <sup>(3)</sup>    | Output accuracy                                | Over $V_{BIAS}$ , $V_{IN}$ , $I_{OUT}$ ,<br>$T_{J} = -40$ °C to +125°C | $V_{OUT} + 1.4 \text{ V} \le V_{BIAS} \le 5.5$<br>$V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 4.5 \text{ V},$<br>$0 \text{ mA} \le I_{OUT} \le 350 \text{ mA}, V_{OU}$ | V,                             | -25                |                     | 25                           | mV            |
|                                    |                                                | V <sub>IN</sub> floating                                               | $V_{OUT} + 1.4 \text{ V} \le V_{BIAS} \le 50  \mu\text{A}$                                                                                                         | 5.5 V,                         |                    | ±1%                 |                              |               |
| $\Delta V_{OUT}/\Delta V_{IN}$     | V <sub>IN</sub> line re                        | gulation                                                               | $V_{IN} = (V_{OUT} + 0.5 \text{ V}) \text{ to } 4$                                                                                                                 | 1.5 V, I <sub>OUT</sub> = 1 mA |                    | 16                  |                              | μV/V          |
| $\Delta V_{OUT} / \Delta V_{BIAS}$ | V <sub>BIAS</sub> line                         | regulation                                                             | $V_{BIAS} = (V_{OUT} + 1.4 \text{ V}) \text{ o}$ greater) to 5.5 V, $I_{OUT} =$                                                                                    | r 2.6 V (whichever is 1 mA     |                    | 16                  |                              | μV/V          |
|                                    | V <sub>IN</sub> line tra                       | ansient                                                                | $\Delta V_{IN} = 400 \text{ mV}, t_{RISE} = t$                                                                                                                     | FALL = 1 μs                    |                    | ±200                |                              | μV            |
|                                    | V <sub>BIAS</sub> line                         | transient                                                              | $\Delta V_{BIAS} = 600 \text{ mV}, t_{RISE} =$                                                                                                                     | = t <sub>FALL</sub> = 1 μs     |                    | ±0.8                |                              | mV            |
| $\Delta V_{OUT}/\Delta I_{OUT}$    | Load regu                                      | lation                                                                 | 0 mA ≤ I <sub>OUT</sub> ≤ 350 mA (no load to full load)                                                                                                            |                                |                    | -15                 |                              | μV/mA         |
|                                    | Load transient                                 |                                                                        | 0 mA $\leq$ I <sub>OUT</sub> $\leq$ 350 mA, t <sub>RISE</sub> = t <sub>FALL</sub> = 1 $\mu$ s                                                                      |                                |                    | ±15                 |                              | mV            |
| $V_{DO\_IN}$                       | V <sub>IN</sub> dropout voltage <sup>(5)</sup> |                                                                        | $ \begin{vmatrix} V_{\text{IN}} = V_{\text{OUT(NOM)}} - 0.1 \text{ V}, \\ (V_{\text{BIAS}} - V_{\text{OUT(NOM)}}) = 1. \\ I_{\text{OUT}} = 350 \text{ mA} $        | 4 V,                           |                    | 110                 | 200                          | mV            |
| V <sub>DO_BIAS</sub>               | V <sub>BIAS</sub> drop                         | oout voltage <sup>(6)</sup>                                            | $V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}, I_{OUT} = 350 \text{ mA}$                                                                                                  |                                |                    | 1.09                | 1.4                          | V             |
| I <sub>CL</sub>                    | Output current limit                           |                                                                        | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                                                                                                |                                | 420                | 600                 | 800                          | mA            |
| laus                               | Ground pin current                             |                                                                        | I <sub>OUT</sub> = 100 μA                                                                                                                                          |                                |                    | 38                  |                              | μА            |
| I <sub>GND</sub>                   | Ground pi                                      | TI CUITEIIL                                                            | I <sub>OUT</sub> = 0 mA to 350 mA                                                                                                                                  |                                |                    | 54                  | 80                           | μΑ            |
| I <sub>SHDN</sub>                  | Shutdown                                       | current (I <sub>GND</sub> )                                            | V <sub>EN</sub> ≤ 0.4 V                                                                                                                                            |                                |                    | 0.5                 | 2.5                          | μΑ            |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 10 Hz                      |                    | 85                  |                              |               |
|                                    | V <sub>IN</sub> power-supply rejection ratio   |                                                                        | $V_{IN} - V_{OUT} \ge 0.5 \text{ V},$<br>$V_{BIAS} = V_{OUT} + 1.4 \text{ V},$                                                                                     | f = 100 Hz                     |                    | 85                  |                              | - dB          |
| PSRR                               |                                                |                                                                        |                                                                                                                                                                    | f = 1 kHz                      |                    | 85                  |                              |               |
|                                    |                                                |                                                                        | I <sub>OUT</sub> = 350 mA                                                                                                                                          | f = 10 kHz                     |                    | 80                  |                              |               |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 100 kHz                    |                    | 70                  |                              |               |
|                                    |                                                |                                                                        | f = 1 MHz                                                                                                                                                          |                                |                    | 50                  |                              |               |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 10 Hz                      |                    | 80                  |                              |               |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 100 Hz                     |                    | 80                  |                              |               |
| PSRR                               | V <sub>RIAS</sub> now                          | er-supply rejection ratio                                              | $V_{IN} - V_{OUT} \ge 0.5 \text{ V},$<br>$V_{BIAS} = V_{OUT} + 1.4 \text{ V},$                                                                                     | f = 1 kHz                      |                    | 75                  |                              | dB            |
|                                    | · DIAS POW                                     |                                                                        | I <sub>OUT</sub> = 350 mA                                                                                                                                          | f = 10 kHz                     |                    | 65                  |                              | 45            |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 100 kHz                    |                    | 55                  |                              |               |
|                                    |                                                |                                                                        |                                                                                                                                                                    | f = 1 MHz                      |                    | 35                  |                              |               |
| V <sub>N</sub>                     | Output noi                                     | ise voltage                                                            | Bandwidth = 10 Hz to 10 $V_{IN} = V_{OUT} + 0.5 V$                                                                                                                 |                                |                    | 48                  |                              | $\mu V_{RMS}$ |
| I <sub>VIN_INRUSH</sub>            | Inrush cur                                     | rent on V <sub>IN</sub>                                                | $V_{BIAS} = (V_{OUT} + 1.4 \text{ V}) \text{ or }$ greater), $V_{IN} = V_{OUT} + 0.0$                                                                              |                                | 100                | + I <sub>LOAD</sub> |                              | mA            |
| V <sub>EN(HI)</sub>                | Enable pir                                     | n high (enabled)                                                       |                                                                                                                                                                    |                                | 1.1                |                     |                              | V             |
| V <sub>EN(LO)</sub>                | Enable pir                                     | n low (disabled)                                                       |                                                                                                                                                                    |                                | 0                  |                     | 0.4                          | V             |

Performance specifications are ensured to a minimum  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ .

Minimum  $V_{BIAS}$  = ( $V_{OUT}$  + 1.4 V) or 2.6 V (whichever is greater) and  $V_{IN}$  =  $V_{OUT}$  + 0.5 V.  $V_{O}$  nominal value is factory programmable through the on-chip EEPROM.

Measured for devices with  $V_{OUT(NOM)}$  ≥ 1.2 V.

 $V_{BIAS} - V_{OUT}$  with  $V_{OUT} = V_{OUT(NOM)} - 0.1$  V. Measured for devices with  $V_{OUT(NOM)} \ge 1.8$  V.



### **Electrical Characteristics (continued)**

over operating temperature range (T $_J$  = -40°C to +125°C),  $V_{BIAS}$  = ( $V_{OUT}$  + 1.4 V ) or 2.6 V (whichever is greater),  $V_{IN} \ge V_{OUT}$  + 0.5 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 1.1 V, and  $C_{OUT}$  = 2.2  $\mu F$  (unless otherwise noted); typical values are at  $T_J$  = 25°C

|                                    |                                | , , , , , , , , , , , , , , , , , , , ,                                     |      | U    |      |      |
|------------------------------------|--------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
|                                    | PARAMETER                      | TEST CONDITIONS                                                             | MIN  | TYP  | MAX  | UNIT |
| I <sub>EN</sub> Enable pin current |                                | V <sub>EN</sub> = 5.5 V, V <sub>IN</sub> = 4.5 V, V <sub>BIAS</sub> = 5.5 V |      |      | 1    | μΑ   |
| Undervoltage lockout               |                                | V <sub>BIAS</sub> rising                                                    | 2.35 | 2.45 | 2.59 | V    |
| UVLO                               | UVLO hysteresis                | V <sub>BIAS</sub> falling                                                   |      | 150  |      | mV   |
| _                                  | Thermal shutdown temperature   | Shutdown, temperature increasing                                            |      | 160  |      | °C   |
| I hermal shutdown temperature      |                                | Reset, temperature decreasing                                               |      | 140  |      |      |
| TJ                                 | Operating junction temperature |                                                                             | -40  |      | 125  | °C   |

### 6.6 Timing Requirements

|                  |               |                                                                                | MIN | NOM | MAX | UNIT |
|------------------|---------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>STR</sub> | Start-up time | $V_{OUT}$ = 95%, $V_{OUT~(NOM)}$ , $I_{OUT}$ = 350 mA, $C_{OUT}$ = 2.2 $\mu F$ |     | 140 |     | μs   |



### 6.7 Typical Characteristics

over operating temperature range ( $T_J = -40$ °C to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25$ °C



Submit Documentation Feedback



### **Typical Characteristics (continued)**

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \text{ }\mu\text{F}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 



Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



### **Typical Characteristics (continued)**

over operating temperature range (T $_J$  = -40°C to +125°C),  $V_{BIAS}$  = ( $V_{OUT}$  + 1.4 V) or 2.6 V (whichever is greater),  $V_{IN}$  =  $V_{OUT}$  + 0.5 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 1.1 V, and  $C_{OUT}$  = 2.2  $\mu F$  (unless otherwise noted); typical values are at  $T_J$  = 25°C





Figure 13. Ground Pin Current vs Output Current

Figure 14. Ground Pin Current vs Junction Temperature





Figure 15. Shutdown Current vs  $V_{\text{BIAS}}$  Voltage

Figure 16. Current Limit vs V<sub>BIAS</sub> Voltage





Figure 17. Current Limit vs Input Voltage

Figure 18. V<sub>IN</sub> Power-Supply Rejection Ratio vs Frequency



### **Typical Characteristics (continued)**

over operating temperature range ( $T_J = -40$ °C to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25$ °C



Submit Documentation Feedback

Figure 23. V<sub>BIAS</sub> Line Transient Response

Copyright © 2016, Texas Instruments Incorporated

Figure 24. Load Transient Response



### 7 Detailed Description

#### 7.1 Overview

The TPS720-Q1 family of LDO regulators uses innovative circuitry to achieve ultra-wide bandwidth and high loop gain, resulting in extremely high PSRR (up to 1 MHz) at very low headroom ( $V_{IN} - V_{OUT}$ ). The implementation of the BIAS pin on the TPS720-Q1 vastly improves efficiency of low  $V_{OUT}$  applications by allowing the use of a preregulated, low-voltage input supply. The TPS720-Q1 supports a novel feature where the output of the LDO regulates under light loads (< 500  $\mu$ A) when the IN pin is left floating. The light-load drive current is sourced from  $V_{BIAS}$  under this condition. This feature is particularly useful in power-saving applications where the dc-dc converter connected to the IN pin is disabled but the LDO is still required to regulate the voltage to a light load. These features, combined with low noise, low ground pin current, and ultra-small packaging, make this device ideal for portable applications. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from -40°C to +125°C.

#### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS720-Q1 internal current limits help protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The NMOS pass transistor dissipates  $(V_{IN} - V_{OUT}) \times I_{OUT}$  until thermal shutdown is triggered and the device is turned off. When the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see *Thermal Considerations* for more details.

The NMOS pass element in the TPS720-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, TI recommends external limiting to 5% of rated output current.

#### 7.3.2 Inrush Current Limit

The TPS720-Q1 family of LDO regulators implements a novel inrush current limit circuit architecture: the current drawn through the IN pin is limited to a finite value. This  $I_{INRUSHLIMIT}$  charges the output to the final voltage. All current drawn through  $V_{IN}$  charges the output capacitance when the load is disconnected. Equation 1 shows the inrush current limit performed by the circuit.

$$I_{INRUSHLIMIT}(A) = C_{OUT}(\mu F) \times 0.454545(V / \mu S) + I_{LOAD}(A)$$

Submit Documentation Feedback

(1)



### **Feature Description (continued)**

Assuming a  $C_{OUT}$  of 2.2  $\mu F$  with the load disconnected (that is,  $I_{LOAD}=0$ ), the  $I_{INRUSHLIMIT}$  is calculated to be 100 mA. The inrush current charges the LDO output capacitor. If the output of the LDO regulates to 1.3 V, then the LDO charges the output capacitor to the final output value in approximately 28.6  $\mu s$ .

Another consideration is when a load is connected to the output of an LDO. The TPS720-Q1 inrush current limit circuit employs a technique that supplies not only the  $I_{INRUSHLIMIT}$ , but the additional current required by the load. If  $I_{LOAD} = 350$  mA, then  $I_{INRUSHLIMIT}$  calculates to be approximately 450 mA (from Equation 1).

#### 7.3.3 Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to the IN pin.

### 7.3.4 Undervoltage Lockout (UVLO)

The TPS720-Q1 uses an undervoltage lockout circuit on the BIAS pin to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature that typically ignores undershoot transients on the input if these transients are less than  $50 \mu s$  in duration.

#### 7.4 Device Functional Modes

Driving the EN pin over 1.1 V turns on the regulator. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode. In shutdown, the current consumption of the device is typically reduced to 500 nA.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

### 8.1.1 Input and Output Capacitor Requirements

Although a capacitor is not required for stability on the IN pin, good analog design practice is to connect a 0.1- $\mu$ F to 1- $\mu$ F low equivalent series resistance (ESR) capacitor across the IN pin input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is located far from the power source. If source impedance is not sufficiently low, a 0.1- $\mu$ F input capacitor may be necessary to ensure stability.

The BIAS pin does not require an input capacitor because BIAS does not source high currents. However, if source impedance is not sufficiently low, TI recommends a small 0.1-µF bypass capacitor.

The TPS720-Q1 is designed to be stable with standard ceramic capacitors with values of 2.2  $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 250 m $\Omega$ .

#### 8.1.2 Output Regulation With the IN Pin Floating

The TPS720-Q1 supports a novel feature where the output of the LDO regulates under light loads when the IN pin is left floating. Under normal conditions when the IN pin is connected to a power source, the BIAS pin draws only tens of milliamperes. However, when the IN pin is floating, an innovative circuit allows a maximum current of 500  $\mu$ A to be drawn by the load through the BIAS pin and maintains the output in regulation. This feature is particularly useful in power-saving applications where a dc-dc converter connected to the IN pin is disabled, but the LDO is required to regulate the output voltage to a light load.

Figure 25 shows an application example where a microcontroller is not turned off (to maintain the state of the internal memory), but where the regulated supply (shown as the TPS62xxx) is turned off to reduce power. In this case, the TPS720-Q1 BIAS pin provides sufficient load current to maintain a regulated voltage to the microcontroller.



Figure 25. Floating IN Pin Regulation Example



### **Application Information (continued)**

#### 8.1.3 Dropout Voltage

The TPS720-Q1 uses a NMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the NMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the NMOS pass element.  $V_{DO}$  approximately scales with output current because the NMOS device behaves like a resistor in dropout.

PSRR and transient response are degraded when  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 19.

#### 8.1.4 Transient Response

Increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases duration of the transient response.

#### 8.1.5 Minimum Load

The TPS720-Q1 is stable with no output load. Although some LDOs suffer from low loop gain at very light output loads, the TPS720-Q1 employs an innovative, low-current mode circuit under very light or no-load conditions which improves output voltage regulation performance.

### 8.2 Typical Application



Figure 26. Typical Application Schematic

#### 8.2.1 Design Requirements

Table 1 lists the parameters for this design example.

**Table 1. Design Parameters** 

| DESIGN PARAMETER  | EXAMPLE VALUE              |
|-------------------|----------------------------|
| V <sub>IN</sub>   | 2.3 V                      |
| V <sub>BIAS</sub> | 3.2 V                      |
| V <sub>OUT</sub>  | 1.8 V                      |
| I <sub>OUT</sub>  | 10-mA typical, 350-mA peak |



### 8.2.2 Detailed Design Procedures

TI recommends selecting the minimum component size; a small size solution for this design example is desired. Set  $C_{IN}$  = 1  $\mu$ F,  $C_{BIAS}$  = 100 nF, and  $C_{OUT}$  = 2.2  $\mu$ F.

### 8.2.3 Application Curves





### 9 Power Supply Recommendations

The input supply and bias supply for the LDO must be within the recommended operating conditions and must provide adequate headroom for the device to have a regulated output. The minimum capacitor requirements must be met, and if the input supply is noisy, additional input capacitors with low ESR can improve transient performance.

### 10 Layout

### 10.1 Layout Guidelines

TI recommends designing the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device to improve ac performance (such as PSRR, output noise, and transient response.) In addition, the ground connection for the output capacitor must be connected directly to the GND pin of the device. High equivalent series resistance (ESR) capacitors can degrade PSRR. The BIAS pin draws very little current and can be routed as a signal. Take care to shield the BIAS pin from high frequency coupling.

### 10.2 Layout Example



Figure 29. Recommended Layout



#### 10.3 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, limit junction temperature to a maximum of +125°C. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS720-Q1 is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TPS720-Q1 into thermal shutdown degrades device reliability.

#### 10.4 Power Dissipation

The printed-circuit-board (PCB) area around the device that is free of other components moves the heat from the device to ambient air. Performance data for JEDEC boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated throughholes to heat-dissipating layers also improves the heat sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(2)



### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS720-Q1. The TPS720xxDRVEVM evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.2 Device Nomenclature

Table 2. Device Nomenclature (1)(2)

| PRODUCT            | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                   |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS720xx(x)QyyyzQ1 | xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).  yyy is the package designator.  z is the package quantity. R is for 3000 pieces, T is for 250 pieces. |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- High-Efficiency Step-Down Low Power DC-DC Converter (SGLS243).
- TPS720xxDRVEVM Evaluation Module (SBVU024).
- Using New Thermal Metrics (SBVA025).

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

<sup>(2)</sup> Output voltages from 0.9 V to 3.3 V in 50-mV increments are available. Contact the factory for details and availability.



### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TPS72009QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11P                  | Samples |
| TPS720105QDRVRQ1 | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 15G                  | Samples |
| TPS72010QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11Q                  | Samples |
| TPS720115QDRVRQ1 | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 15H                  | Samples |
| TPS72011QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 111                  | Samples |
| TPS72012QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11R                  | Samples |
| TPS72015QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11J                  | Samples |
| TPS72018QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11K                  | Samples |
| TPS72025QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11W                  | Samples |
| TPS72027QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 151                  | Samples |
| TPS720285QDRVRQ1 | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11M                  | Samples |
| TPS72028QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11L                  | Samples |
| TPS72029QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 11N                  | Samples |
| TPS72030QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 110                  | Samples |
| TPS72033QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 15J                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS720-Q1:

Catalog: TPS720

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Aug-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

- Reel Width (WT)



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS72009QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS720105QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72010QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS720115QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72011QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72012QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72015QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72018QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72025QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72027QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS720285QDRVRQ1 | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72028QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72029QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72030QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS72033QDRVRQ1  | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 8-Aug-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS72009QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS720105QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72010QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS720115QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72011QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72012QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72015QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72018QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72025QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72027QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS720285QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72028QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72029QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72030QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72033QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated