

SCES856-DECEMBER 2013

# DUAL BUS BUFFER GATE WITH 3-STATE OUTPUTS

Check for Samples: SN74LVC2G126-EP

## FEATURES

www.ti.com

- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 6.8 ns at 3.3 V
- Low Power Consumption, 10-µA Max I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly and Test Site
- One Fabrication Site
- Available in Military (–55°C to 125°C) Temperature Range
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

#### DCU PACKAGE (TOP VIEW)

| 10E∏  | 1 | 8 | $\Box V_{cc}$ |
|-------|---|---|---------------|
| 1A 🗔  | 2 | 7 | 1 20E         |
| 2Y 🗔  | 3 | 6 | ∐ 1Y          |
| GND 🖂 | 4 | 5 | ∐ 2A          |

## DESCRIPTION

This dual bus buffer gate is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The SN74LVC2G126 is a dual bus driver/line driver with 3-state outputs. The outputs are disabled when the associated output-enable (OE) input is low.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

| ORDERING INFORMATION <sup>(1)</sup> |                                                                      |             |                  |      |                |  |  |  |  |
|-------------------------------------|----------------------------------------------------------------------|-------------|------------------|------|----------------|--|--|--|--|
| TJ                                  | PACKAGE <sup>(2)</sup> ORDERABLE PART NUMBER TOP-SIDE MARKING VID NU |             |                  |      |                |  |  |  |  |
| –55°C to 125°C                      | VSSOP - DCU                                                          | Tape of 250 | CLVC2G126MDCUTEP | CEPR | V62/14604-01XE |  |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

| I   | Function Table<br>(Each Buffer) |        |  |  |  |  |  |  |  |
|-----|---------------------------------|--------|--|--|--|--|--|--|--|
| INP | JTS                             | OUTPUT |  |  |  |  |  |  |  |
| OE  | Α                               | Y      |  |  |  |  |  |  |  |
| Н   | Н                               | Н      |  |  |  |  |  |  |  |
| н   | L                               | L      |  |  |  |  |  |  |  |
| L   | Х                               | Z      |  |  |  |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCES856-DECEMBER 2013

www.ti.com



### ABSOLUTE MAXIMUM RATINGs<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                 |                                               |  | MIN  | MAX                   | UNIT |
|------------------|-------------------------------------------------|-----------------------------------------------|--|------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                            |                                               |  | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup>              | nput voltage range <sup>(2)</sup>             |  | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high | h-impedance or power-off state <sup>(2)</sup> |  | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high | h or low state <sup>(2) (3)</sup>             |  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                             | V <sub>I</sub> < 0                            |  |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                            | V <sub>O</sub> < 0                            |  |      | -50                   | mA   |
| I <sub>O</sub>   | Continuous output current                       |                                               |  |      | ±50                   | mA   |
|                  | Continuous current through $V_{CC}$ or GND      |                                               |  |      | ±100                  | mA   |
| TJ               | Absolute maximum junction temperature range     | e                                             |  | -55  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                       |                                               |  | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

### THERMAL INFORMATION

|                    |                                                             | SN74LVC2G126-EP |               |  |
|--------------------|-------------------------------------------------------------|-----------------|---------------|--|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DCU             | UNITS         |  |
|                    |                                                             | 8 PINS          |               |  |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 204.3           |               |  |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 78              |               |  |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 83              | 0 <b>0</b> M/ |  |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter <sup>(5)</sup>   | 7.6             | °C/W          |  |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 82.6            |               |  |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A             |               |  |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



#### www.ti.com

SCES856-DECEMBER 2013

## **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

|                 |                                        |                                                                              | MIN                    | MAX                    | UNIT |  |
|-----------------|----------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------|--|
| V               | Supply voltogo                         | Operating                                                                    | 1.65                   | 5.5                    | V    |  |
| V <sub>CC</sub> | Supply voltage                         | Data retention only                                                          | 1.5                    | v                      |      |  |
|                 |                                        | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$                                 | 0.65 × V <sub>CC</sub> |                        |      |  |
|                 |                                        | $V_{CC}$ = 2.3 V to 2.7 V                                                    | 1.7                    |                        | V    |  |
| VIH             | High-level input voltage               | $V_{CC} = 3 V \text{ to } 3.6 V$                                             | 2                      |                        | V    |  |
|                 |                                        | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$                           | 0.7 × V <sub>CC</sub>  |                        |      |  |
|                 |                                        | $V_{CC} = 1.65 \text{ V} \text{ to } 1.95 \text{ V}$                         |                        | 0.35 × V <sub>CC</sub> |      |  |
|                 |                                        | $V_{CC}$ = 2.3 V to 2.7 V                                                    |                        | 0.7                    | V    |  |
| VIL             | Low-level input voltage                | $V_{CC} = 3 V$ to 3.6 V                                                      |                        | 0.8                    | v    |  |
|                 |                                        | $V_{CC} = 4.5 V$ to 5.5 V                                                    |                        | $0.3 \times V_{CC}$    |      |  |
| VI              | Input voltage                          |                                                                              | 0                      | 5.5                    | V    |  |
| V               | Output veltogo                         | High or low state                                                            | 0                      | V <sub>CC</sub>        | V    |  |
| Vo              | Output voltage                         | 3-state                                                                      | 0                      | 5.5                    | v    |  |
|                 |                                        | V <sub>CC</sub> = 1.65 V                                                     |                        | -4                     |      |  |
|                 |                                        | $V_{CC} = 2.3 V$                                                             |                        | -8                     |      |  |
| I <sub>OH</sub> | High-level output current              | N 2 N                                                                        |                        | -16                    | mA   |  |
|                 |                                        | $V_{CC} = 3 V$                                                               |                        | -24                    |      |  |
|                 |                                        | $V_{CC} = 4.5 V$                                                             |                        | -32                    |      |  |
|                 |                                        | V <sub>CC</sub> = 1.65 V                                                     |                        | 4                      |      |  |
|                 |                                        | $V_{CC} = 2.3 V$                                                             |                        | 8                      |      |  |
| I <sub>OL</sub> | Low-level output current               | N 2 N                                                                        |                        | 16                     | mA   |  |
|                 |                                        | $V_{CC} = 3 V$                                                               |                        |                        |      |  |
|                 |                                        | $V_{CC} = 4.5 V$                                                             |                        | 32                     |      |  |
|                 |                                        | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | 20                     |                        |      |  |
| Δt/Δv           | Input transition rise or fall rate     | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |                        | 10                     | ns/V |  |
|                 |                                        | $V_{CC} = 5 V \pm 0.5 V$                                                     |                        | 5                      |      |  |
| TJ              | Operating virtual junction temperature |                                                                              | -55                    | 125                    | °C   |  |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCES856-DECEMBER 2013

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

These specifications apply for  $-55^{\circ}C \le T_{J} \le 125^{\circ}C$  (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |  |
|----------------------------------|----------------------------------------------------------------|-----------------|-----------------------|--------------------|------|------|--|--|--|
|                                  | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 5.5 V | V <sub>CC</sub> – 0.1 |                    |      |      |  |  |  |
|                                  | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2                   |                    |      | 1    |  |  |  |
|                                  | $I_{OH} = -8 \text{ mA}$                                       | 2.3 V           | 1.9                   |                    |      | V    |  |  |  |
| V <sub>он</sub>                  | $I_{OH} = -16 \text{ mA}$                                      | 3 V             | 2.4                   |                    |      | v    |  |  |  |
|                                  | $I_{OH} = -24 \text{ mA}$                                      | 3 V             | 2.3                   |                    |      |      |  |  |  |
|                                  | $I_{OH} = -32 \text{ mA}$                                      | 4.5 V           | 3.8                   |                    |      |      |  |  |  |
|                                  | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V |                       |                    | 0.1  |      |  |  |  |
|                                  | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                       |                    | 0.45 | 5    |  |  |  |
|                                  | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                       |                    | 0.3  | V    |  |  |  |
| V <sub>OL</sub>                  | I <sub>OL</sub> = 16 mA                                        | 3 V             |                       |                    | 0.4  | v    |  |  |  |
|                                  | I <sub>OL</sub> = 24 mA                                        | 3 V             |                       |                    | 0.55 |      |  |  |  |
|                                  | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                       |                    | 0.55 |      |  |  |  |
| I <sub>I</sub> A or OE<br>inputs | V <sub>1</sub> = 5.5 V or GND                                  | 0 to 5.5 V      |                       |                    | ±5   | μA   |  |  |  |
| l <sub>off</sub>                 | $V_1 \text{ or } V_0 = 5.5 \text{ V}$                          | 0               |                       |                    | ±10  | μA   |  |  |  |
| l <sub>oz</sub>                  | $V_0 = 0$ to 5.5 V                                             | 3.6 V           |                       |                    | 10   | μA   |  |  |  |
| Icc                              | $V_{I} = 5.5 \text{ V or GND}, \qquad I_{O} = 0$               | 1.65 V to 5.5 V |                       |                    | 10   | μA   |  |  |  |
| ΔI <sub>CC</sub>                 | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                       |                    | 500  | μA   |  |  |  |
| Data inputs                      |                                                                |                 |                       | 3.5                |      |      |  |  |  |
| C <sub>1</sub> Control<br>inputs | $V_I = V_{CC} \text{ or } GND$                                 | 3.3 V           |                       | 4                  |      | pF   |  |  |  |
| Co                               | $V_{O} = V_{CC} \text{ or } GND$                               | 3.3 V           |                       | 6.5                |      | pF   |  |  |  |

(1) All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>J</sub> = 25°C.

## SWITCHING CHARACTERISTICS

These specifications apply for  $-55^{\circ}C \le T_{J} \le 125^{\circ}C$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1<br>± 0.15 |      | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = 3<br>± 0.3 |     | V <sub>CC</sub> =<br>± 0.5 |     | UNIT |
|------------------|-----------------|----------------|-------------------------------|------|------------------------------|-----|------------------------------|-----|----------------------------|-----|------|
|                  | (INFOT)         | (001F01)       | MIN                           | MAX  | MIN                          | MAX | MIN                          | MAX | MIN                        | MAX |      |
| t <sub>pd</sub>  | А               | Y              | 3.5                           | 15.2 | 1.7                          | 8.6 | 1.4                          | 6.8 | 1                          | 5.5 | ns   |
| t <sub>en</sub>  | OE              | Y              | 3.5                           | 15.2 | 1.7                          | 8.6 | 1.5                          | 6.8 | 1                          | 5.5 | ns   |
| t <sub>dis</sub> | OE              | Y              | 1.7                           | 12.6 | 1                            | 5.7 | 1                            | 4.5 | 0.1                        | 3.3 | ns   |

## **OPERATING CHARACTERISTICS**

 $T_J = 25^{\circ}$ 

|                             | PARAMETER         |                 |         | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | $V_{CC} = 5 V$ | UNIT |
|-----------------------------|-------------------|-----------------|---------|-------------------------|-------------------------|-------------------------|----------------|------|
| PARAMETER                   |                   | CONDITIONS      | TYP     | TYP                     | TYP                     | TYP                     | UNIT           |      |
| <u> </u>                    | Power dissipation | Outputs enabled | f 10 MU | 19                      | 19                      | 20                      | 22             | ۶L   |
| C <sub>pd</sub> capacitance | Outputs disabled  | f = 10 MHz      | 2       | 2                       | 2                       | 3                       | pF             |      |

INSTRUMENTS

#### www.ti.com

SCES856-DECEMBER 2013



- (1) See datasheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) Enhanced plastic product disclaimer applies.

### Figure 1. SN74LVC2G126-EP Operating Life Derating Chart

www.ti.com

#### SCES856-DECEMBER 2013



PARAMETER MEASUREMENT INFORMATION

NOTES: A.  $C_{L}$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>0</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 2. Load Circuit and Voltage Waveforms



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CLVC2G126MDCUTEP | ACTIVE        | VSSOP        | DCU                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CEPR                    | Samples |
| V62/14604-01XE   | ACTIVE        | VSSOP        | DCU                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CEPR                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN74LVC2G126-EP :

• Catalog: SN74LVC2G126

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

w

(mm)

8.0

Pin1

Quadrant

Q3

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION



CLVC2G126MDCUTEP VSSOP DCU 8



8.4 2.25 3.35 1.05 4.0

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



180.0

| *All dimensions are nominal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | sions are nominal                | s are nomina | *All dimensions are nominal |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------|-----------------------------|
| Device      Package      Package      Pins      SPQ      Reel      Reel      A0      B0      K0        Type      Drawing      Drawing      Main and the second seco | Type Drawing Diameter Width (mm) | /ice         | Device                      |

250

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| CLVC2G126MDCUTEP | VSSOP        | DCU             | 8    | 250 | 202.0       | 201.0      | 28.0        |

# **DCU0008A**



# **PACKAGE OUTLINE**

## VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA.



# DCU0008A

# **EXAMPLE BOARD LAYOUT**

## VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCU0008A

# **EXAMPLE STENCIL DESIGN**

## VSSOP - 0.9 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated