

Data sheet acquired from Harris Semiconductor SCHS070B – Revised June 2003

# CMOS Dual 4-Bit Latch

High-Voltage Types (20-Volt Rating)

CD4508B dual 4-bit latch contains two identical 4-bit latches with separate STROBE, RESET, and OUTPUT DISABLE controls. With the STROBE line in the high state, the data on the "D" inputs appear at the corresponding "Q" outputs provided the DISABLE line is in the low state. Changing the STROBE line to the low state locks the data into the latch. A high on the reset line forces the outputs to a low level regardless of the state of the STROBE input. The outputs are forced to the high-impedance state for bus line applications by a high level on the DISABLE input.

The CD4508B types are supplied in 24-lead hermetic dual-in-line ceramic packages (F3A suffix), 24-lead dual-in-line plastic packages (E suffix), 24-lead small-outline packages (M, M96, and NSR suffixes), and 24-lead thin shrink small-outline packages (PW and PWR suffixes).

The CD4508B is similar to industry type MC14508.

## Features:

- Two independent 4-bit latches
- Individual master reset for each 4-bit latch
- 3-state outputs with high-impedance state for bus line applications
- Medium-speed operation: tpHL = tpLH = 70 ns (typ.) at VDD = 10 V and CL = 50 pF
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Standardized, symmetrical output characteristics
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range) =

1 V at VDD = 5 V

2 V at V<sub>DD</sub> = 10 V

2.5 V at VDD = 15 V

 Meets all requirements of JEDEC Tentative Standard No. 13B,"Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Buffer storage
- Holding registers
- Data storage and multiplexing

#### MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE. (VDD)

| DO 3011 E. 10E1/14E 15114E, (1DD)                                          |  |
|----------------------------------------------------------------------------|--|
| Voltages referenced to VSS Terminal)0.5V to +20V                           |  |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to V <sub>DD</sub> +0.5V               |  |
| DC INPUT CURRENT, ANY ONE INPUT                                            |  |
| POWER DISSIPATION PER PACKAGE (PD):                                        |  |
| For T <sub>A</sub> = -55°C to +100°C                                       |  |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |  |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |  |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                |  |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )55°C to +125°C                |  |
| STORAGE TEMPERATURE RANGE (T <sub>stq</sub> )65°C to +150°C                |  |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |  |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max         |  |

RECOMMENDED OPERATING CONDITIONS at  $T_A = 25^{\circ}$ C, Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

|                                                                    | V <sub>DD</sub> | LIM  | LIMITS |       |  |  |
|--------------------------------------------------------------------|-----------------|------|--------|-------|--|--|
| CHARACTERISTIC                                                     | (V)             | Min. | Max.   | UNITS |  |  |
| Supply-Voltage Range (For TA = Full Package-<br>Temperature Range) |                 | 3    | 18     | V     |  |  |
|                                                                    | 5               | 200  | _      |       |  |  |
| Reset Pulse Width, tW(R)                                           | 10              | 140  | -      |       |  |  |
|                                                                    | 15              | 100  | _      |       |  |  |
|                                                                    | 5               | 140  | _      | 1     |  |  |
| Strobe Pulse Width, tW(st)                                         | 10              | 80   | -      |       |  |  |
|                                                                    | 15              | 70   |        | ]     |  |  |
|                                                                    | 5               | 50   | _      | ns    |  |  |
| Setup Time, t <sub>SU</sub>                                        | 10              | 30   | -      | 1     |  |  |
|                                                                    | 15              | 20   | _      |       |  |  |
|                                                                    | 5               | 0    |        | ] .   |  |  |
| Hold Time, t <sub>H</sub>                                          | 10              | 0    | _      |       |  |  |
|                                                                    | 15              | 0    | _      |       |  |  |



CD4508B Types



Fig.2 – Typical output low (sink) current characteristics.



Fig.3 – Minimum output low (sink) current characteristics.



Fig.4 — Typical output high (source) current characteristics.

Copyright © 2003, Texas Instruments Incorporated

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                                                                 | CONE     | HOITICA         | IS              | LIMIT          | S AT II | NDICAT | ED TEN | /PERA   | UNITS             |                    |        |
|----------------------------------------------------------------------------|----------|-----------------|-----------------|----------------|---------|--------|--------|---------|-------------------|--------------------|--------|
| 12116                                                                      | Vo       | VIN             | V <sub>DD</sub> | -55            | -40     | +85    | +125   | Min.    | +25<br>Typ.       | Max.               | }      |
|                                                                            | (V)      | (V)             | 5               | 5              | 5       | 150    | 150    | 171111. | -                 | -                  | -      |
| Quiescent Device<br>Current,                                               | -        | 0,5             | 10              | 10             | 10      | 300    | 300    | -       | 0.04              | 5<br>10            |        |
| IDD Max.                                                                   |          | 0,10            | 15              | 20             | 20      | 600    | 600    | _       | 0.04              | 20                 | μА     |
|                                                                            | -        | 0,15            | 20              | 100            | 100     | 3000   | 3000   |         | 0.04              | 100                |        |
|                                                                            | _        |                 |                 |                |         |        |        |         |                   | 100                |        |
| Output Low (Sink] Current IOL Min.  Output High (Source) Current, IOH Min. | 0.4      | 0,5             | 5               | 0.64           | 0.61    | 0.42   | 0.36   | 0.51    | 1                 |                    | ľ      |
|                                                                            | 0.5      | 0,10            | 10              | 1.6            | 1.5     | 1.1    | 0.9    | 1.3     | 2.6               |                    |        |
|                                                                            | 1.5      | 0,15            | 15              | 4.2            | 4       | 2.8    | 2.4    | 34      | 6.8               |                    | mA     |
|                                                                            | 4,6      | 0,5             | 5               | -0.64          |         | -0.42  | -0.36  | -0.51   | -1                | -                  | '''^   |
|                                                                            | 2.5      | 0,5             | 5               | -2             | -1.8    | -1.3   | -1.15  | -1.6    | -3.2              | <del>-</del>       |        |
|                                                                            | 9.5      | 0,10            | 10              | -1.6           | -1.5    | -1.1   | -0.9   | -1.3    | -2.6              | .'                 |        |
|                                                                            | 13.5     | 0,15            | 15              | -4.2           | -4      | -2.8   | -2.4   | -3.4    | -6.8              |                    |        |
| Output Voltage:<br>Low-Level,                                              |          | 0,5             | 5               |                |         | .05    |        | -       | 0                 | 0,05               |        |
| VOL Max.                                                                   |          | 0,10            | 10              |                |         | .05    |        | -       | 0                 | 0.05               |        |
|                                                                            | -        | 0,15            | 15              |                |         | .05    |        | _       | 0                 | 0.05               | v -    |
| Output Voltage:                                                            |          | 0,5             | 5               |                | 4       | .95    |        | 4.95    | 5                 | _                  |        |
| High-Level,<br>-VOH Min.                                                   |          | 0,10            | 10              | 9.95 9.95 10 - |         |        |        |         |                   |                    |        |
| AOH MIII.                                                                  | _        | 0,15            | 15              |                | 14      | .95    |        | 14.95   | 15                | ±( <del>**</del> . |        |
| Input Low                                                                  | 0.5, 4.5 | _               | 5               |                | 1       | .5     |        | _       | _                 | 1.5                | ***    |
| Voltage,                                                                   | 1, 9     |                 | 10              |                |         | 3      |        |         | - 122             | 3                  | 6 × 40 |
| VIL Max.                                                                   | 1.5,13.5 | -               | 15              |                |         | 4      | ·      | _       |                   | 4                  | .,     |
| Input High                                                                 | 0.5, 4.5 | _               | 5               |                | 3       | 1.5    |        | 3.5     | _                 | _                  | V      |
| Voltage,                                                                   | 1, 9     | _               | 10              |                |         | 7      |        | 7       |                   | _                  |        |
| VIH Min.                                                                   | 1.5,13.5 | - <del></del> - | 15              |                | •       | 1      | ,      | 11      | _                 | _                  |        |
| Input Current IJN Max.                                                     | -        | 0,18            | 18              | ±0.1           | ±0.1    | ±1     | ±1     | -       | ±10 <sup>-5</sup> | ±0.1               | μΑ     |
| 3-State Output<br>Leakage Gurrent<br>IOUT Max.                             | 0,18     | 0,18            | 18              | ±0.4           | ±0.4    | ±12    | ±12    | 7       | ±10-4             | ±0.4               | μΑ     |



Fig. 7 — Logic diagram (A-Section), 1 of 4 identical latches with common output disable, reset, and strobe.



Fig. 4 — Minimum output high (source) current characteristics.



Fig. 5 — Typical transition time as a function of load capacitance.



Fig. 6 — Typical propagation delay time as a function of load capacitance (strobe to data out).



Fig. 8 — Typical power dissipation as a function of frequency.

# CD4508B Types

DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$ , unless otherwise specified.

| CHARACTERISTIC                      | TEST       |     | Lin  | MITS |          |
|-------------------------------------|------------|-----|------|------|----------|
| CHARACTERISTIC                      | CONDITIONS | VDD | Тур. | Max. | UNITS    |
|                                     |            | 5   | 100  | 200  |          |
| Transition Time, tth, ttl           | İ          | 10  | 50   | 100  |          |
|                                     |            | 15  | 40   | 80   |          |
|                                     |            | 5   | 100  | 200  | 1        |
| Minimum Reset Pulse Width, tW(R)    | İ          | 10  | 70   | 140  | <u> </u> |
|                                     |            | 15  | 50   | 100  |          |
|                                     |            | 5   | 70   | 140  | 1        |
| Minimum Strobe Pulse Width, tW(st)  |            | 10  | 40   | 80   |          |
|                                     | İ          | 15  | 35   | 70   |          |
|                                     |            | 5   | 25   | 50   |          |
| Minimum Setup Time, t <sub>SU</sub> |            | 10  | 15   | 30   |          |
|                                     |            | 15  | 10   | 20   |          |
|                                     |            | 5   | 0    | 0    |          |
| Minimum Hold Time, t <sub>H</sub>   |            | 10  | 0    | 0    | }        |
|                                     |            | 15  | 0    | 0    |          |
| Propagation Delay Times: tpHL,tpLH  |            | 5   | 130  | 260  |          |
| Strobe to Data Out                  |            | 10  | 70   | 140  |          |
| 4                                   | ļ          | 15  | 50   | 100  | ns       |
|                                     |            | 5   | 105  | 210  |          |
| Data In to Data Out                 |            | 10  | 60   | 120  | 7        |
|                                     |            | 15  | 45   | 90   |          |
|                                     | İ          | 5   | 90   | 180  |          |
| Reset to Data Out                   | 1          | 10  | 50   | 100  |          |
|                                     |            | 15  | 40   | 80   |          |
| 20th Brown St. D. L. Ti             |            | 5   | 90   | 180  |          |
| 3-State Propagation Delay Times:    |            | 10  | 50   | 100  |          |
| Output High to High Impedance,tpHZ  |            | 15  | 35   | 70   |          |
|                                     |            | 5   | 90   | 180  |          |
| High Impedance to Output High, tpZH |            | 10  | 50   | 100  |          |
|                                     |            | 15  | 35   | 70   |          |
|                                     | 111        | 5   | 90   | 180  |          |
| Output Low to High Impedance, tpLZ  |            | 10  | 50   | 100  |          |
|                                     |            | 15  | 35   | 70   |          |
|                                     |            | 5   | 90   | 180  |          |
| High Impedance to Output Low, tpZL  |            | 10  | 50   | 100  |          |
| Marie .                             |            | 15  | 35   | 70   |          |
| Input Capacitance, CIN              | Any Input  | -   | 5    | 7.5  | pF       |
|                                     |            |     | 1 1  | i    |          |





Fig.9 - Power dissipation test circuit.



Fig. 10 — Quiescent device current test circuit.



Fig. 11 - Input voltage test circuit.



Fig. 13 - Input current test circuit.

## CD4508B Types



Fig. 14 - Output disable test circuit and waveforms.



Fig. 15 - Bus register.



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

Chip dimensions and pad layout for CD4508B.

Fig.16 — Dual multiplexed bus register with function select.



92CM - 29301

DATA BUS

**TERMINAL ASSIGNMENT** 

www.ti.com 16-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4508BD3        | ACTIVE     | CDIP SB      | JD                 | 24   | 15             | Non-RoHS &<br>Non-Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4508BD/3              | Samples |
| CD4508BF3A       | ACTIVE     | CDIP         | J                  | 24   | 15             | Non-RoHS &<br>Non-Green | Call TI                       | N / A for Pkg Type | -55 to 125   | CD4508BF3A              | Samples |
| CD4508BM96       | ACTIVE     | SOIC         | DW                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4508BM                | Samples |
| CD4508BNSR       | ACTIVE     | SO           | NS                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4508B                 | Samples |
| CD4508BPW        | ACTIVE     | TSSOP        | PW                 | 24   | 60             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM508B                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Apr-2024

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4508B, CD4508B-MIL:

Catalog: CD4508B

Military: CD4508B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4508BM96 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD4508BNSR | so              | NS                 | 24 | 2000 | 330.0                    | 24.4                     | 8.3        | 15.4       | 2.6        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4508BM96 | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4508BNSR | so           | NS              | 24   | 2000 | 367.0       | 367.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

## **TUBE**



#### \*All dimensions are nominal

| Device    | Device Package Name |       | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|-----------|---------------------|-------|------|-----|--------|--------|--------|--------|--|
| CD4508BPW | PW                  | TSSOP | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |  |

4040084/C 10/97

#### J (R-GDIP-T\*\*)

#### **CERAMIC DUAL-IN-LINE PACKAGE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin).
- D. This package can be hermetically sealed with a ceramic lid using glass frit.
- E. Index point is provided on cap for terminal identification.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# JD (R-CDIP-T\*\*)

# CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE

20 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within MIL STD 1835 CDIP2 T8, T14, T16, T18, T20 and T24 respectively.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated