## SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR

- Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages
- Dependable Texas Instruments Quality and Reliability

#### description

These J-K flip-flops are based on the master-slave principle and each has AND gate inputs for entry into the master section which are controlled by the clock pulse. The clock pulse also regulates the state of the coupling transistors which connect the master and slave sections. The sequence of operation is as follows:

- 1. Isolate slave from master
- 2. Enter information from AND gate inputs to master
- 3. Disable AND gate inputs
- 4. Transfer information from master to slave

The logical states of the J and K inputs must not be allowed to change when the clock pulse is in a high state.

The SN5472, and the SN54H72 are characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN7472 is characterized for operation from 0 °C to 70 °C.

|          | FUNCTION TABLE |      |          |   |   |                |                  |  |  |  |  |  |
|----------|----------------|------|----------|---|---|----------------|------------------|--|--|--|--|--|
|          |                | INPU | OUTPUTS  |   |   |                |                  |  |  |  |  |  |
| <u> </u> | RE             | CLR  | LR CLK J |   | к | Q              | ā                |  |  |  |  |  |
|          | L              | н    | X        | X | X | н              | L                |  |  |  |  |  |
|          | н              | L    | х        | х | х | L              | н                |  |  |  |  |  |
|          | L              | L    | х        | х | х | н†             | H <sup>†</sup>   |  |  |  |  |  |
|          | н              | н    | л        | L | L | 0 <sub>0</sub> | $\overline{a}_0$ |  |  |  |  |  |
|          | н              | н    | Л        | н | L | н              | L                |  |  |  |  |  |
|          | н              | н    | л        | L | н | L              | н                |  |  |  |  |  |
|          | н              | н    | л.       | Н | н | TOG            | GLE              |  |  |  |  |  |

<sup>†</sup> This configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high) level. SDLS117 - DECEMBER 1983 - REVISED MARCH 1988

| SN7472.                                        | J PACKAGE<br>N PACKAGE<br>PP VIEW)                                    |
|------------------------------------------------|-----------------------------------------------------------------------|
| NC 1<br>CLR 2<br>J1 3<br>J2 4<br>J3 5<br>GND 7 | U 14 V <u>CC</u><br>13 PRE<br>12 CLK<br>11 K3<br>10 K2<br>9 K1<br>8 Q |

SN5472 . . . W PACKAGE (TOP VIEW)

| -    |   | •              |
|------|---|----------------|
| к1 🗆 | 1 |                |
| CLK  | 2 | 13 <b>] K2</b> |
| PRE  | 3 | 12 🗖 🖸         |
| VccC | 4 | 11 GND         |
| CLRC | 5 | 10] ā          |
| NC   | 6 | 9 <b>□ 13</b>  |
| J1 🗌 | 7 | 8 J J2         |
|      | _ |                |

NC - No internal connection

#### logic symbol<sup>‡</sup>



<sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for J and N packages.

#### positive logic

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



## SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR

SDLS117 - DECEMBER 1983 - REVISED MARCH 1988

### logic diagram (positive logic)



#### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note | 1)    | 7 V                                |
|-------------------------------------------|-------|------------------------------------|
|                                           |       |                                    |
|                                           | SN54′ |                                    |
|                                           | SN74' |                                    |
| Storage temperature range                 |       | $-65^{\circ}$ C to $150^{\circ}$ C |
|                                           |       |                                    |





## SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR

SDLS117 - DECEMBER 1983 - REVISED MARCH 1988

#### recommended operating conditions

|                 |                                  |                                       | SN5472 |       |     | SN7472 |       |      |      |
|-----------------|----------------------------------|---------------------------------------|--------|-------|-----|--------|-------|------|------|
|                 |                                  |                                       | MIN    | NOM   | MAX | MIN    | NOM   | MAX  | UNIT |
| V <sub>CC</sub> | Supply voltage                   |                                       | 4.5    | 5     | 5.5 | 4.75   | 5     | 5.25 | V    |
| VIH             | High-level input voltage         | 2                                     |        |       | 2   |        | i     | V    |      |
| VIL             | Low-level input voltage          |                                       |        | 8.0   |     |        | 8.0   | V    |      |
| ЮН              | High-level output current        |                                       |        | - 0.4 |     |        | - 0.4 | mA   |      |
| IOL             | Low-level output current         |                                       |        |       | 16  |        |       | 16   | mA   |
|                 |                                  | CLK high                              | 20     |       |     | 20     |       |      |      |
| tw              | Pulse duration                   | CLK low                               | 47     |       |     | 47     |       |      | ns   |
|                 |                                  | PRE or CLR                            | 25     |       |     | 25     |       |      |      |
| t <sub>su</sub> | Input setup time before CLK †    |                                       | 0      |       |     | 0      |       |      | ns   |
| th              | Input hold time-data after CLK ↓ |                                       | 0      |       |     | 0      |       |      | ns   |
| TA              | Operating free-air temperature   | · · · · · · · · · · · · · · · · · · · | - 55   |       | 125 | 0      |       | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| 0.0.0           |           |                                                                                                   |      | SN5472 | 2     |      |      |       |    |
|-----------------|-----------|---------------------------------------------------------------------------------------------------|------|--------|-------|------|------|-------|----|
| PA              | RAMETER   | TEST CONDITIONS <sup>†</sup>                                                                      | MIN  | түр‡   | MAX   | MIN  | түр‡ | MAX   |    |
| VIK             |           | $V_{CC} = MIN, I_1 = -12 \text{ mA}$                                                              |      |        | - 1.5 |      |      | - 1.5 | V  |
| v <sub>он</sub> |           | $V_{CC} = MIN, V_{IH} = 2V, V_{IL} = 0.8V,$<br>$I_{OH} = -0.4 \text{ mA}$                         | 2,4  | 3.4    |       | 2.4  | 3.4  |       | v  |
| VOL             |           | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V,<br>I <sub>OL</sub> = 16 mA |      | 0.2    | 0.4   |      | 0.2  | 0.4   | v  |
| 4               |           | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V                                                     |      |        | 1     |      |      | 1     | mA |
| ,               | J or K    | $\lambda = MAX = \lambda = 2.4 \lambda$                                                           |      |        | 40    |      |      | 40    | μA |
| ĺН              | All other | $V_{CC} = MAX, V_1 = 2.4 V$                                                                       |      |        | 80    |      |      | 80    | μΑ |
|                 | J or K    |                                                                                                   |      |        | - 1.6 |      |      | - 1.6 |    |
| 11              | All other | $V_{CC} = MAX,  V_1 = 0.4 V$                                                                      |      |        | - 3.2 |      |      | - 3.2 | mA |
| IOS§            |           | V <sub>CC</sub> = MAX                                                                             | - 20 |        | - 57  | - 18 |      | - 57  | mA |
| <sup>I</sup> CC |           | V <sub>CC</sub> = MAX, See Note 2                                                                 |      | 10     | 20    |      | 10   | 20    | mA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

‡ All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§ Not more than one output should be shorted at a time.

NOTE 2: With all outputs open,  $I_{CC}$  is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

#### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 3)

| PARAMETER        | FROM<br>(INPUT) | TỌ<br>(OUTPUT) | TEST CONDITIONS                                | MIN | түр | MAX | UNIT |
|------------------|-----------------|----------------|------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |                 |                |                                                | 15  | 20  |     | MHz  |
| <sup>t</sup> PLH |                 | Q or Q         |                                                |     | 16  | 25  | ns   |
| <sup>t</sup> PHL | PRE or CLR      | uoru           | R <sub>L</sub> = 400 Ω, C <sub>L</sub> = 15 pF |     | 25  | 40  | ns   |
| <sup>t</sup> PLH | 01.14           |                |                                                |     | 16  | 25  | ns   |
| <sup>t</sup> PHL | CLK             | u or u         |                                                |     | 25  | 40  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | (.)           |              | U                  |      |                | (-)                 | (6)                           | (0)                |              | (,                      |         |
| SN5472J          | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SN5472J                 | Samples |
| SNJ5472J         | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ5472J                | Samples |
| SNJ5472J         | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ5472J                | Samples |
| SNJ5472W         | ACTIVE        | CFP          | W                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ5472W                | Samples |
| SNJ5472W         | ACTIVE        | CFP          | W                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ5472W                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

5-Dec-2023

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device   | Package Name | Package Type Pins |    | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|-------------------|----|-----|--------|--------|--------|--------|
| SNJ5472W | W            | CFP               | 14 | 25  | 506.98 | 26.16  | 6220   | NA     |

W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated