#### TBP18S030, TBP18SA030 256 BITS (32 WORDS BY 8 BITS) PROGRAMMABLE READ-ONLY MEMORIES

SDMS024 – SEPTEMBER 1979 – REVISED AUGUST 1984

- Titanium-Tungsten (Ti-W) Fuse Link for Reliable Low-Voltage Full Family Compatible Programming
- Full Decoding and Fast Chip Select Simplify System Design
- P-N-P Inputs for Reduced Loading on System Buffers/Drivers
- Applications Include:
   Microprogramming

Microprogramming/Firmware Loaders Code Converters/Character Generators Translators/Emulators Address Mapping/Look-Up Tables

Choice of 3-State or Open-Collector Outputs

# TBP18SA030, TBP18S030 . . . J OR N PACKAGE (TOP VIEW)



#### description

These monolithic TTL programmable read-only memories (PROMs) feature titanium-tungsten (Ti-W) fuse links with each link designed to program in 20 microseconds. The Schottky-clamped versions of these PROMs offer considerable flexibility for upgrading existing designs or improving new designs as they feature full Schottky clamping for improved performance, low-current MOS-compatible p-n-p inputs, choice of bus-driving three-state or open-collector outputs, and improved chip-select access times.

Data can be electronically programmed, as desired, at any bit location in accordance with the programming procedure specified. All PROMs are supplied with a low-logic level output condition stored at each bit location. The programming procedure open-circuits Ti-W metal links, which reverses the stored logic level at selected locations. The procedure is irreversible; once altered, the output for that bit location is permanently programmed. Outputs that have never been altered may later be programmed to supply the opposite output level. Operation of the unit within the recommended operating conditions will not alter the memory content.

A low level at the chip-select input(s) enables each PROM. The opposite level at any chip-select input causes the outputs to be off.

The three-state output offers the convenience of an open-collector with the speed of a totem-pole output; it can be bus-connected to other similar outputs yet it retains the fast rise time characteristic of the TTL totem-pole output. The open-collector output offers the capability of direct interface with a data line having a passive pull up.

A MJ suffix designates full-temperature circuits (formerly 54 Family) and are characterized for operation over the full military temperature range of  $-55\,^{\circ}\text{C}$  to  $125\,^{\circ}\text{C}$ . A J or N suffix designates commercial-temperature circuits (formerly 74 Family) and are characterized for operation from  $0\,^{\circ}\text{C}$  to  $70\,^{\circ}\text{C}$ .

SDMS024 - SEPTEMBER 1979 - REVISED AUGUST 1984

#### logic symbol





#### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage (see Note 1)           | 7V                                                |
|---------------------------------------|---------------------------------------------------|
| Input voltage                         | 5.5V                                              |
|                                       | 5.5V                                              |
| Operating free-air temperature range: | Full-temperature-range circuits —55°C to 125°C    |
|                                       | Commercial-temperature-range circuits 0°C to 70°C |
| Storage temperature range             |                                                   |

#### recommended conditions for programming TBP18S', TBP18SA PROMs

|                                                                           |                            | MIN         | NOM        | MAX  | UNIT  |
|---------------------------------------------------------------------------|----------------------------|-------------|------------|------|-------|
| Supply voltage, V <sub>CC</sub> (see Note 1)                              | Steady state               | 4.75        | 5          | 5.25 |       |
|                                                                           | Program pulse              | 9           | 9.25       | 9.5  | \ \ \ |
| Input voltage                                                             | High level, VIH            | 2.4         | -          | 5    |       |
| The voitage                                                               | Low level, V <sub>IL</sub> | 0           |            | 0.5  | \     |
| Termination of all outputs except the one to be programmed                | Se                         | e load cire | cuit       |      |       |
| Termination of an outputs except the one to be programmed                 |                            |             | (Figure 1) | )    |       |
| Voltage applied to output to be programmed, VO(pr) (see Note 2)           |                            | 0           | 0.25       | 0.3  | V     |
| Duration of V <sub>CC</sub> programming pulse X (see Figure 2 and Note 3) |                            | 15          | 25         | 100  | μs    |
| Programming duty cycle for Y pulse                                        |                            |             | 25         | 35   | %     |
| Free-air temperature                                                      |                            | 20          | 25         | 30   | °C    |

NOTES: 1. Voltage values are with respect to network ground terminal. The supply voltage rating does not apply during programming.

2. The TBP18S030, TBP18SA030 are supplied with all bit locations containing a low logic level, and programming a bit changes the output of the bit to high logic level.



SDMS024 - SEPTEMBER 1979 - REVISED AUGUST 1984

#### programming procedure

- 1. Apply steady-state supply voltage (V<sub>CC</sub> = 5 V) and address the word to be programmed.
- 2. Verify that the bit location needs to be programmed. If not, proceed to the next bit.
- 3. If the bit requires programming, disable the outputs by applying a high-logic level voltage to the chip-select input(s).
- 4. Only one bit location is programmed at a time. Connect each output not being programmed to 5 V through 3.9 k $\Omega$  and apply the voltage specified in the table to the output to be programmed. Maximum current into the programmer output is 150 mA.
- 5. Step V<sub>CC</sub> to 9.25 nominal. Maximum supply current required during programming is 750 mA.
- Apply a low-logic-level voltage to the chip-select input(s). This should occur between 1 μs and 1 ms after V<sub>CC</sub>
  has reached its 9.25 level. See programming sequence of Figure 2.
- 7. After the X pulse time is reached, a high logic level is applied to the chip-select inputs to disable the outputs.
- 8. Within the range of 1  $\mu$ s to 1 ms after the chip-select input(s) reach a high logic level, V<sub>CC</sub> should be stepped down to 5 V at which level verification can be accomplished.
- 9. The chip-select input(s) may be taken to a low logic level (to permit program verification) 1  $\mu$ s or more after V<sub>CC</sub> reaches its steady-state value of 5 V.
- At a Y pulse duty cycle of 35% or less, repeat steps 1 through 8 for each output where it is desired to program a bit.
- Verify accurate programming of every word after all words have been programmed using V<sub>CC</sub> values of 4.5 and 5.5 volts.



LOAD CIRCUIT FOR EACH OUTPUT NOT BEING PROGRAMMED OR FOR PROGRAM VERIFICATION

FIGURE 1 - LOAD CIRCUIT



FIGURE 2 - VOLTAGE WAVEFORMS FOR PROGRAMMING



### TBP18S030, TBP18SA030 256 BITS (32 WORDS BY 8 BITS) PROGRAMMABLE READ-ONLY MEMORIES

SDMS024 - SEPTEMBER 1979 - REVISED AUGUST 1984

#### recommended operating conditions (see Note 4)

| PARAMETER                          | T    | UNIT |     |             |       |
|------------------------------------|------|------|-----|-------------|-------|
| PARAMETER                          | MIN  | NOM  | MAX | ONL         |       |
| C. A. Jakana V.                    | MJ   | 4.5  | 5   | 5.5         | V     |
| Supply voltage, V <sub>CC</sub>    | J, N | 4.75 | 5   | 5.25        | \ \ \ |
|                                    | MJ   |      |     | 2           | A     |
| High-level output current, IOH     | J,N  |      |     | <b>—6.5</b> | - mA  |
| Low-level output current, IOL      |      |      |     | 20          | mA    |
| <b>A T</b>                         | MJ   | 55   |     | 125         | - °C  |
| Operating free-air temperature, TA | J ,N | 0    |     | 70          | ]     |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Note 4)

|                 | PARAMETER                                               | TEST CONDITIONS                                                                               |       | FULL TEN<br>(MJ) | 1P         | C   | MP            | UNIT  |    |
|-----------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|------------------|------------|-----|---------------|-------|----|
|                 | TANAMETER                                               | (10) 00/12/110/10                                                                             | MIN   | TYP‡             | MAX        | MIN | (J,N)<br>TYP‡ | MAX   |    |
| VIН             | High-level input voltage                                |                                                                                               | 2     |                  | - 1100     | 2   |               |       | V  |
| VIL             | Low-level input voltage                                 |                                                                                               |       |                  | 8.0        |     |               | 0.8   | V  |
| VIK             | Input clamp voltage                                     | V <sub>CC</sub> = MIN, I <sub>I</sub> = —18 n                                                 | ıΑ    |                  | -1.2       |     |               | -1.2  | V  |
| Voн             | High-level output voltage                               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V,<br>V <sub>IL</sub> = 0.8V, I <sub>OH</sub> = MA  | x 2.4 | 3.4              |            | 2.4 | 3.2           |       | V  |
| V <sub>OL</sub> | Low-level output voltage                                | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V,<br>V <sub>IL</sub> = 0.8V, I <sub>OL</sub> = MAX | (     |                  | 0.5        |     |               | 0.5   | V  |
| lozн            | Off-state output current,<br>high-level voltage applied | V <sub>CC</sub> = MAX, V <sub>IH</sub> = 2 V,<br>V <sub>O</sub> = 2.4 V                       |       |                  | 50         |     |               | 50    | μΑ |
| lozl            | Off-state output current, low-level voltage applied     | V <sub>CC</sub> = MAX, V <sub>IH</sub> = 2 V,<br>V <sub>O</sub> = 0.5 V                       |       |                  | <b>—50</b> |     | 1 1 3 1 1 1   | 50    | μΑ |
| 11              | Input current at maximum input voltage                  | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V                                                 |       |                  | 1          |     |               | 1     | mA |
| ΊΗ              | High-level input current                                | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.7 V                                                 |       |                  | 25         |     |               | 25    | μΑ |
| ΙιL             | Low-level input current                                 | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5 V                                                 |       |                  | -0.25      |     |               | -0.25 | mA |
| los             | Short-circuit output current§                           | V <sub>CC</sub> = MAX,                                                                        | -30   |                  | -100       | -30 |               | -100  | mA |
| lcc             | Supply current                                          | V <sub>CC</sub> = MAX, Chip select(s) at 0 V, Outputs open, See Note 5                        |       | 80               | 110        |     | 80            | 110   | mA |

#### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted)

| TYPE        | TEST<br>CONDITIONS                                                                                    | <sup>t</sup> a(A)<br>ACCESS TIME FROM<br>ADDRESS |      | t <sub>a</sub> (S) ACCESS TIME FROM CHIP SELECT (ENABLE TIME) |     |                  | <sup>t</sup> dis<br>DISABLE TIME FROM<br>HIGH OR LOW LEVEL |     |      | UNIT |    |
|-------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|---------------------------------------------------------------|-----|------------------|------------------------------------------------------------|-----|------|------|----|
|             |                                                                                                       | MIN                                              | TYP‡ | MAX                                                           | MIN | TYP <sup>‡</sup> | MAX                                                        | MIN | TYP‡ | MAX  |    |
| TBP18S030MJ | $C_L = 30 \text{ pF for}$<br>$t_{a(A)} \text{ and } t_{a(S)}$ ,<br>5 pF for $t_{dis}$ ,<br>See Note 6 |                                                  | 25   | 50                                                            |     | 12               | 30                                                         |     | 8    | 30   | ns |
| TBP18S030   |                                                                                                       |                                                  | 25   | 40                                                            |     | 12               | 25                                                         |     | 8    | 20   | ns |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>5.</sup> The typical values of  $I_{CC}$  are with all outputs low.



 $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C.

<sup>§</sup>Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.

NOTES: 4. MJ designates full-temperature circuits (formerly 54 Family), J and N designate commercial-temperature circuits (formerly

SDMS024 - SEPTEMBER 1979 - REVISED AUGUST 1984

#### recommended operating conditions (see Note 4)

| DADAMET                            | T    |            |        |             |          |  |  |
|------------------------------------|------|------------|--------|-------------|----------|--|--|
| PARAMET                            | MIN  | NOM        | MAX    | UNIT        |          |  |  |
| Summit valence V-                  | MJ   | 4.5        | 5<br>5 | 5.5<br>5.25 | V        |  |  |
| Supply voltage, V <sub>CC</sub>    | J, N | 4.75       |        |             | <b>'</b> |  |  |
| High-level output voltage, VOH     |      |            |        | 5.5         | V        |  |  |
| Low-level output current, IOL      |      |            |        | 20          | mA       |  |  |
| Operating free six termonature T.  | MJ   | <b>—55</b> |        | 125         | 00       |  |  |
| Operating free-air temperature, TA | J, N | 0          |        | 70          | °C       |  |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | TEST                                                                        | CONDITIONS                                         | MIN | TYP <sup>‡</sup> | MAX       | UNIT |
|-----------------|----------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------|-----|------------------|-----------|------|
| VIH             | High-level input voltage               |                                                                             |                                                    | 2   |                  |           | V    |
| V <sub>IL</sub> | Low-level input voltage                |                                                                             |                                                    |     |                  | 0.8       | V    |
| VIK             | Input clamp voltage                    | V <sub>CC</sub> = MIN,                                                      | l <sub>l</sub> = —18mA                             |     |                  | —1.2      | V    |
| Юн              | High-level output current              | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V | V <sub>OH</sub> = 2.4 V<br>V <sub>OH</sub> = 5.5 V |     |                  | 50<br>100 | μΑ   |
| VOL             | Low-level output voltage               | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V,                          | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = MAX    |     |                  | 0.5       | ٧    |
| 1               | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                                                      | V <sub>1</sub> = 5.5 V                             |     |                  | 1         | mA   |
| ۱н              | High-level input current               | V <sub>CC</sub> = MAX,                                                      | V <sub>1</sub> = 2.7 V                             |     |                  | 25        | μΑ   |
| 111             | Low-level input current                | V <sub>CC</sub> = MAX,                                                      | V <sub>I</sub> = 0.5 V                             |     |                  | -0.25     | mA   |
| lcc             | Supply current                         | V <sub>CC</sub> = MAX,<br>Chip select(s) at 0<br>See Note 5                 | V, Outputs open,                                   |     | 80               | 110       | mA   |

#### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted)

| ТҮРЕ         | TEST<br>CONDITIONS                      | <sup>t</sup> (A)<br>ACCESS TIME FROM<br>ADDRESS |                  |     | ta(S) ACCESS TIME FROM CHIP SELECT (ENABLE TIME) |      |     | tPLH PROPAGATION DELAY TIME, LOW-TO-HIGH-LEVEL OUTPUT FROM CHIP SELECT (DISABLE TIME) |      |     | UNIT |
|--------------|-----------------------------------------|-------------------------------------------------|------------------|-----|--------------------------------------------------|------|-----|---------------------------------------------------------------------------------------|------|-----|------|
|              |                                         | MIN                                             | TYP <sup>‡</sup> | MAX | MIN                                              | TYP‡ | MAX | MIN                                                                                   | TYP‡ | MAX |      |
| TBP18SA030MJ | $C_L = 30pF,$<br>$R_{L1} = 300 \Omega,$ |                                                 | 25               | 50  |                                                  | 12   | 30  |                                                                                       | 12   | 30  | ns   |
| TBP18SA030   | $R_{L2} = 600 \Omega$ ,<br>See Note 6   |                                                 | 25               | 40  |                                                  | 12   | 25  |                                                                                       | 12   | 25  | ns   |

<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

- 5. The typical values of ICC are with all outputs low.
- 6. Load circuits and voltage waveforms are shown in Section 1.



 $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C.

NOTES: 4. MJ designates full-temperature circuits (formerly 54 Family), J and N designate commercial-temperature circuits (formerly 74 Family)

www.ti.com 8-Feb-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| JBP18S030MJ      | NRND   | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JBP18S030MJ             |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated