## features

- High Linearity Near Limiting
- Fast Recovery from Overdrive: 2.4 ns
- liMiting Voltage Accuracy: $\pm 15 \mathrm{mV}$
- -3 dB Bandwidth $(\mathrm{G}=+1): 450 \mathrm{MHz}$
- Slew Rate: $1000 \mathrm{~V} / \mathrm{us}$
- $\pm 5-\mathrm{V}$ and $5-\mathrm{V}$ Supply Operation
- Unity Gain Version of the OPA689


## applications

- Fast Limiting ADC Input Buffers
- CCD Pixel Clock Stripping
- Video Sync Stripping
- HF Mixers
- IF Limiting Amplifiers
- AM Signal Generation
- Non-Linear Analog Signal Processing
- High Speed Comparators


NC - No internal connection

## description

The OPA688 is a wideband, unity gain stable voltage-feedback op amp that offers bipolar output voltage limiting. Two buffered limiting voltages take control of the output when it attempts to drive beyond these limits. This new output limiting architecture holds the limiter offset error to $\pm 15 \mathrm{mV}$. The op amp operates linearly to within 30 mV of the output limit voltages.

The combination of narrow nonlinear range and low limiting offset allows the limiting voltages to be set within 100 mV of the desired linear output range. A fast 2.4-ns recovery from limiting ensures that overdrive signals will be transparent to the signal channel. Implementing the limiting function at the output, as opposed to the input, gives the specified limiting accuracy for any gain, and allows the OPA688 to be used in all standard op amp applications.
Non-linear analog signal processing will benefit from the OPA688s sharp transition from linear operation to output limiting. The quick recovery time supports high-speed applications.
The OPA688M is available in an industry standard pinout CDIP-8 package. For higher gain, or transimpedance applications requiring output limiting with fast recovery, consider the OPA689M.

## ORDERING INFORMATION $\dagger$

| TA | PACKAGE |  | ORDERABLE <br> PART NUMBER | TOP-SIDE <br> MARKING |
| :---: | :--- | :--- | :--- | :--- |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - JD | Tube | OPA688MJD | OPA688MJD |

† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## OPA688M

UNITY-GAIN-STABLE WIDEBAND VOLTAGE LIMITING AMPLIFIER


absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

| Power supply | . 5 V |
| :---: | :---: |
| Common-mode input voltage, $\mathrm{V}_{\text {ID }}$ | $\pm \mathrm{V}_{\mathrm{CC}}$ |
| Differential input voltage, $\mathrm{V}_{\text {ID }}$ | $\pm \mathrm{V}_{\mathrm{CC}}$ |
| Limiter voltage range | $\pm\left(\mathrm{V}_{S}-0.7 \mathrm{~V}\right)$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | $300^{\circ} \mathrm{C}$ |
| Junction temperature, $\mathrm{T}_{J}$ | $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating voltage | Split-Rail Operation |  | $\pm 5$ | $\pm 6$ | V |
|  | Single-Supply Operation |  | 5 | 12 |  |
| Operating free-air temperature |  | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics, $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$, limiter pins open (unless otherwise noted) (see Note 1)

electrical characteristics, $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$, limiter pins open (unless otherwise noted) (see Note 1) (continued)


NOTES: 1. All typical limits are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
2. Current is considered positive out of node.
3. CMIR tested as $<3 \mathrm{~dB}$ degradation from minimum CMRR at specified limits.
4. IVH (VH bias current) is positive, and IVL (VL bias current) is negative, under these conditions. See Note 3, Figure 30 and Figure 37.
5. Limiter feedthrough is the ratio of the output magnitude to the sinewave added to VH (or VL ) when $\mathrm{VIN}=0$.
6. VH slew rate conditions are: $\mathrm{VIN}=+2 \mathrm{~V}, \mathrm{G}=+2, \mathrm{VL}=-2 \mathrm{~V}, \mathrm{VH}=$ step between 2 V and 0 V . VL slew rate conditions are similar.
7. Linearity Guardband is defined for an output sinusoid ( $\mathrm{f}=5 \mathrm{MHz}, \mathrm{VO}=0 \mathrm{VDC} \pm 1 \mathrm{VP}-\mathrm{P}$ ) centered between the limiter levels (VH and VL ). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB (see Figure 38).
electrical characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$, limiter pins open (unless otherwise noted) (see Note 1)

electrical characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$, limiter pins open (unless otherwise noted) (see Note 1) (continued)

| PARAMETER | TEST CONDITIONS |  |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |  |  |
| Operating voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  |  |  |  | 5 | 12 | V |
| Quiescent current (lcc) |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 11 | 13 | 15 | mA |
|  |  |  | $\mathrm{T}_{A}=$ Full range | 9 |  | 16.5 |  |
| Power supply rejection ratio (PSRR) | Input referred, | $\mathrm{Vcc}= \pm 2 \mathrm{~V}$ to $\pm 3 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=$ Full range | 55 | 70 |  | dB |
| Output Voltage Limiters (pins 5 and 8) |  |  |  |  |  |  |  |
| Default output limited voltage | Limiter pins open |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\begin{gathered} \mathrm{V}_{\mathrm{ICM}} \\ \pm 0.6 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {ICM }} \\ \pm 0.9 \mathrm{~V} \end{gathered}$ |  | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ Full range | $\begin{gathered} \mathrm{V}_{\text {ICM }} \\ \pm 0.4 \mathrm{~V} \end{gathered}$ |  |  | V |
| Limiter output offset voltage | ( $\mathrm{V}_{\mathrm{O}}-\mathrm{VH}$ ) or ( | VL ) | $\mathrm{T}_{A}=$ Full range |  | $\pm 15$ | $\pm 50$ | mV |
| Limiter input bias current magnitude (See Note 4) | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0 | 35 | 65 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{A}=$ Full range | 0 |  | 85 |  |
| Limiter input bias current drift |  |  |  |  | 30 |  | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| Limiter input impedance |  |  |  |  | 2 1 |  | $\begin{gathered} \mathrm{M} \Omega \\ \mathrm{pF} \end{gathered}$ |
| Limiter feedthrough (See Note 5) | $\mathrm{f}=5 \mathrm{MHz}$ |  |  |  | -60 |  | dB |
| Maximum limiter voltage |  |  |  |  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{ICM}}{ }_{1.8}^{ \pm} \end{aligned}$ | V |
| Minimum limiter voltage separation |  |  |  | 400 |  |  | mV |
| Output bias current shift (See Note 2) |  |  |  |  | 5 |  | $\mu \mathrm{A}$ |
| Limiter small signal bandwidth | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {ICM }} \pm 1$ | $\mathrm{V}_{\mathrm{O}}<0.02 \mathrm{Vp}-\mathrm{p}$ |  |  | 300 |  | MHz |
| Limiter slew rate (See Note 6) |  |  |  |  | 20 |  | V/us |
| Limiter step response, overshoot | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {ICM }} \pm 1$ |  |  |  | 55 |  | mV |
| Limiter step response, recovery time | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {ICM }} \pm 1$ |  |  |  | 15 |  | ns |
| Linearity guardband (See Note 7) | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}$, | $\mathrm{f}=5 \mathrm{MHz}$ |  | 30 |  |  | mV |

NOTES: 1. All typical limits are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
2. Current is considered positive out of node.
3. CMIR tested as $<3 \mathrm{~dB}$ degradation from minimum CMRR at specified limits.
4. IVH (VH bias current) is positive, and IVL (VL bias current) is negative, under these conditions. See Note 3, Figure 31 and Figure 37.
5. Limiter feedthrough is the ratio of the output magnitude to the sinewave added to VH (or VL ) when $\mathrm{VIN}=0$.
6. $\mathrm{V}_{\mathrm{H}}$ slew rate conditions are: $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IC}}+0.4 \mathrm{~V}, \mathrm{G}=+2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{ICM}}-1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=$ stepped between $\mathrm{V}_{\mathrm{ICM}}+1.2 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{ICM}} \cdot \mathrm{V}_{\mathrm{L}}$ slew rate conditions are similar.
7. Linearity Guardband is defined for an output sinusoid ( $f=5 \mathrm{MHz}, \mathrm{VO}=0 \mathrm{VDC} \pm 1 \mathrm{VP}-\mathrm{P}$ ) centered between the limiter levels ( $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ ). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB (see Figure 38).

## TYPICAL CHARACTERISTICS



Figure 1


Figure 3


Figure 5


Figure 2


Figure 4


Figure 6

TYPICAL CHARACTERISTICS


Figure 7


Figure 9


Figure 11


Figure 8


Figure 10


Figure 12

## TYPICAL CHARACTERISTICS



Figure 13


Figure 15


Figure 17


Figure 14


Figure 16


Figure 18

## TYPICAL CHARACTERISTICS



Figure 19


Figure 20


Figure 21


Figure 22


Figure 23

## TYPICAL CHARACTERISTICS



Figure 24


Figure 26


Figure 28


Figure 25


Figure 27


Figure 29

## APPLICATION INFORMATION

## dual-supply, non-inverting amplifier

Figure 30 shows a non-inverting gain amplifier for dual-supply operation. This circuit was used for AC characterization of the OPA688, with a $50-\Omega$ source, which it matches, and a $500-\Omega$ load. The power-supply bypass capacitors are shown explicitly in Figures 30 and 31, but will be assumed in the other figures. The limiter voltages $\left(\mathrm{V}_{\mathrm{H}}\right.$ and $\left.\mathrm{V}_{\mathrm{L}}\right)$ and their bias currents ( $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}$ ) have the polarities shown.

## single-supply, non-inverting amplifier

Figure 31 shows an AC-coupled, non-inverting gain amplifier for single +5 V supply operation. This circuit was used for AC characterization of the OPA688, with a 50 W source, which it matches, and a $500-\Omega$ load. The power-supply bypass capacitors are shown explicitly in Figures 30 and 31, but will be assumed in the other figures. The limiter voltages ( $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ ) and their bias currents ( $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}$ ) have the polarities shown. Notice that the single-supply circuit can use three resistors to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$, where the dual-supply circuit usually uses four to reference the limit voltages to ground.

## limited output, ADC input driver

Figure 32 shows a simple ADC (Analog-to-Digital Converter) driver that operates on a single supply, and gives excellent distortion performance. The limit voltages track the input range of the converter, completely protecting against input overdrive.


Figure 30. DC-Coupled, Dual Supply Amplifier


Figure 31. AC-Coupled, Single Supply Amplifier


Figure 32. Single Supply, Limiting ADC Input Driver

## precision half wave rectifier

Figure 33 shows a half wave rectifier with outstanding precision and speed. $\mathrm{V}_{\mathrm{H}}$ (pin 8 ) will default to a voltage between 3.1 and 3.8 V if left open, while the negative limit is set to ground.

UNITY-GAIN-STABLE WIDEBAND VOLTAGE LIMITING AMPLIFIER


Figure 33. Precision Half Wave Rectifier

## very high speed Schmitt trigger

Figure 34 shows a very high-speed Schmitt trigger. The output levels are precisely defined, and the switching time is exceptional. The output voltage swings between $\pm 2 \mathrm{~V}$.

## unity-gain buffer

Figure 35 shows a unity-gain voltage buffer using the OPA688. The feedback resistor $\left(\mathrm{R}_{\mathrm{F}}\right)$ isolates the output from any board inductance between pins 2 and 6 . We recommend that
$R_{F} \times 24.9 \mathrm{~W}$ for unity-gain buffer applications. $R_{C}$ is an optional compensation resistor that reduces the peaking typically seen at $G=+1$. Choosing $R_{C}=R_{S}+R_{F}$ gives a unity gain buffer with approximately the $G=+2$ frequency response.

## DC restorer

Figure 36 shows a DC restorer using the OPA688 and OPA660. The OPA660's OTA amplifier is used as a Current Conveyor (CCII) in this circuit, with a current gain of 1.0.
When $V_{0}$ tries to go below ground, $C C I I$ charges $C_{1}$ through $D_{1}$, which restores the output back to ground. $D_{1}$ adds a propagation delay to the restoration process, which then has an exponential decay with time constant $R_{1} C_{1} / G(G=+2=$ the OPA688 gain). When the signal is above ground, it decays to ground with a time constant of $\mathrm{R}_{2} \mathrm{C}_{1}$. The OPA688 output recovers very quickly from overdrive.


Figure 34. Very High Speed Schmitt Trigger


Figure 35. Unity-Gain Buffer


Figure 36. DC Restorer

SGLS144B - APRIL 2003 - DECEMBER 2006

## design-in tools

## applications support

The Texas Instrments web site (http://www.ti.com) has the latest data sheets and other design aids.

## theory of operation

The OPA688 is a voltage-feedback op amp that is unity-gain stable. The output voltage is limited to a range set by the voltage on the limiter pins ( 5 and 8 ). When the input tries to overdrive the output, the limiters take control of the output buffer. This avoids saturating any part of the signal path, giving quick overdrive recovery and excellent limiter accuracy at any signal gain.

The limiters have a very sharp transition from the linear region of operation to output limiting. This allows the limiter voltages to be set very near ( $<100 \mathrm{mV}$ ) the desired signal range. The distortion performance is also very good near the limiter voltages.

## circuit layout

Achieving optimum performance with the high-frequency OPA688 requires careful attention to layout design and component selection. Recommended PCB layout techniques and component selection criteria are:
a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Open a window in the ground and power planes around the signal I/O pins, and leave the ground and power planes unbroken elsewhere.
b) Provide a high quality power supply. Use linear regulators, ground plane and power planes to provide power. Place high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors $<0.2^{\prime \prime}$ away from each power-supply pin. Use wide, short traces to connect to these capacitors to the ground and power planes. Also use larger ( $2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) high-frequency decoupling capacitors to bypass lower frequencies. They may be somewhat further from the device, and be shared among several adjacent devices.
c) Place external components close to the OPA688. This minimizes inductance, ground loops, transmission line effects and propagation delay problems. Be extra careful with the feedback ( $\mathrm{R}_{\mathrm{F}}$ ), input and output resistors.
d) Use high-frequency components to minimize parasitic elements. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter layout. Metal film or carbon composition axially-leaded resistors can also provide good performance when their leads are as short as possible. Never use wirewound resistors for high-frequency applications. Remember that most potentiometers have large parasitic capacitances and inductances.

Multilayer ceramic chip capacitors work best and take up little space. Monolithic ceramic capacitors also work very well. Use RF type capacitors with low ESR and ESL. The large power pin bypass capacitors ( $2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) should be tantalum for better high-frequency and pulse performance.
e) Choose low resistor values to minimize the time constant set by the resistor and its parasitic parallel capacitance. Good metal film or surface mount resistors have approximately 0.2 pF parasitic parallel capacitance. For resistors > $1.5 \mathrm{k} \Omega$, this adds a pole and/or zero below 500 MHz .
Make sure that the output loading is not too heavy. The recommended $402-\Omega$ feedback resistor is a good starting point in your design.
f) Use short direct traces to other wideband devices on the board. Short traces act as a lumped capacitive load. Wide traces ( 50 to 100 mils) should be used. Estimate the total capacitive load at the output, and use the series isolation resistor recommended in the typical performance curve "R $\mathrm{R}_{\mathrm{S}}$ vs Capacitive Load". Parasitic loads $<2 \mathrm{pF}$ may not need the isolation resistor.
g) When long traces are necessary, use transmission line design techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50-\Omega$ transmission line is not required on board-a higher characteristic impedance will help reduce output loading. Use a matching series resistor at the output of the op amp to drive a transmission line, and a matched load resistor at the other end to make the line appear as a resistor. If the 6 dB of attenuation that the matched load produces is not acceptable, and the line is not too long, use the series resistor at the source only. This will isolate the source from the reactive load presented by the line, but the frequency response will be degraded.
Multiple destination devices are best handled as separate transmission lines, each with its own series source and shunt load terminations. Any parasitic impedances acting on the terminating resistors will alter the transmission line match, and can cause unwanted signal reflections and reactive loading.
h) Do not use sockets for high-speed parts like the OPA688. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network. Best results are obtained by soldering the part onto the board.

## power supplies

The OPA688 is nominally specified for operation using either $\pm 5-\mathrm{V}$ supplies or a single $+5-\mathrm{V}$ supply. The maximum specified total supply voltage of 12 V allows reasonable tolerances on the supplies. Higher supply voltages can break down internal junctions, possibly leading to catastrophic failure. Single-supply operation is possible as long as common mode voltage constraints are observed. The common mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow design of non-standard or single-supply operation circuits. Figure 31 shows one approach to single-supply operation.

## ESD protection

ESD damage has been known to damage MOSFET devices, but any semiconductor device is vulnerable to ESD damage. This is particularly true for very high-speed, fine geometry processes.

ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are required when handling the OPA688.

## output limiters

The output voltage is linearly dependent on the input(s) when it is between the limiter voltages $\mathrm{V}_{\mathrm{H}}$ (pin 8) and $\mathrm{V}_{\mathrm{L}}$ (pin 5). When the output tries to exceed $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$, the corresponding limiter buffer takes control of the output voltage and holds it at $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$.
Because the limiters act on the output, their accuracy does not change with gain. The transition from the linear region of operation to output limiting is very sharp-the desired output signal can safely come to within 30 mV of $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$ with no onset of non-linearity.
The limiter voltages can be set to within 0.7 V of the supplies ( $\left.\mathrm{V}_{\mathrm{L}} \geq-\mathrm{V}_{\mathrm{S}}+0.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}} \leq+\mathrm{V}_{\mathrm{S}}-0.7 \mathrm{~V}\right)$. They must also be at least 400 mV apart ( $\left.\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}} \geq 0.4 \mathrm{~V}\right)$.


Figure 37. Limiter Bias Current vs Bias Voltage
When pins 5 and 8 are left open, $V_{H}$ and $V_{L}$ go to the Default Voltage Limit; the minimum values are in the Specifications. Looking at Figure 37 for the zero bias current case will show the expected range of $\left(\mathrm{V}_{\mathrm{S}}\right.$ default limit voltages) = headroom.
When the limiter voltages are more than 2.1 V from the supplies $\left(\mathrm{V}_{\mathrm{L}}>-\mathrm{V}_{\mathrm{S}}+2.1 \mathrm{~V}\right.$ or $\mathrm{V}_{\mathrm{H}}<+\mathrm{V}_{\mathrm{S}}-2.1 \mathrm{~V}$ ), you can use simple resistor dividers to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ (see Figure 30). Make sure you include the Limiter Input Bias Currents (Figure 37) in the calculations (i.e., $\mathrm{I}_{\mathrm{VL}} \geq-50 \mu \mathrm{~A}$ out of pin 5 , and $\mathrm{I}_{\mathrm{VH}} \leq+50 \mu \mathrm{~A}$ out of pin 8 ). For good limiter voltage accuracy, run at least 1-mA quiescent bias current through these resistors.

When the limiter voltages need to be within 2.1 V of the supplies ( $\mathrm{V}_{\mathrm{L}} \leq-\mathrm{V}_{\mathrm{S}}+2.1 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{H}} \geq+\mathrm{V}_{\mathrm{S}}-2.1 \mathrm{~V}$ ), consider using low impedance buffers to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ to minimize errors due to bias current uncertainty. This will typically be the case for single supply operation $\left(\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\right)$. Figure 31 runs 2.5 mA through the resistive divider that sets $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$. This keeps errors due to $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}< \pm 1 \%$ of the target limit voltages.
The limiters' DC accuracy depends on attention to detail. The two dominant error sources can be improved as follows:

- Power supplies, when used to drive resistive dividers that set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$, can contribute large errors (e.g., $\pm 5 \%$ ). Using a more accurate source, and bypassing pins 5 and 8 with good capacitors, will improve limiter PSRR.
- The resistor tolerances in the resistive divider can also dominate. Use $1 \%$ resistors.

Other error sources also contribute, but should have little impact on the limiters' DC accuracy:

- Reduce offsets caused by the Limiter Input Bias Currents. Select the resistors in the resistive divider(s) as described above.
- Consider the signal path DC errors as contributing to uncertainty in the useable output swing.
- The Limiter Offset Voltage only slightly degrades limiter accuracy.

Figure 38 shows how the limiters affect distortion performance. Virtually no degradation in linearity is observed for output voltage swinging right up to the limiter voltages.


Figure 38. Harmonic Distortion Near Limit Voltages

## offset voltage adjustment

The circuit in Figure 39 allows offset adjustment without degrading offset drift with temperature. Use this circuit with caution since power supply noise can inadvertently couple into the op amp.


NOTES: (1) Set $R_{1} \ll R_{\text {TRIM }}$. (2) $R_{3}$ is optional and minimizes out ut pffset due to in ut bias purrents.

Figure 39. Offset Voltage Trim
Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both DC input bias currents using $R_{3}$. This minimizes the output offset voltage caused by the input bias currents.

## output drive

The OPA688 has been optimized to drive $500-\Omega$ loads, such as ADCs. It still performs very well driving $100-\Omega$ loads; the specifications are shown for the $500-\Omega$ load. This makes the OPA688 an ideal choice for a wide range of high-frequency applications.

Many high-speed applications, such as driving ADCs, require op amps with low output impedance. As shown in the typical performance curve "Output Impedance vs Frequency", the OPA688 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency, since loop gain decreases with frequency.

## OPA688M

UNITY-GAIN-STABLE WIDEBAND
VOLTAGE LIMITING AMPLIFIER
SGLS144B - APRIL 2003 - DECEMBER 2006

## thermal considerations

The OPA688 will not require heat-sinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed $150^{\circ} \mathrm{C}$.
The total internal power dissipation $\left(P_{D}\right)$ is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and the additional power dissipated in the output stage ( $P_{D L}$ ) while delivering load power. $P_{D Q}$ is simply the specified no-load supply current times the total supply voltage across the part. PDL depends on the required output signals and loads. For a grounded resistive load, and equal bipolar supplies, it is at a maximum when the output is at $1 / 2$ either supply voltage. In this condition, $P_{D L}=V_{S}{ }^{2 /\left(4 R_{L}\right)}$ where $R_{L}$ includes the feedback network loading. Note that it is the power in the output stage, and not in the load, that comprises PDL.

The operating junction temperature is: $T_{J}=T_{A}+P_{D} \Theta_{J A}$, where $T_{A}$ is the ambient temperature.
For example, the maximum $T_{J}$ for a OPA688M with $G=+2, R_{F B}=402 \Omega, R_{L}=100 \Omega$, and $\pm V_{S}= \pm 5 \mathrm{~V}$ at the maximum $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ is calculated as:

$$
\begin{aligned}
& P_{D Q}=(10 \mathrm{~V} \times 20 \mathrm{~mA})=200 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{DL}}=\frac{(5 \mathrm{~V})^{2}}{4 \times(100 \Omega \| 804 \Omega)}=70 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{D}}=200 \mathrm{~mW}+70 \mathrm{~mW}=270 \mathrm{~mW} \\
& \mathrm{~T}_{\mathrm{J}}=85^{\circ} \mathrm{C}+270 \mathrm{~mW} \times\left(119^{\circ} \mathrm{C} / \mathrm{W}\right)=117^{\circ} \mathrm{C}
\end{aligned}
$$

## capacitive loads

Capacitive loads, such as the input to ADCs, will decrease the amplifier's phase margin, which may cause high-frequency peaking or oscillations. Capacitive loads $\times 2 \mathrm{pF}$ should be isolated by connecting a small resistor in series with the output as shown in Figure 40. Increasing the gain from +2 will improve the capacitive drive capabilities due to increased phase margin.


Figure 40. Driving Capacitive Loads
In general, capacitive loads should be minimized for optimum high-frequency performance. The capacitance of coax cable ( $29 \mathrm{pF} /$ foot for $\mathrm{RG}-58$ ) will not load the amplifier when the coaxial cable, or transmission line, is terminated in its characteristic impedance.

## frequency response compensation

The OPA688 is internally compensated to be unity-gain stable, and has a nominal phase margin of $60^{\circ}$ at a gain of +2 . Phase margin and peaking improve at higher gains. Recall that an inverting gain of -1 is equivalent to a gain of +2 for bandwidth purposes (i.e., noise gain $=2$ ).
Standard external compensation techniques work with this device. For example, in the inverting configuration, the bandwidth may be limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This has the effect of increasing the noise gain at high frequencies, which limits the bandwidth.

To maintain a wide bandwidth at high gains, cascade several op amps, or use the high gain optimized OPA689.
In applications where a large feedback resistor is required, such as photodiode transimpedance amplifier, the parasitic capacitance from the inverting input to ground causes peaking or oscillations. To compensate for this effect, connect a small capacitor in parallel with the feedback resistor. The bandwidth will be limited by the pole that the feedback resistor and this capacitor create. In other high gain applications, use a three resistor "Tee" network to reduce the RC time constants set by the parasitic capacitances. Be careful to not increase the noise generated by this feedback network too much.

## pulse settling time

The OPA688 is capable of an extremely fast settling time in response to a pulse input. Frequency response flatness and phase linearity are needed to obtain the best settling times. For capacitive loads, such as an ADC, use the recommended $R_{S}$ in the typical performance curve " $R_{S}$ vs Capacitive Load". Extremely fine-scale settling ( $0.01 \%$ ) requires close attention to ground return current in the supply decoupling capacitors.
The pulse settling characteristics when recovering from overdrive are very good.

## distortion

The OPA688's distortion performance is specified for a $500-\Omega$ load, such as an ADC. Driving loads with smaller resistance will increase the distortion as illustrated in Figure 41. Remember to include the feedback network in the load resistance calculations.


Figure 41. 5 MHz Harmonic Distortion vs Load Resistance

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material $\qquad$ <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA688MJD | NRND | CDIP SB | JD | 8 | 45 | Non-RoHS \& Green | SNPB | N/ A for Pkg Type | -55 to 125 | OPA688MJD |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free",
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

JD (R-CDIP-T**)
CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE
20 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within MIL STD 1835 CDIP2 - T8, T14, T16, T18, T20 and T24 respectively.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

