





SN75157

SLLS084D - SEPTEMBER 1980 - REVISED JANUARY 2024

## **SN75157 Dual Differential Line Receiver**

#### 1 Features

- Meets or exceeds the requirements of ANSI standards EIA/TIA-422-B and EIA/TIA-423-B and ITU recommendation V.10 and V.11
- Operates from single 5V power supply
- Wide common-mode voltage range
- High input impedance
- TTL-compatible outputs
- High-speed schottky circuitry
- 8-Pin dual-in-line package

## 2 Applications

- Factory automation
- AC and servo motor drives



## 3 Description

The SN75157 is a dual differential line receiver designed to meet standards EIA/TIA-422-B and EIA/ TIA-423-B and ITU V.10 and V.11. The device uses Schottky circuitry, and has TTL-compatible outputs. The inputs are compatible with either a single-ended or a differential-line system. The device operates from a single 5V power supply and is supplied in 8-pin dual-in-line and small-outline packages.

The SN75157 is characterized for operation from 0°C to 70°C.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |
|-------------|------------------------|-----------------------------|--|--|--|--|
|             | SOIC (D, 8)            | 4.9mm × 6mm                 |  |  |  |  |
| SN75157     | 5157 PDIP (P, 8)       |                             |  |  |  |  |
|             | SOP (PS, 8)            | 6.2mm × 7.8mm               |  |  |  |  |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# **Table of Contents**

| 1 Features1                             | 6 Detailed Description                  | <mark>7</mark> |
|-----------------------------------------|-----------------------------------------|----------------|
| 2 Applications1                         | 6.1 Device Functional Modes             |                |
| 3 Description1                          | 7 Application and Implementation        | 8              |
| 4 Pin Configuration and Functions3      | 7.1 Typical Application                 | 8              |
| 5 Specifications4                       | 8 Device and Documentation Support      | 9              |
| 5.1 Absolute Maximum Ratings4           | 8.1 Support Resources                   | 9              |
| 5.2 Dissipation Ratings4                | 8.2 Trademarks                          |                |
| 5.3 Recommended Operating Conditions4   |                                         |                |
| 5.4 Thermal Resistance Characteristics4 | 8.4 Glossary                            |                |
| 5.5 Electrical Characteristics5         | 9 Revision History                      | 9              |
| 5.6 Switching Characteristics5          | 10 Mechanical, Packaging, and Orderable |                |
| 5.7 Typical Characteristics6            | Information                             | 9              |
| Parameter Measurement Information7      |                                         |                |



# **4 Pin Configuration and Functions**



Figure 4-1. D, P, OR PS Package (Top View)

**Table 4-1. Pin Functions** 

| PIN                             |     | TYPE(1) | DESCRIPTION                                                            |
|---------------------------------|-----|---------|------------------------------------------------------------------------|
| NAME                            | NO. | 1166/   | DESCRIPTION                                                            |
| 1IN+                            | 1   | I       | Non-Inverting Differential Input for Channel 1's Differential Receiver |
| 10UT                            | 2   | 0       | Single Ended Output for Channel 1 Differential Receiver                |
| 2OUT                            | 3   | 0       | Single Ended Output for Channel 2 Differential Receiver                |
| GND                             | 4   | GND     | Device Ground                                                          |
| 2IN-                            | 5   | I       | Inverting Differential Input for Channel 2's Differential Receiver     |
| 2IN+                            | 6   | I       | Non-Inverting Differential Input for Channel 2's Differential Receiver |
| 1IN-                            | 7   | I       | Inverting Differential Input for Channel 1's Differential Receiver     |
| V <sub>CC</sub> 8 POW 5V (+/-5% |     | POW     | 5V (+/-5%) Positive Supply Connection Pin                              |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output, POW = Power, GND = Ground.



## **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                        | MIN  | MAX     | UNIT             |
|------------------|--------------------------------------------------------|------|---------|------------------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>                          | -0.5 | 7       | V                |
| VI               | Input voltage range                                    |      | ±15     | V                |
| V <sub>ID</sub>  | Differential input voltage <sup>(3)</sup>              |      | ±15     | V                |
| Vo               | Output voltage range <sup>(2)</sup>                    | -0.5 | 5.5     | V                |
| I <sub>OL</sub>  | Low-level output current                               |      | 50      | mA               |
|                  | Continuous total dissipation                           |      | See Dis | sipation Ratings |
| TJ               | Operating free-air temperature range                   | 0    | 70      | °C               |
| T <sub>stg</sub> | Storage temperature range                              | -65  | 150     | °C               |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 s |      | 260     | °C               |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 70°C<br>POWER RATING |
|---------|---------------------------------------|-------------------------------------------------|---------------------------------------|
| D       | 725mW                                 | 5.8mW/°C                                        | 464mW                                 |
| Р       | 1000mW                                | 8.0mW/°C                                        | 640mW                                 |
| PS      | 450mW                                 | 3.6mW/°C                                        | 288mW                                 |

## **5.3 Recommended Operating Conditions**

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| V <sub>IC</sub> | Common-mode input voltage      |      |     | ±7   | V    |
| T <sub>A</sub>  | Operating free-air temperature | 0    | 25  | 70   | °C   |

#### 5.4 Thermal Resistance Characteristics

| THERMAL M             | ETDIC(1)                                     | D (SOIC) | P (PIDP) | PS (SOP) | UNIT |
|-----------------------|----------------------------------------------|----------|----------|----------|------|
| THERWAL IVI           | ETRIC                                        | 8 Pins   | 8 Pins   | 8 Pins   | UNIT |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 116.7    | 84.3     | 89.5     | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.3     | 65.4     | 46.2     | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 63.4     | 62.1     | 50.7     | °C/W |
| Ψ ЈТ                  | Junction-to-top characterization parameter   | 8.8      | 31.3     | 23.5     | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter |          | 60.4     | 60.3     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A      | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

Product Folder Links: SN75157

<sup>2)</sup> All voltage values, except differential input voltage, are with respect to the network ground terminal.

<sup>(3)</sup> Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.



#### 5.5 Electrical Characteristics

over recommended ranges of supply voltage,common-mode input voltage, and operating free-air temperature (unless otherwise noted)<sup>(4)</sup>

|                  | PARAMETER                                                 | TEST CO                        | NDITIONS               | MIN  | TYP <sup>(5)</sup> | MAX   | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------|------------------------|------|--------------------|-------|------|
| V <sub>IT</sub>  | Input threshold voltage $(V_{IT+}$ and $V_{IT-})^{(2)}$   |                                |                        | -0.2 |                    | 0.2   | V    |
| VIT              | input tilleshold voltage (VIT+ and VIT-)                  |                                |                        | -0.4 |                    | 0.4   | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                |                        |      | 70                 |       | mV   |
| V <sub>OH</sub>  | High-level output voltage                                 | V <sub>ID</sub> = 0.2V,        | $I_O = -1mA$           | 2.5  | 3.5                |       | V    |
| V <sub>OL</sub>  | Low-level output voltage                                  | $V_{ID} = -0.2V$ ,             | I <sub>O</sub> = 20mA  |      | 0.35               | 0.5   | V    |
|                  | Input current <sup>(3)</sup>                              | $V_{CC} = 0 \text{ to } 5.5V,$ | V <sub>I</sub> = 10V   |      | 1.1                | 3.25  | mA   |
| "                | input current.                                            | V <sub>CC</sub> = 0 to 3.3V,   | V <sub>I</sub> = -1 V  |      | -1.6               | -3.25 | ША   |
| Ios              | Short-circuit output current <sup>(1)</sup>               | V <sub>O</sub> = 0V,           | V <sub>ID</sub> = 0.2V | -40  | <b>–</b> 75        | -100  | mA   |
| I <sub>CC</sub>  | Supply current                                            | $V_{ID} = -0.5V$ ,             | No load                |      | 35                 | 50    | mA   |

- (1) Only one output should be shorted at a time and duration of the short circuit should not exceed one second.
- (2) The expanded threshold parameter is tested with a 500-W resistor in series with each input.
- (3) The input not under test is grounded.
- (4) The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold levels only.
- (5) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## 5.6 Switching Characteristics

 $V_{CC}$  = 5V,  $T_A$  = 25°C

|                  | PARAMETER                                         | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output |                                       |     | 15  | 25  | ns   |
| t <sub>PHL</sub> | Propagation delay time,high- to low-level output  | C <sub>L</sub> = 15pF, see Figure 6-1 |     | 13  | 25  | ns   |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: SN75157

5



#### 5.7 Typical Characteristics



Figure 5-1. Output Voltage vs Differential Input Voltage



Figure 5-2. Output Voltage vs Differential Input Voltage



Figure 5-3. High-Level Output Voltage vs High-Level Output Current



Figure 5-4. Low-Level Output Voltage vs Low-Level Output Current



Figure 5-5. Supply Current vs Supply Voltage

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



#### **Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: t<sub>r</sub> ≤ 5 ns, t<sub>f</sub> ≤ 5 ns, PRR ≤ 5 MHz, duty cycle = 50%.

Figure 6-1. Test Circuit and Voltage Waveforms

# **6 Detailed Description**

#### **6.1 Device Functional Modes**



Figure 6-1. Schematics of Inputs and Outputs

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Typical Application



Figure 7-1. EIA/TIA-422-B System Application

Product Folder Links: SN75157

## **8 Device and Documentation Support**

### 8.1 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.2 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.4 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (March 1997) to Revision D (January 2024)

**Page** 

Changed the numbering format for tables, figures, and cross-references throughout the document......

#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

www.ti.com 29-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN75157D         | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75157                |         |
| SN75157DE4       | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75157                |         |
| SN75157DG4       | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75157                |         |
| SN75157DR        | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 75157                | Samples |
| SN75157P         | ACTIVE  | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75157P             | Samples |
| SN75157PSR       | ACTIVE  | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | A157                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 29-Jul-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Apr-2024

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75157DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75157PSR | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Apr-2024



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75157DR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN75157PSR | SO           | PS              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Apr-2024

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75157D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157DE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated