





# HIGH EFFICIENCY CLASS-G ADSL LINE DRIVER

#### **FEATURES**

- Low Total Power Consumption Increases ADSL Line Card Density (20 dBm on Line)
  - 600 mW w/Active Termination (Full Bias)
  - 530 mW w/Active Termination (Low Bias)
- Low MTPR of -74 dBc (All Bias Conditions)
- High Output Current of 500 mA (typ)
- Wide Supply Voltage Range of ±5 V to ±15 V [V<sub>CC(H)</sub>] and ±3.3 V to ±15 V [V<sub>CC(L)</sub>]
- Wide Output Voltage Swing of 43 Vpp Into 100-Ω Differential Load [V<sub>CC(H)</sub> = ±12 V]
- Multiple Bias Modes Allow Low Quiescent Power Consumption for Short Line Lengths
  - 160-mW/ch Full Bias Mode
  - 135-mW/ch Mid Bias Mode
  - 110-mW/ch Low Bias Mode
  - 75-mW/ch Terminate Only Mode
  - 13-mW/ch Shutdown Mode
- Low Noise for Increased Receiver Sensitivity
  - 3.3 pA/√Hz Noninverting Current Noise
  - 9.5 pA/√Hz Inverting Current Noise
  - 3.5 nV/√Hz Voltage Noise

#### **APPLICATIONS**

 Ideal for Active Termination Full Rate ADSL DMT applications (20-dBm Line Power)

#### DESCRIPTION

The THS6132 is a Class-G current feedback differential line driver ideal for full rate ADSL DMT systems. Its extremely low power consumption of 600 mW or lower is ideal for ADSL systems that must achieve high densities in ADSL central office rack applications. The unique patent pending architecture of the THS6132 allows the quiescent current to be much lower than existing line drivers while still achieving very high linearity. In addition, the multiple bias settings of the amplifiers allow for even lower power consumption for line lengths where the full performance of the amplifier is not required. The output voltage swing has been vastly improved over first generation Glass-G amplifiers and allows the use of lower power supply voltages that help conserve power. For maximum flexibility, the THS6132 can be configured in classical Class-AB mode requiring only as few as one power supply.

#### Typical ADSL CO Line Driver Circuit Utilizing Active Impedance Supporting A 6.3 Crest Factor



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage.

#### ORDERING INFORMATION

| PRODUCT     | PACKAGE                                | PACKAGE<br>CODE | SYMBOL    | TA            | ORDER NUMBER | TRANSPORT<br>MEDIA |
|-------------|----------------------------------------|-----------------|-----------|---------------|--------------|--------------------|
| TUCC420\/ED | TOED SO Davis DADIM                    | VED 00          | TI 100422 |               | THS6132VFP   | Tube               |
| THS6132VFP  | TQFP-32 PowerPAD™                      | VFP-32          | THS6132   | -40°C to 85°C | THS6132VFPR  | Tape and reel      |
| THS6132RGW  | Leadless 25-pin 5,mm x 5, mm PowerPAD™ | RGW-25          | 6132      | -40 0 10 03 0 | THS6132RGWR  | Tape and reel      |

#### PACKAGE DISSIPATION RATINGS

| PACKAGE | ΘЈА      | ΘJC      | $T_A \le 25^{\circ}C$ POWER RATING(1) | T <sub>A</sub> = 70°C<br>POWER RATING(1) | T <sub>A</sub> = 85°C<br>POWER RATING <sup>(1)</sup> |
|---------|----------|----------|---------------------------------------|------------------------------------------|------------------------------------------------------|
| VFP-32  | 29.4°C/W | 0.96°C/W | 3.57 W                                | 2.04 W                                   | 1.53 W                                               |
| RGW-25  | 31°C/W   | 1.7°C/W  | 3.39 W                                | 1.94 W                                   | 1.45 W                                               |

<sup>(1)</sup> Power rating is determined with a junction temperature of 130°C. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                  |                                                                                      | THS6132       |
|------------------|--------------------------------------------------------------------------------------|---------------|
| Supply voltage   | e, V <sub>CC(H)</sub> and V <sub>CC(L)</sub> (2)                                     | ±16.5 V       |
| Input voltage, \ | V <sub>I</sub>                                                                       | ±VCC(L)       |
| Output current   | , I <sub>O</sub> (3)                                                                 | 900 mA        |
| Differential inp | ut voltage, V <sub>IO</sub>                                                          | ±2 V          |
| Maximum junc     | tion temperature, T <sub>J</sub> (see Dissipation Rating Table for more information) | 150°C         |
| Operating free   | -air temperature, T <sub>A</sub>                                                     | -40°C to 85°C |
| Storage tempe    | rature, T <sub>Stg</sub>                                                             | 65°C to 150°C |
| Lead temperat    | ure, 1,6 mm (1/16-inch) from case for 10 seconds                                     | 300°C         |
|                  | НВМ                                                                                  | 1 kV          |
| ESD ratings      | CDM                                                                                  | 500 V         |
|                  | MM                                                                                   | 200 V         |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup>  $V_{CC(H)}$  must always be greater than or equal to  $V_{CC(L)}$  for proper operation. Class-AB mode operation occurs when  $V_{CC(H)}$  is equal to  $V_{CC(L)}$  and is considered acceptable operation for the THS6132 even though it is not fully specified in this mode of operation.

<sup>(3)</sup> The THS6132 incorporates a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature that could permanently damage the device. See TI Technical Brief SLMA002 for more information about utilizing the PowerPAD thermally enhanced package.



### **RECOMMENDED OPERATING CONDITIONS**

|                      |                            | MIN             | NOM | MAX                 | UNIT |
|----------------------|----------------------------|-----------------|-----|---------------------|------|
| Committee            | +VCC(H) to -VCC(H)         | $\pm V_{CC(L)}$ | ±15 | ±16                 | .,   |
| Supply voltage       | +VCC(L) to $-VCC(L)$       | ±3.3            | ±5  | ±V <sub>CC(H)</sub> | V    |
| Operating free-air t | emperature, T <sub>A</sub> | -40             |     | 85                  | °C   |

### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range,  $T_A = 25^{\circ}C$ ,  $V_{CC(H)} = \pm 15$  V,  $V_{CC(L)} = \pm 5$  V  $R_F = 1.5$  k $\Omega$ , Gain = +10, Full Bias Mode,  $R_L = 50$   $\Omega$  (unless otherwise noted)

| NOISE | E/DISTORTION PER                               |                                  |                                        | T CONDITIONS                                      |       | T)/D           |       |        |
|-------|------------------------------------------------|----------------------------------|----------------------------------------|---------------------------------------------------|-------|----------------|-------|--------|
|       | PARAMETE  Multitone power ratio                |                                  | Gain =+11, 163kHz<br>+20 dBm Line Powe | r, 1:1.1 transformer,                             | MIN   | <b>TYP</b> -74 | MAX   | dBc    |
|       | Receive band spill-over                        |                                  |                                        | ynthesis factor = 4<br>o 138 kHz with MTPR signal |       | <b>–95</b>     |       | dBc    |
|       | · ·                                            |                                  | applied                                | Differential load = 100 Ω                         |       | -84            |       |        |
|       | Harmonic distortion                            | (Differential                    | 2 <sup>nd</sup> harmonic               | Differential load = $100 \Omega$                  |       | -69            |       | dBc    |
| HD    |                                                | Configuration, f = 1 MHz,        |                                        | Differential load = $20.02$                       |       |                |       |        |
|       | $V_{O(PP)} = 2 \text{ V}, \text{ Gain} = +10)$ |                                  | 3 <sup>rd</sup> harmonic               | Differential load = $25 \Omega$                   |       | -73            |       | dBc    |
| Vn    | Input voltage noise                            |                                  | f = 10 kHz                             |                                                   |       | 3.5            |       | nV/√Hz |
| _     |                                                | +Input                           | 6 40111                                |                                                   | 3.3   |                | A / / |        |
| In    | Input current noise -Input                     |                                  | f = 10 kHz                             |                                                   | 9.5   |                |       | pA/√Hz |
|       | Crosstalk                                      |                                  | f = 1  MHz,<br>$R_L = 100 \Omega,$     | $V_O(PP) = 2 V$ ,<br>Gain = +2                    |       | -52            |       | dBc    |
| OUTP  | UT CHARACTERIS                                 | TICS                             | •                                      |                                                   |       |                |       |        |
|       |                                                |                                  | V                                      | R <sub>L</sub> = 100 Ω                            | ±10.4 | ±10.8          |       | V      |
| Vo    | Single-ended outpu                             | t voltago ewing                  | V <sub>CC(H)</sub> = ±12 V             | $R_L = 30 \Omega$                                 | ±9.9  | ±10.4          |       | V      |
| VO    | Single-ended odipa                             | t voltage swing                  | V <sub>CC(H)</sub> = ±15 V             | $R_L = 100 \Omega$                                | ±13.3 | ±13.8          |       | V      |
|       |                                                |                                  | VCC(H) - ±13 V                         | $R_L = 50 \Omega$                                 | ±13   | ±13.6          |       | v      |
|       | Output voltage trans                           | ition from V <sub>CC(L)</sub> to | $R_1 = 50 \Omega$                      | $V_{CC(L)} = \pm 5 \text{ V}$                     |       | ±3.1           |       | V      |
|       | V <sub>CC(H)</sub> (Point wher                 | e ICC(L) = ICC(H)                | TT_ 00 22                              | VCC(L) = ±6 V                                     |       | ±3.9           |       | , i    |
| lo    | Output current (1)                             |                                  | $R_{I} = 10 \Omega$                    | $V_{CC(H)} = \pm 12 \text{ V}$                    |       | ±500           |       | mA     |
| .0    |                                                | (1)                              |                                        | $V_{CC(H)} = \pm 15 \text{ V}$                    | ±400  | ±500           |       |        |
| I(SC) | Short-circuit current                          | (1)                              | $R_L = 1 \Omega$                       | $V_{CC(H)} = \pm 15 \text{ V}$                    |       | ±750           |       | mA     |
|       | Output resistance                              |                                  | Open-loop                              |                                                   |       | 5              |       | Ω      |
|       | Output resistance—                             |                                  | f = 1 MHz,                             | Gain = +10                                        |       | 0.35           |       | Ω      |
|       | Output resistance—                             | shutdown mode                    | f = 1 MHz,                             | Open-loop                                         |       | 5.5            |       | kΩ     |

<sup>(1)</sup> A heatsink is required to keep the junction temperature below absolute maximum rating when an output is heavily loaded or shorted. See Absolute Maximum Ratings section for more information.



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range,  $T_A = 25^{\circ}C$ ,  $V_{CC(H)} = \pm 15$  V,  $V_{CC(L)} = \pm 5$  V RF = 1.5 k $\Omega$ , Gain = +10, Full Bias Mode,  $R_L = 50 \Omega$  (unless otherwise noted)

| POWER  | R SUPPLY                                                                                          |                                                    |                                 |                                 |                       |         |      |    |    |
|--------|---------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------|---------------------------------|-----------------------|---------|------|----|----|
|        | PARAMETER                                                                                         | TES"                                               | CONDITIONS                      | MIN                             | TYP                   | MAX     | UNIT |    |    |
| Vasus  | Operating rooms                                                                                   | ±V <sub>CC(H)</sub>                                |                                 | ±VCC(L)                         | ±15                   | ±16.5   | V    |    |    |
| VCC(x) | Operating range                                                                                   | ±V <sub>CC(L)</sub>                                |                                 | ±3                              | ±5                    | ±VCC(H) | ٧    |    |    |
|        |                                                                                                   | $V_{CC(L)} = \pm 5 \text{ V};$                     | T <sub>A</sub> = 25°C           | 5.7                             | 6.4                   | 7.5     | mA   |    |    |
|        |                                                                                                   | (V <sub>CC(H)</sub> =±15 V)                        | T <sub>A</sub> = full range     |                                 |                       | 8.1     | ША   |    |    |
|        | Quiescent current (each driver) Full-bias mode                                                    | $V_{CC(L)} = \pm 6 \text{ V};$                     | T <sub>A</sub> = 25°C           |                                 | 6.7                   |         | A    |    |    |
|        | (Bias-1 = 1, Bias-2 = 1,                                                                          | $(V_{CC(H)} = \pm 15 \text{ V})$                   | T <sub>A</sub> = full range     |                                 |                       |         | mA   |    |    |
|        | Bias-3 = X)<br>(Icc trimmed with $V_{CC(H)} = \pm 15 \text{ V}$ , $V_{CC(L)} = \pm 5 \text{ V}$ ) | (Icc trimmed with $V_{CC(H)} = \pm 15 \text{ V}$ , | Bias-3 = X)                     | $V_{CC(H)} = \pm 12 \text{ V};$ | T <sub>A</sub> = 25°C |         | 3.1  |    | mA |
|        |                                                                                                   |                                                    | $(V_{CC(L)} = \pm 5 \text{ V})$ | T <sub>A</sub> = full range     |                       |         |      | ША |    |
|        |                                                                                                   | $V_{CC(H)} = \pm 15 \text{ V};$                    | $T_A = 25^{\circ}C$             | 2.9                             | 3.25                  | 3.75    | mA   |    |    |
| 1      |                                                                                                   | $(V_{CC(L)} = \pm 5 \text{ V})$                    | T <sub>A</sub> = full range     |                                 |                       | 4.25    |      |    |    |
| Icc    |                                                                                                   | Mid; Bias $-1 = 1$ , Bias $-2 = 0$ , Bias $-3 = 1$ |                                 | 5.0                             | 5.6                   | 6.8     | mA   |    |    |
|        | Quiescent current (each driver) Variable bias modes,                                              | Low; Bias-1 = 1, Bias-2 = 0, Bias-3 = 0            |                                 | 4.25                            | 4.8                   | 6.0     |      |    |    |
|        | $V_{CC(L)} = \pm 5 \text{ V}$                                                                     | Terminate; Bias-1 = 0, Bias-2 = 1, Bias-3 = X(1)   |                                 | 3.2                             | 3.8                   | 4.5     |      |    |    |
|        |                                                                                                   | Shutdown; Bias-1 =                                 |                                 | 1                               | 1.3                   |         |      |    |    |
|        |                                                                                                   | Mid; Bias-1 = 1, Bias                              | -2 = 0, Bias-3 = 1              | 2.4                             | 2.7                   | 3.0     |      |    |    |
|        | Quiescent current (each driver) Variable bias modes,                                              | Low ; Bias-1 = 1, Bia                              | s-2 = 0, Bias-3 = 0             | 1.9                             | 2.15                  | 2.4     | A    |    |    |
|        | $V_{CC(H)} = \pm 15 \text{ V}$                                                                    | Terminate; Bias-1 = 0                              | ), Bias-2 = 1, Bias-3 = X(1)    | 1.1                             | 1.3                   | 1.5     | mA   |    |    |
|        | 00(11)                                                                                            | Shutdown ; Bias-1 =                                | 0, Bias-2 = 0, Bias-3 = $X(1)$  |                                 | 0.1                   | 0.5     |      |    |    |
|        |                                                                                                   | Vacan IEV                                          | T <sub>A</sub> = 25°C           | -70                             | -82                   |         |      |    |    |
| DODD   | Power supply rejection ratio                                                                      | $V_{CC(L)} = \pm 5V$                               | T <sub>A</sub> = full range     | -68                             |                       |         | dB   |    |    |
| PSRR   | $(\Delta V_{CC(x)} = \pm 1 \text{ V})$                                                            | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\             | T <sub>A</sub> = 25°C           | -70                             | -82                   |         | uБ   |    |    |
|        | • •                                                                                               | $V_{CC(H)} = \pm 15V$                              | T <sub>A</sub> = full range     | -68                             |                       |         |      |    |    |

<sup>(1)</sup> X is used to denote a logic state of either 1 or 0.



ELECTRICAL CHARACTERISTICS (continued) over recommended operating free-air temperature range,  $T_A = 25^{\circ}C$ ,  $V_{CC(H)} = \pm 15$  V,  $V_{CC(L)} = \pm 5$  V RF = 1.5 kΩ, Gain = +10, Full Bias Mode,  $R_L = 50$  Ω (unless otherwise noted)

| DYNAMIC PERFORMANCE |                                           |                                       |                               |     |     |     |      |  |
|---------------------|-------------------------------------------|---------------------------------------|-------------------------------|-----|-----|-----|------|--|
|                     | PARAMETER                                 | ARAMETER TEST CONDITIONS              |                               | MIN | TYP | MAX | UNIT |  |
|                     |                                           |                                       | Gain = +1, RF = 750 $\Omega$  |     | 80  |     |      |  |
|                     |                                           | D. 100 O                              | Gain = +2, RF = 620 $\Omega$  |     | 70  |     | MHz  |  |
|                     | Single-ended small-signal bandwidth       | $R_L = 100 \Omega$                    | Gain = +5, RF = $500 \Omega$  |     | 60  |     |      |  |
| DIM                 |                                           |                                       | Gain = +10, RF = 1 k $\Omega$ | 20  |     |     |      |  |
| BW                  | $(-3 \text{ dB}), V_0 = 0.1 \text{ Vrms}$ |                                       | Gain = +1, RF = 750 $\Omega$  |     | 60  |     |      |  |
|                     |                                           | D 05.0                                | Gain = +2, RF = 620 $\Omega$  |     | 55  | MHz |      |  |
|                     |                                           | $R_L = 25 \Omega$                     | Gain = +5, RF = $500 \Omega$  |     | 50  |     |      |  |
|                     |                                           |                                       | Gain = +10, RF = 1 k $\Omega$ |     | 17  |     |      |  |
| SR                  | Single-ended slew-rate(1)                 | V <sub>O</sub> = 20 V <sub>PP</sub> , | Gain =+10                     |     | 300 |     | V/μs |  |

<sup>(1)</sup> Slew-rate is defined from the 25% to the 75% output levels

| DC PE           | RFORMANCE                   |                                                |                             |     |     |     |       |
|-----------------|-----------------------------|------------------------------------------------|-----------------------------|-----|-----|-----|-------|
|                 | PARAMETER                   | TEST C                                         | ONDITIONS                   | MIN | TYP | MAX | UNIT  |
|                 | lanut effect voltage        |                                                | T <sub>A</sub> = 25°C       |     | 1   | 15  |       |
|                 | Input offset voltage        |                                                | T <sub>A</sub> = full range |     |     | 20  | mV    |
| Vos             | Differential effect voltage | $V_{CC(L)} = \pm 5 \text{ V}, \pm 6 \text{ V}$ | T <sub>A</sub> = 25°C       |     | 0.3 | 6   |       |
|                 | Differential offset voltage |                                                | T <sub>A</sub> = full range |     |     | 8   |       |
|                 | Offset drift                |                                                | T <sub>A</sub> = full range |     | 40  |     | μV/°C |
|                 | land thing assument         |                                                | T <sub>A</sub> = 25°C       |     | 1   | 15  |       |
|                 | -Input bias current         | V 15.V 16.V                                    | T <sub>A</sub> = full range |     |     | 20  |       |
| I <sub>IB</sub> |                             | $V_{CC(L)} = \pm 5 \text{ V}, \pm 6 \text{ V}$ | T <sub>A</sub> = 25°C       |     | 1.5 | 15  | μΑ    |
|                 | + Input bias current        |                                                | T <sub>A</sub> = full range |     |     | 20  |       |
| Z <sub>OL</sub> | Open loop transimpedance    | $R_L = 1 \text{ k}\Omega$                      | •                           |     | 2   |     | МΩ    |



### **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range, T<sub>A</sub> = 25°C,  $V_{CC(H)}$  = ±15 V,  $V_{CC(L)}$  = ±5 V R<sub>F</sub> = 1.5 k $\Omega$ , Gain = +10, Full Bias Mode, R<sub>L</sub> = 50  $\Omega$  (unless otherwise noted)

| INPUT               | INPUT CHARACTERISTICS              |                                                |                             |      |      |     |      |  |  |
|---------------------|------------------------------------|------------------------------------------------|-----------------------------|------|------|-----|------|--|--|
|                     | PARAMETER                          | TEST C                                         | ONDITIONS                   | MIN  | TYP  | MAX | UNIT |  |  |
|                     |                                    | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\         | T <sub>A</sub> = 25°C       | ±2.7 | ±3.0 |     |      |  |  |
| V <sub>ICR</sub> Ir | Input common-mode voltage range(1) | $V_{CC(L)} = \pm 5 \text{ V}$                  | T <sub>A</sub> = full range | ±2.6 |      |     | V    |  |  |
|                     |                                    | $V_{CC(L)} = \pm 6 \text{ V}$                  | $T_A = 25^{\circ}C$         |      | ±4.0 |     |      |  |  |
|                     | REF pin input voltage range        | V <sub>CC</sub> -(L)= ±5 V                     |                             |      | ±2.5 |     | V    |  |  |
|                     | REF pili iliput voltage range      | V <sub>CC(L)</sub> = ±6 ∨                      |                             |      | ±3.5 |     | V    |  |  |
| CMDD                | Common-mode rejection ratio        | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\         | $T_A = 25^{\circ}C$         | 60   | 67   |     | dB   |  |  |
| CMRR                | Common-mode rejection ratio        | $V_{CC(L)} = \pm 5 \text{ V}, \pm 6 \text{ V}$ | T <sub>A</sub> = full range | 57   |      |     | uБ   |  |  |
| В                   | Input resistance                   | + Input                                        |                             |      | 800  |     | kΩ   |  |  |
| R <sub>I</sub>      | input resistance                   | - Input                                        |                             |      | 45   | ·   | Ω    |  |  |
| C <sub>I</sub>      | Differential Input capacitance     |                                                |                             |      | 1.2  | ·   | pF   |  |  |

<sup>(1)</sup> To conserve as much power as possible, the input stage of the THS6132 is powered from the  $V_{CC(L)}$  supplies and is limited by the  $V_{CC(L)}$  supply voltage. For Class-AB operation, connect the  $V_{CC(L)}$  supplies to  $V_{CC(H)}$ .

| LOGIC CONTROL CHARACTERISTICS |                                                   |                                   |         |      |            |      |  |  |
|-------------------------------|---------------------------------------------------|-----------------------------------|---------|------|------------|------|--|--|
|                               | PARAMETER                                         | TEST CONDITIONS                   | MIN     | TYP  | MAX        | UNIT |  |  |
| VIH                           | Bias pin voltage for logic 1                      | Relative to DGND pin voltage      | 2.0     |      |            | V    |  |  |
| VIL                           | Bias pin voltage for logic 0                      | Relative to DGND pin voltage      |         |      | 0.8        | V    |  |  |
| lн                            | Bias pin current for logic 1                      | V <sub>IH</sub> = 5 V, DGND = 0 V |         | -0.1 | -0.2       | μΑ   |  |  |
| IJĽ                           | Bias pin current for logic 0                      | V <sub>IL</sub> = 0 V, DGND = 0 V |         | -0.1 | -0.2       | μΑ   |  |  |
|                               | Transition time—logic 0 to logic 1 <sup>(1)</sup> |                                   |         | 0.1  |            | μs   |  |  |
|                               | Transition time—logic 1 to logic 0 <sup>(1)</sup> |                                   |         | 0.2  |            | μs   |  |  |
|                               | DGND useable range                                |                                   | -VCC(H) |      | +VCC(H) -5 | V    |  |  |

<sup>(1)</sup> Transition time is defined as the time from when the logic signal is applied to the time when the supply current has reached half its final value.

| LOGIC  | LOGIC TABLE |        |                |                                                                                              |  |  |  |  |  |
|--------|-------------|--------|----------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|
| BIAS-1 | BIAS-2      | BIAS-3 | DESCRIPTION    |                                                                                              |  |  |  |  |  |
| 1      | 1           | χ(1)   | Full bias mode | Amplifiers ON with lowest distortion possible                                                |  |  |  |  |  |
| 1      | 0           | 1      | Mid bias mode  | Amplifiers ON with power savings with a reduction in distortion performance                  |  |  |  |  |  |
| 1      | 0           | 0      | Low bias mode  | Amplifiers ON with enhanced power savings and a reduction of distortion performance          |  |  |  |  |  |
| 0      | 1           | χ(1)   | Terminate mode | Lowest power state with +Vin pins internally connect to REF pin and output has low impedance |  |  |  |  |  |
| 0      | 0           | χ(1)   | Shutdown mode  | Amplifiers OFF and output has high impedance                                                 |  |  |  |  |  |

<sup>(1)</sup> X is used to denote a logic state of either 1 or 0.

NOTE: The default state for all logic pins is a logic one (1).





Figure 1. ±12 V Active Termination ADSL CO Line Driver Circuit (Synthesis Factor = 4; CF = 5.6)

#### **PIN ASSIGNMENTS**





### TYPICAL CHARACTERISTICS

## **Table of Graphs**

|                                 |                                | FIGURE     |
|---------------------------------|--------------------------------|------------|
| Output voltage headroom         | vs Output current              | 2          |
| Common-mode rejection ratio     | vs Frequency                   | 3          |
| Crosstalk                       | vs Frequency                   | 4          |
| Quiescent current               | vs Temperature                 | 5, 6       |
| Large signal bandwidth          | vs Frequency                   | 7 – 10     |
| Noise                           | vs Frequency                   | 11         |
| Overdrive recovery              |                                | 12         |
| Power supply rejection ratio    | vs Frequency                   | 13         |
| Small signal frequency response |                                | 14, 15, 16 |
| Small signal bandwidth          | vs Frequency                   | 17 – 28    |
| Slew rate                       | vs Output voltage              | 29         |
| Closed-loop output impedance    | vs Frequency                   | 30, 31     |
| Shutdown response               |                                | 32         |
| Common-mode rejection ratio     | vs Common-mode input voltage   | 33         |
| Input bias current              | vs Temperature                 | 34         |
| Input offset voltage            | vs Temperature                 | 35         |
| Current draw distribution       | vs Output voltage              | 36, 37     |
| Output voltage                  | vs Temperature                 | 38         |
| Differential distortion         | vs Frequency                   | 39 – 52    |
| Differential distortion         | vs Differential output voltage | 53 - 63    |
| Single ended distortion         | vs Frequency                   | 64, 65     |

# OUTPUT VOLTAGE HEADROOM vs



### **COMMON-MODE REJECTION RATIO**



CROSSTALK vs



Figure 2

Figure 3

Figure 4

Output Voltage Headroom - VCC - Vout







#### **SMALL SIGNAL FREQUENCY RESPONSE**



Figure 14

SMALL SIGNAL FREQUENCY RESPONSE SMALL SIGNAL FREQUENCY RESPONSE



Figure 15



Figure 16
SMALL SIGNAL BANDWIDTH

**SMALL SIGNAL BANDWIDTH** 



Figure 17

SMALL SIGNAL BANDWIDTH



Figure 18

VS
FREQUENCY

8
7
Low Bias

7
Low Bias

7
VCCH=±15 V
VCCL=±15 V
VCCL=±15 V
Gain =2
VO = 0.1 Vrms
0 R<sub>f</sub> = 620 Ω
R<sub>l</sub> = 25 Ω
100 k 1 M 10 M 100 M
f - Frequency - Hz

Figure 19

#### **SMALL SIGNAL BANDWIDTH**



Figure 20

#### SMALL SIGNAL BANDWIDTH



Figure 21

#### **SMALL SIGNAL BANDWIDTH**



Figure 22

















**FREQUENCY** -20 Gain =5 -30 Low Bias V<sub>O</sub> = 2 V<sub>PP</sub> HD3 -40  $R_f = 1 k\Omega$ -50 R<sub>L</sub>= 25 Ω -60 -70 HD2 -80 -90 V<sub>CCH</sub> = ±15 V -100 V<sub>CCL</sub> = ±5 V -110 100 k 10 M 100 M f - Frequency - Hz

**DIFFERENTIAL DISTORTION** 



Figure 50

Figure 51

Figure 52

#### **DIFFERENTIAL DISTORTION** vs **DIFFERENTIAL OUTPUT VOLTAGE**



**DIFFERENTIAL DISTORTION** vs **DIFFERENTIAL OUTPUT VOLTAGE** 



**DIFFERENTIAL DISTORTION** vs





Figure 53

**DIFFERENTIAL DISTORTION** 

**DIFFERENTIAL OUTPUT VOLTAGE** 

**DIFFERENTIAL DISTORTION** 



Figure 55

#### **DIFFERENTIAL DISTORTION** VS **DIFFERENTIAL OUTPUT VOLTAGE**



VCCH = ±15 V Full Bias -70 VCCL = ±5 V  $R_f = 1 k\Omega$ -75 R<sub>L</sub>= 100 Ω f = 1 MHz Distortion – dBc -80 HD<sub>2</sub> -85 -90 HD3 -95

Figure 56

15 20

Differential Output Voltage - Vpp

25

Figure 57

Figure 58

-65

-100

-105

Gain =5





Figure 59

#### **DIFFERENTIAL OUTPUT VOLTAGE** -50 Gain =10 V<sub>CCL</sub> = ±15 V V<sub>CCL</sub> = ±5V Full Bias -55 $R_f = 1 k\Omega$ -60 R<sub>L</sub>= 25 Ω f = 1 MHz HD2 -65 Distortion -70 -75 -80 HD3 -85 -90 11 13 15 Differential Output Voltage - Vpp

**DIFFERENTIAL DISTORTION** 

Figure 60



Figure 61

#### **DIFFERENTIAL DISTORTION** vs **DIFFERENTIAL OUTPUT VOLTAGE**



Figure 62

#### **DIFFERENTIAL DISTORTION** VS **DIFFERENTIAL OUTPUT VOLTAGE** -60 Gain =10 V<sub>CCH</sub> = ±15 V -65 Low Bias



Figure 63



Figure 64

#### SINGLE ENDED DISTORTION



Figure 65



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| THS6132VFP       | ACTIVE | HLQFP        | VFP                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | THS6132                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 5-Jan-2022

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| THS6132VFP | VFP             | HLQFP           | 32   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |

PLASTIC QUAD FLATPACK



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4200791/D



# VFP (S-PQFP-G32)

# PowerPAD™ PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD ™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# VFP (S-PQFP-G32) PowerPAD™



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated