



SLVS399A - JANUARY 2002 - REVISED MAY 2006

# ADJUSTABLE LDO AND SWITCH WITH DUAL CURRENT LIMIT FOR USB HIGH-POWER PERIPHERAL POWER MANAGEMENT

#### **FEATURES**

- Complete Power Management Solution for USB High-Power Peripherals
- 250 mA Low-Dropout Regulator (LDO) With Enable and 325 mA (Typ) Current Limit
- LDO Supports 2.7 V to 5.5 V V<sub>IN</sub> and 0.9 V to 3.3 V Adjustable V<sub>OUT</sub>
- 40 mΩ (Typ) High-Side MOSFET With Dual Current Limit
- Undervoltage Lockout and Power Good for LDO and Switch
- CMOS- and TTL-Compatible Enable Inputs
- 85 μA (Typ) Supply Current
- 5 μA (Typ) Standby Supply Current
- Available in 14-Pin HTSSOP (PowerPAD™)
- -40°C to +85°C Ambient Temperature Range
- Alternative to TPS2148/58 3.3-V LDO With 3.3-V Switch and 5-V Switch

#### **APPLICATIONS**

- High-Power USB™ Peripherals
  - ADSL Modems
  - Digital Still and PC Cameras
  - Zip Drives
  - Speakers
- DSP Sequencing

#### DESCRIPTION

The TPS2140/41/50/51 is a USB 1.0 and 2.0 Specification-compatible IC containing a dual-currentlimiting power switch and an adjustable low dropout regulator (LDO). Both the switch and LDO limit inrush current by controlling the turnon slew rate. The unique dual-current-limiting feature of the switch allows USB peripherals to utilize high-value capacitance at the output of the switch, while keeping the inrush current low. During turnon, the switch limits the current delivered to the capacitive load to less than 100 mA. When the output voltage from the switch reaches about 93% of the input voltage, the switch power good output goes high, and the switch current limit increases to 800mA (minimum), at which point higher current loads can be turned on. The higher current limit provides short circuit protection while allowing the peripheral to draw maximum current from the USB bus.

The switch and LDO function independently, providing flexibility in DSP applications requiring separate core and I/O voltages. For example, in a DSP application operating from a 3.3-V rail, the LDO can supply the DSP core voltage down to 0.9 V, while the switch powers the 3.3-V (typical) DSP I/O supply. If supply sequencing is required, the LDO power good output can be used to enable the switch.

#### **AVAILABLE OPTIONS**

|               |                                                         | TARGET                | PACKAGE          | PACKAGED DEVICES       |                         |  |
|---------------|---------------------------------------------------------|-----------------------|------------------|------------------------|-------------------------|--|
| TA            | DESCRIPTION                                             | TARGET<br>APPLICATION | AND PIN<br>COUNT | ACTIVE LOW<br>(SWITCH) | ACTIVE HIGH<br>(SWITCH) |  |
| 4000 42 0500  | Adjustable LDO and 3.3 V switch with dual current limit | DSP                   | HTSSOP-14        | TPS2140IPWP            | TPS2150IPWP             |  |
| -40°C to 85°C | Adjustable LDO and 5 V switch with dual current limit   | USB                   | HTSSOP-14        | TPS2141IPWP            | TPS2151IPWP             |  |

NOTE: All options available taped and reeled. Add an R suffix (e.g., TPS2140IPWPR)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments. USB is a trademark of Universal Serial Bus Association. All other trademarks are the property of their respective owners.



#### TPS2140/41/50/51 **PWP PACKAGE** (TOP VIEW) 10 SW\_PG □ 14 SW\_PLDN SW\_IN 🖂 2 [ 13 SW\_OUT SW\_IN \_\_\_ 12 SW\_OUT 3 LDO\_IN \_\_\_ 11 LDO\_OUT 4 SW\_EN<sup>†</sup> □□ 5 10 LDO\_PLDN 9 🗖 ADJ LDO\_EN \_\_\_ 6 L GND □□ 8 LDO\_PG

† Pin 5 is active high for TPS2150 and TPS2151.

### **USB** peripheral application





### functional block diagram



<sup>&</sup>lt;sup>†</sup> The pin is active low for TPS2140 and TPS2141, with an internal pullup. The pin is active high for TPS2150 and TPS2151, with an internal pulldown.

#### **Terminal Functions**

| TERMIN            | TERMINAL<br>NAME NO. |     |                                                                                                                                                                      |
|-------------------|----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              |                      |     | DESCRIPTION                                                                                                                                                          |
| ADJ               | 9                    | I   | Feedback adjustment of LDO regulator to set output voltage                                                                                                           |
| GND               | 7                    |     | Ground                                                                                                                                                               |
| LDO_EN            | 6                    | - 1 | Enable signal for LDO regulator, active high, no internal pullup or pulldown                                                                                         |
| LDO_IN            | 4                    | - 1 | Input of LDO regulator                                                                                                                                               |
| LDO_OUT           | 11                   | 0   | Output of LDO regulator                                                                                                                                              |
| LDO_PG            | 8                    | 0   | Power good signal for LDO output, open-drain, active high                                                                                                            |
| LDO_PLDN          | 10                   | - 1 | Output pulldown pin used for LDO when connected to LDO_OUT                                                                                                           |
| SW_EN or<br>SW_EN | 5                    | I   | Active-high enable for switch on TPS2150 and TPS2151 devices with internal pulldown Active-low enable for switch on TPS2140 and TPS2141 devices with internal pullup |
| SW_IN             | 2, 3                 | I   | Input of the switch                                                                                                                                                  |
| SW_OUT            | 12, 13               | 0   | Output of switch                                                                                                                                                     |
| SW_PG             | 1                    | 0   | Power good signal for switch output, active high logic-level signal, no external pullup required.                                                                    |
| SW_PLDN           | 14                   | I   | Output pulldown pin used for switch when connected to SW_OUT.                                                                                                        |



SLVS399A - JANUARY 2002 - REVISED MAY 2006

#### detailed description

**GND** 

Ground

#### SW IN

SW\_IN is the input to an integrated N-channel MOSFET, which has a maximum on-state resistance of 65 m $\Omega$ . Configured as a high-side switch, the power switch prevents current, flow from OUT to IN and IN to OUT when disabled. The power switch is rated at 500 mA, continuous current and has a dual current limit feature.

#### dual current limit

The current limiter for the switch limits the initial current drawn from SW\_IN to 100 mA maximum. The user can estimate the amount of time it takes to charge a capacitor (CL) connected to SW\_OUT by using the following relationship:

$$CL \times V_{I(SW | IN)} / 0.1 < t_{CHG} < CL \times V_{I(SW | IN)} / 0.05$$

Capacitance in farads. If  $V_{I(SW\ IN)} = 5 \text{ V}$ , then

$$50 \times CL < t_{CHG} < 100 \times CL$$

When the voltage at output SW\_OUT rises above 93% of the voltage at SW\_IN, the current limit is increased to 1800 mA maximum. The SW\_PG can be used to turn on loads which may draw more than 50 mA.

In the event of an overload on SW\_OUT, the protection circuit limits the current delivered to 1800 mA maximum. As the output voltage drops and it crosses 80% of the SW\_IN voltage, the current limiter reverts back to the low-current limit mode of 100 mA maximum.

SW\_IN also serves as one of the two inputs to an internal voltage selector that provides operating voltage to the whole device. The other input to the selector is LDO\_IN.

#### SW\_OUT

SW\_OUT is the output of the internal power-distribution switch.

#### SW EN or SW EN

The logic input disables or enables the power switch. This signal is active low (SW\_EN) for TPS2140/41 and active high (SW\_EN) for TPS2150/51. SW\_EN has an internal pullup and SW\_EN has an internal

#### SW PG

SW\_PG signals the presence of an undervoltage condition on SW\_OUT. The pin is driven by a CMOS output buffer and is pulled low during an undervoltage condition. To minimize erroneous SW\_PG responses from transients on the voltage rail, the voltage sense circuit incorporates a rising and falling edge deglitch filter. When SW\_OUT voltage is lower than 88% of 3.3 V for TPS2140/50, or 5 V for TPS2141/51, SW\_PG goes low to indicate an undervoltage condition on SW\_OUT.

#### SW PLDN

SW\_PLDN is an open drain output incorporated to provide a discharge path. When the power switch is on, this pin is open; otherwise it is pulled down to ground. When this pin is connected to SW\_OUT, the output voltage fall time is reduced but the rise time remains unaffected.

#### LDO IN

The LDO\_IN serves as the input to the internal LDO. The adjustable LDO has a dropout voltage of 0.5 V maximum and is rated for 250 mA of continuous current. LDO\_IN is also used as one of the two inputs for  $V_{CC}$  selection.



#### detailed description (continued)

#### LDO OUT

LDO\_OUT is the output of the internal LDO. It has an output voltage range of 0.9 V to 3.3 V.

#### LDO EN

LDO\_EN is used to enable or disable the internal LDO and is compatible with CMOS and TTL logic. LDO\_EN is an active high input.

#### **ADJ**

ADJ is used to adjust the LDO output voltage (LDO\_OUT) anywhere between 0.9 V and 3.3 V by connecting a resistor divider from LDO\_OUT to ground (ADJ connects to the center point of the resistor divider).

#### LDO PG

LDO\_PG signals the presence of an undervoltage condition on LDO\_OUT. LDO\_PG is an open-drain output and is pulled low during an undervoltage condition. To minimize erroneous LDO\_PG responses from transients on the voltage rail, the voltage sense circuit incorporates a 150-µs falling deglitch filter. When the LDO\_OUT voltage is lower than 94% of a threshold voltage (set by an external resistor divider), LDO\_PG goes low to indicate an undervoltage condition. A pullup resistor from LDO\_PG to a power rail is required for proper operation.

#### LDO PLDN

LDO\_PLDN is an open drain output incorporated to provide a discharge path. When the LDO is on, this pin is open; otherwise, it is pulled down to ground. When this pin is connected to LDO\_OUT, the output voltage fall time is reduced but the rise time remains unaffected.

#### current sense

Both the power switch and the LDO have integrated current sense circuits. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver reduces the gate voltage until the current drops back to the limiting value.

#### thermal sense

A dual-threshold thermal trip is implemented to protect the device. The lower thermal trip point is used to protect the device during an overcurrent condition. The higher thermal trip point is used to protect the device when the junction temperature rises but not due to an overcurrent condition.

#### undervoltage lockout

A voltage sense circuit monitors both input voltages on SW\_IN and LDO\_IN. When the input voltage is below its respective threshold, a control signal turns off the related channel (the power switch or the LDO).



## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Input voltage range for bus switch and L            | DO: V <sub>I(SW_IN)</sub>                                          |                              |
|-----------------------------------------------------|--------------------------------------------------------------------|------------------------------|
|                                                     | V <sub>I(LDO IN)</sub>                                             | 0.3 V to 6 V                 |
| Output voltage range for bus switch and             | LDO:V <sub>O(SW_OUT)</sub> · · · · · · · · · · · · · · · · · · ·   | 0.3 V to 6 V                 |
|                                                     | V <sub>O</sub> (LDO OUT) · · · · · · · · · · · · · · · · · · ·     |                              |
| Input voltage range for pulldown transist           |                                                                    |                              |
| Logic input/output voltage range: V <sub>I(SV</sub> | $V_{EN}$ or $V_{I(/SW_{EN})}$ , $V_{I(LDO_{EN})}$ , $V_{I(ADJ)}$ , | √I(SW PG).                   |
| Vi(LD                                               | O_PG) · · · · · · · · · · · · · · · · · · ·                        | 0.3 V to 6 V                 |
| Continuous total power dissipation                  |                                                                    | See Dissipation Rating Table |
|                                                     | IO(SW_OUT) · · · · · · · · · · · · · · · · · · ·                   |                              |
|                                                     | IO(LDO OUT) · · · · · · · · · · · · · · · · · · ·                  | Internally Limited           |
| Sink current for pulldown switches:                 | II(SW PLDN) · · · · · · · · · · · · · · · · · · ·                  | 0 mA to 30 mA                |
|                                                     | I <sub>I</sub> (LDO_PLDN) · · · · · · · · · · · · · · · · · · ·    | 0 mA to 30 mA                |
| Output current for logic outputs:                   | lo(sw_pg)                                                          | –10 mA to 10 mA              |
|                                                     | I <sub>O(LDO_PG)</sub>                                             | 0 mA to 10 mA                |
| Operating virtual junction temperature ra           | ing $\grave{	ext{e}},$ T $_{J}^{-}$ $\acute{	ext{.}}$              | –40°C to 125°C               |
| Storage temperature range, T <sub>stq</sub>         |                                                                    | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from            | om case for 10 seconds                                             | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

|   | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> ≤ 85°C<br>POWER RATING |
|---|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| ı | PWP-14  | 2266.7 mW                             | 26.7 mW/°C                                     | 1066.7 mW                             | 666.7 mW                              |

NOTE: This device is mounted on an JEDEC low-k board (2 oz traces on surface), 1 W power applied with no air flow.

### recommended operating conditions

|                                            |                                                   | MIN | MAX   | UNIT |
|--------------------------------------------|---------------------------------------------------|-----|-------|------|
|                                            | V <sub>I(SW_IN)</sub> , TPS2140 and TPS2150       | 2.7 | 5.5   |      |
|                                            | V <sub>I</sub> (SW_IN), TPS2141 and TPS2151       | 4.1 | 5.5   |      |
| Input voltage, V <sub>I</sub>              | VI(LDO_IN)                                        | 2.7 | 5.5   | V    |
|                                            | VI(SW_EN) or VI(/SW_EN), VI(LDO_EN)               | 0   | 5.5   |      |
|                                            | VI(SW_PLDN), VI(LDO_PLDN)                         | 0   | 5.5   |      |
| Output ourrest I-                          | I <sub>O</sub> (SW_OUT) at T <sub>J</sub> = 110°C |     | 0.6   | ^    |
| Output current, IO                         | IO(LDO_OUT) at T <sub>J</sub> =110°C              |     | 0.25‡ | Α    |
| Operating virtual junction temperature, TJ | •                                                 | -40 | 110   | °C   |

<sup>\*</sup>Assuming the power dissipation does not exceed the device's thermal limit. Refer to the *power dissipation and junction temperature* section for the power dissipation calculation.



electrical characteristics over recommended operating junction temperature range,  $V_{I(SW\_IN)} = 3.3 \text{ V}$  for TPS2140/50,  $V_{I(SW\_IN)} = 5 \text{ V}$  for TPS2141/51,  $V_{I(LDO\_IN)} = 5 \text{ V}$ , all outputs unloaded (unless otherwise noted)

### general

| P                                                                         | ARAMETER                   | TEST CONDITIONS                                                                                                                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|---------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Power switch operating supply current I <sub>OP_SW</sub>                  | TPS2140, TPS2150           | $2.7 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{V}_{I(LDO\_IN)} = 0,$ $\text{V}_{I(SW\_EN)} = 5.5 \text{ V} \text{ or } \text{V}_{I(/SW\_EN)} = 0 \text{ V},$ $\text{V}_{I(LDO\_EN)} = 0 \text{ V}, \text{ No load}$                                                                  |     | 85  | 110 |      |
|                                                                           | TPS2141, TPS2151           | $ \begin{array}{l} 4.1 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{ V}_{I(LDO\_IN)} = 0, \\ \text{V}_{I(SW\_EN)} = 5.5 \text{ V} \text{ or V}_{I/SW\_EN)} = 0 \text{ V}, \\ \text{V}_{ILDO\_EN)} = 0 \text{ V}, \text{ No load} \\ \end{array} $                                       |     | 85  | 110 |      |
| Power switch standby                                                      | TPS2140, TPS2150           | $ \begin{array}{l} 2.7 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{V}_{I(LDO\_IN)} = 0, \\ \text{V}_{I(SW\_EN)} = 0 \text{ V or V}_{I(/SW\_EN)} = 5.5 \text{ V}, \\ \text{V}_{I(LDO\_EN)} = 0 \text{ V}, \text{ No load} \\ \end{array} $                                              |     | 5   | 10  | μΑ   |
| supply current<br>I <sub>STBY</sub> sw                                    | TPS2141, TPS2151           | $ \begin{array}{l} 4.1 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{ V}_{I(LDO\_IN)} = 0, \\ \text{V}_{I(SW\_EN)} = 0 \text{ V or V}_{I(/SW\_EN)} = 5.5 \text{ V}, \\ \text{V}_{I(LDO\_EN)} = 0 \text{ V}, \text{ No load} \\ \end{array} $                                             |     | 5   | 10  |      |
| LDO operating supply cu                                                   | urrent I <sub>OP_LDO</sub> | $ \begin{array}{l} 2.7 \text{ V} < \text{V}_{I(\text{LDO\_IN})} < 5.5 \text{ V}, \text{V}_{I(\text{SW\_IN})} = 0 \text{ V}, \\ \text{V}_{I(\text{SW\_EN})} = 0 \text{ V or V}_{I(\text{SW\_EN})} = 5.5 \text{ V}, \\ \text{V}_{I(\text{LDO\_EN})} = 5 \text{ V}, \text{ No load} \\ \end{array} $  |     | 90  | 120 |      |
| LDO standby supply cur                                                    | rent I <sub>STBY_LDO</sub> | $ \begin{array}{l} 2.7 \text{ V} < \text{V}_{I(\text{LDO\_IN})} < 5.5 \text{ V}, \text{V}_{I(\text{SW\_IN})} = 0 \text{ V}, \\ \text{V}_{I(\text{SW\_EN})} = 0 \text{ V or V}_{I(\text{ISW\_EN})} = 5.5 \text{ V}, \\ \text{V}_{I(\text{LDO\_EN})} = 0 \text{ V}, \text{ No load} \\ \end{array} $ |     | 5   | 10  | μΑ   |
| Power switch and LDO                                                      | TPS2140, TPS2150           | $2.7 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{V}_{I(SW\_EN)} = 5.5 \text{ V}$ or $\text{V}_{I(/SW\_EN)} = 0 \text{ V}, \text{V}_{I(LDO\_EN)} = 5 \text{ V}$ , No load $2.7 \text{ V} < \text{V}_{I(LDO\_IN)} < 5.5 \text{ V}$                                                       |     |     | 150 |      |
| total operating supply current I <sub>OP_TOTAL</sub>                      | TPS2141, TPS2151           | 4.1 V< $V_{I(SW\_IN)}$ <5.5 V, $V_{I(SW\_EN)}$ = 5.5 V or $V_{I(/SW\_EN)}$ = 0 V, $V_{I(LDO\_EN)}$ = 5 V, No load 2.7 V< $V_{I(LDO\_IN)}$ <5.5 V                                                                                                                                                   |     |     | 150 |      |
| Power switch and LDO total standby supply current I <sub>STBY_TOTAL</sub> | TPS2140, TPS2150           | $2.7 \text{ V} < \text{V}_{I(SW\_IN)} < 5.5 \text{ V}, \text{V}_{I(SW\_EN)} = 0 \text{ V} \text{ or } \text{V}_{I(/SW\_EN)} = 5.5 \text{ V}, \text{V}_{I(LDO\_EN)} = 0 \text{ V}, \text{ No load } 2.7 \text{ V} < \text{V}_{I(LDO\_IN)} < 5.5 \text{ V}$                                          |     |     | 10  | μΑ   |
|                                                                           | TPS2141, TPS2151           | 4.1 V< $V_{I(SW\_IN)}$ <5.5 V, $V_{I(SW\_EN)}$ = 0 V or $V_{I(/SW\_EN)}$ = 5.5 V, $V_{I(LDO\_EN)}$ = 0 V, No load 2.7 V< $V_{I(LDO\_IN)}$ <5.5 V                                                                                                                                                   |     |     | 10  |      |



SLVS399A - JANUARY 2002 - REVISED MAY 2006

electrical characteristics over recommended operating junction temperature range,  $V_{I(SW\_IN)} = 3.3 \text{ V}$  for TPS2140/50,  $V_{I(SW\_IN)} = 5 \text{ V}$  for TPS2141/51,  $V_{I(LDO\_IN)} = 5 \text{ V}$ , all outputs unloaded (unless otherwise noted) (continued)

#### power switch

| PARAMETER                                               |                                                                      | TEST CONDITIONS†                                                                                                                                                           |                               | MIN | TYP  | MAX  | UNIT  |
|---------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|------|------|-------|
|                                                         | TD92440 TD92450                                                      | $T_J = 25^{\circ}C$ , I = 500 mA,<br>$V_{I(SW\_EN)} = 3.3 \text{ V or } V_{I(/SW\_EN)}$                                                                                    | = 0 V                         |     | 40   | 50   |       |
| Switch on resistance                                    | TPS2140, TPS2150                                                     | $T_J = 110^{\circ}\text{C}, I = 500 \text{ mA}, \ V_{I(SW\_EN)} = 3.3 \text{ V or } V_{I(/SW\_EN)}$                                                                        | = 0 V                         |     |      | 65   | 0     |
| (SW_IN to SW_OUT)                                       | TDC2444 TDC2454                                                      | $T_J = 25^{\circ}C$ , I = 500 mA,<br>$V_{I(SW\_EN)} = 5$ V or $V_{I(/SW\_EN)} =$                                                                                           | 0 V                           |     | 40   | 50   | mΩ    |
|                                                         | TPS2141, TPS2151                                                     | $T_J = 110^{\circ}C$ , $I = 500 \text{ mA}$ , $V_{I(SW\_EN)} = 5 \text{ V or } V_{I(/SW\_EN)} = 0$                                                                         | 0 V                           |     |      | 65   |       |
|                                                         | Switch low-current-limit cutoff threshold, V <sub>COFF(SW_OUT)</sub> | Low current limit is disabled when $V_{O(SW\_OUT)}$ is above this $V_{I(SW\_IN)}$ level  Low current limit is enabled $V_{O(SW\_OUT)}$ is below this $V_{I(SW\_IN)}$ level |                               | 91% | 93%  | 96%  |       |
|                                                         | Switch low-current-limit cutin threshold, V <sub>CIN(SW_OUT)</sub>   |                                                                                                                                                                            |                               | 76% | 79%  | 82%  |       |
| Switch current limit                                    | Low-current-limit mode:<br>Ramp-up current limit, IRCL               |                                                                                                                                                                            |                               | 50  | 75   | 99   |       |
|                                                         | Low-current-limit mode: Short-                                       | SW_OUT is enabled into a                                                                                                                                                   | $T_J = 25^{\circ}C$           | 50  | 75   | 99   |       |
|                                                         | circuit dc current limit, IOS                                        | short to ground                                                                                                                                                            | $T_J = 110^{\circ}C$          | 47  | 75   | 99   | mA    |
|                                                         | High-current-limit mode:                                             |                                                                                                                                                                            | $T_J = 25^{\circ}C$           | 900 | 1300 | 1800 |       |
|                                                         | Overload dc current limit, I <sub>OL</sub>                           |                                                                                                                                                                            | $T_J = 110^{\circ}C$          | 800 | 1300 | 1800 |       |
| Switch forward leak-<br>age current I <sub>LK_SW</sub>  | Current into pin SW_OUT                                              | $V_{O(SW\_OUT)} = 0 \text{ V}, \ V_{I(SW\_IN)} = 5.5 \text{ V}, \ V_{I(SW\_EN)} = 0 \text{ V or } V_{I(SW\_EN)} = 5 \text{ V}$                                             |                               |     | 10   |      |       |
| Switch reverse leak-<br>age current I <sub>RLK_SW</sub> | Current into pin SW_OUT                                              | $V_{O(SW\_OUT)} = 5.5 \text{ V}, V_{I(SW\_IN)} = 0 \text{ V}, V_{I(SW\_EN)} = 0 \text{ V or } V_{I(/SW\_EN)} = 5 \text{ V}$                                                |                               |     | 10   |      | μА    |
| Switch pulldown transis                                 | tor current                                                          | $V_{I(SW\_PLDN)} = 3.3 \text{ V}$                                                                                                                                          |                               | 9   | 15   |      | mA    |
| Owiton pulidown transis                                 | Switch pulldown transistor current                                   |                                                                                                                                                                            | V <sub>I(PLDN_SW)</sub> = 1 V |     | 5    |      | 111/4 |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

## timing parameters, power switch

| PARAMETER        |              | TEST CONDITIONS                                                 |   | TYP | MAX | UNIT |
|------------------|--------------|-----------------------------------------------------------------|---|-----|-----|------|
| t <sub>on</sub>  | Turnon time  | $C_L = 10 \mu\text{F}$ , No load                                |   | 1   |     |      |
| t <sub>off</sub> | Turnoff time | C <sub>L</sub> = 10 μF, SW_OUT is connected to SW_PLDN, No load | 8 |     |     |      |
| t <sub>r</sub>   | Rise time    | $C_L = 10 \mu\text{F}$ , No load                                |   | 0.5 |     | ms   |
| t <sub>f</sub>   | Fall time    | C <sub>L</sub> = 10 μF, SW_OUT is connected to SW_PLDN, No load |   | 5   |     |      |

#### undervoltage lockout, SW\_IN

| PARAMETER                         | TEST CONDITIONS  | MIN | TYP | MAX | UNIT |    |
|-----------------------------------|------------------|-----|-----|-----|------|----|
| Curitab LIV/I O vising throughold | TPS2140, TPS2150 |     |     |     | 2.7  |    |
| Switch UVLO rising threshold      | TPS2141, TPS2151 |     |     |     | 4.1  | ., |
| Switch LIVI O follow through old  | TPS2140, TPS2150 |     | 2.3 |     | 2.45 | V  |
| Switch UVLO falling threshold     | TPS2141, TPS2151 |     | 3.5 |     | 3.9  |    |
| UVLO hysteresis‡                  |                  |     | 250 |     |      | mV |

<sup>‡</sup> Not tested in production.



8

electrical characteristics over recommended operating junction temperature range,  $V_{I(SW\_IN)} = 3.3 \text{ V}$  for TPS2140/50,  $V_{I(SW\_IN)} = 5 \text{ V}$  for TPS2141/51,  $V_{I(LDO\_IN)} = 5 \text{ V}$ , all outputs unloaded (unless otherwise noted) (continued)

## adjustable voltage regulator ( $V_{set} = 0.9 \text{ V to } 3.3 \text{ V}$ )

| F                                                | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                | 3                                  | MIN  | TYP  | MAX  | UNIT |
|--------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|------|------|
| V <sub>O(LDO_OUT)</sub>                          | Output voltage total tolerance                            | $V_{I(LDO\_IN)} = V_{set} + 0.6 \text{ V to } 5.5 \text{ V}$<br>$V_{I(LDO\_IN)} > 2.7 \text{ V, } I_{O(LDO\_OUT)} = 50 \text{ mA}$             |                                    | -4%  |      | 3%   |      |
| V <sub>O(LDO_OUT)</sub>                          | Line regulation                                           | $V_{I(LDO\_IN)} = V_{O(LDO\_OUT)} + 0.6 V$<br>$V_{I(LDO\_IN)} > 2.7 V$ , $I_{O(LDO\_OUT)} = 9$                                                 |                                    | 0.03 | 0.1  | %/V  |      |
| V <sub>O(LDO_OUT)</sub>                          | Load regulation                                           | $V_{I(LDO\_IN)}=V_{O(LDO\_OUT)}+0.6~V~t$<br>$V_{I(LDO\_IN)}>2.7~V, I_{O(LDO\_OUT)}=9.250~mA~(~a~percentage~of~V_{set})$                        |                                    |      | 0.6% | 1.3% |      |
| V <sub>SET</sub>                                 | Regulated output voltage set range                        | $ \begin{split} &V_{I(LDO\_IN)} \geq V_{O(LDO\_OUT)} + 0.6 \ V \\ &V_{I(LDO\_IN)} \geq 2.7 \ V, \ I_{O(LDO\_OUT)} = \\ &250 \ mA \end{split} $ |                                    | 0.9  |      | 3.3  | V    |
| V <sub>ref</sub>                                 | ADJ reference voltage                                     |                                                                                                                                                |                                    |      | 0.8  |      | V    |
| V <sub>DROP</sub>                                | Drop-out voltage                                          | $V_{I(LDO_{IN})} - V_{SET} = -0.1 \text{ V},$<br>$I_{O(LDO_{OUT})} = 250 \text{ mA}$                                                           |                                    |      | 0.18 | 0.5  | V    |
| PSRR                                             | Power supply rejection ratio, 20 log(Vac/Vo) <sup>‡</sup> | Vac = 1 kHz sine wave, 100 mV <sub>pp</sub> superimposed on LDO_IN, $C_L = 4.7 \mu F$ , ESR = 0.25 $\Omega$ , $I_O = 5 \text{ mA}$             |                                    |      | 50   |      | dB   |
|                                                  | Short circuit peak current‡                               | LDO_OUT is enabled into a short to ground                                                                                                      | $T_J = -40^{\circ}C$<br>to 110°C   |      | 0.7  | 2    | А    |
| LDO current limit                                | Overload or short circuit dc current limit                | LDO_OUT is over-loaded or enabled into a short to ground                                                                                       | T <sub>J</sub> = -40°C<br>to 110°C | 250  | 325  | 500  | mA   |
| LDO forward leakage current I <sub>LK_LDO</sub>  | Current into pin LDO_OUT                                  | $V_{O(LDO\_OUT)} = 0 \text{ V}, V_{I(LDO\_IN)} = 5 $ $V_{I(EN\_LDO)} = 0 \text{ V}$                                                            | .5 V,                              |      |      | 10   |      |
| LDO reverse leakage current I <sub>RLK_LDO</sub> | Current into pin LDO_OUT                                  | V <sub>O(LDO_OUT)</sub> = 5.5 V, V <sub>I(LDO_IN)</sub> = V <sub>I(EN_LDO)</sub> = 0 V                                                         | : 0 V,                             |      |      | 10   | μΑ   |
| t <sub>ON_LDO</sub>                              | Turnon time                                               | From 50% $V_{I(EN\_LDO)}$ to 90% $V_{O}$ $R_{L} = V_{O(LDO\_OUT)}/0.2$ , $C_{L} = 10 \mu M_{O}$                                                |                                    | 0.1  | 0.35 | 1    |      |
| t <sub>OFF_LDO</sub>                             | Turnoff time                                              | From 50% $V_{I(EN\_LDO)}$ to 10% $V_{O(LDO\_OUT)}$ , $R_L = V_{O(LDO\_OUT)}/0.2$ , $C_L = 10 \ \mu F \ (20\%)$                                 |                                    | 0.1  | 0.4  | 1    | ms   |
|                                                  | V <sub>O(LDO_OUT)</sub> ramp-up time (0% to 90%)          | $V_{I(EN\_LDO)}$ = 5V, $V_{I(LDO\_IN)}$ ramping up from 10% to 90% in 0.1 ms, $R_L = V_{O(LDO\_OUT)}/0.2$ , $C_L = 10 \ \mu F \ (20\%)$        |                                    | 0.1  | 0.65 | 1    |      |
| LDO pulldown transisto                           | r current                                                 | $V_{I(PLDN\_LDO)} = 3.3 \text{ V}$                                                                                                             |                                    | 9    | 15   |      | mA   |
| LDO pulluowii tialisisto                         | 1 Guilein                                                 | V <sub>I(LDO_PLDN)</sub> = 1 V                                                                                                                 |                                    |      | 5    |      | IIIA |

<sup>‡</sup> Not tested in production.

#### undervoltage lockout, LDO\_IN

| PARAMETER                  | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|----------------------------|-----------------|------|-----|------|------|
| LDO UVLO rising threshold  |                 |      |     | 2.7  | V    |
| LDO UVLO falling threshold |                 | 2.25 |     | 2.45 | V    |
| UVLO hysteresis‡           |                 | 250  |     |      | mV   |

<sup>‡</sup> Not tested in production.



electrical characteristics over recommended operating junction temperature range,  $V_{I(SW\_IN)} = 3.3 \text{ V}$  for TPS2140/50,  $V_{I(SW\_IN)} = 5 \text{ V}$  for TPS2141/51,  $V_{I(LDO\_IN)} = 5 \text{ V}$ , all outputs unloaded (unless otherwise noted) (continued)

### logic section (SW\_EN, SW\_EN, LDO\_EN, ADJ, SW\_PG, LDO\_PG)

| PARAMETER                                           |                                 | TEST CONDITIONS                                                                             | MIN                           | TYP  | MAX  | UNIT |
|-----------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------|-------------------------------|------|------|------|
|                                                     | I <sub>I(/SW_EN)</sub> , source | $V_{I(/SW\_EN)} = 0 V$                                                                      | 1                             |      | 5    |      |
| Logic input current                                 | I <sub>I(SW_EN)</sub> , sink    | V <sub>I(SW_EN)</sub> = 5 V                                                                 | 1                             |      | 5    | μΑ   |
|                                                     | I <sub>I(LDO_EN)</sub>          | $V_{I(EN\_LDO)} = 0 V - 5.5 V$                                                              | -1                            |      | 1    |      |
|                                                     | V <sub>IH_MIN(/SW_EN)</sub>     |                                                                                             | 2                             |      |      |      |
| Logic input high level                              | V <sub>IH_MIN(SW_EN)</sub>      |                                                                                             | 2                             |      |      | V    |
|                                                     | V <sub>IH_MIN(LDO_EN)</sub>     |                                                                                             | 2                             |      |      |      |
|                                                     | V <sub>IL_MAX(/SW_EN)</sub>     |                                                                                             |                               |      | 0.8  |      |
| Logic input low level                               | V <sub>IL_MAX(SW_EN)</sub>      | 1                                                                                           |                               |      | 8.0  | V    |
|                                                     | V <sub>IL_MAX(LDO_EN)</sub>     | 1                                                                                           |                               |      | 0.8  |      |
|                                                     | V <sub>IF(/SW_EN)</sub>         | SW_EN pin is open                                                                           | 2.5                           |      |      | V    |
| Floating input voltage                              | V <sub>IF(SW_EN)</sub>          | SW_EN pin is open                                                                           |                               |      | 0.4  | V    |
| LDO feedback input current                          | I <sub>I(ADJ)</sub>             | $V_{I(ADJ)} = 0 V - 5.5 V$                                                                  | -1                            |      | 1    | μΑ   |
| SW 50 # 1 1 1 1                                     | TPS2140, TPS2150                | B                                                                                           | 050/                          | 000/ | 000/ |      |
| SW_PG sense threshold, V <sub>TH_SW</sub>           | TPS2141, TPS2151                | Percentage of V <sub>I(SW_IN)</sub>                                                         | 85%                           | 88%  | 90%  |      |
| LDO_PG sense threshold, V <sub>TH_LDO</sub>         |                                 | A percentage of output voltage set point V <sub>SET</sub> , derived from a resistor divider | 92%                           | 94%  | 96%  |      |
| PG hysteresis (all) <sup>‡</sup>                    | V <sub>TH_HYS</sub>             |                                                                                             | 2%                            | 2.5% | 3.5% |      |
| SW_PG rising edge deglitch <sup>‡</sup>             | t <sub>d_SWPG_rise</sub>        |                                                                                             | 1                             | 2.5  |      | ms   |
| PG falling edge deglitches times (all) <sup>‡</sup> | t <sub>d_PG_fail</sub>          |                                                                                             | 50                            | 150  |      | μs   |
| SW_PG minimum output high state voltage             | V <sub>OH_MIN(SW_PG)</sub>      | Source current $I_{O(SW\_PG)} = 1 \text{ mA}$ ,<br>$V_{I(SW\_OUT)} > V_{TH\_SW}$            | V <sub>I(SW_IN)</sub><br>-0.5 |      |      |      |
| SW_PG maximum output low state voltage              | V <sub>OL_MAX(SW_PG)</sub>      | Sink current $I_{O(SW\_PG)} = 1 \text{ mA}$ ,<br>$V_{I(SW\_OUT)} < V_{TH\_SW}$              |                               |      | 0.5  | V    |
| LDO_PG maximum output low state voltage             | V <sub>OH_MIN(LDO_PG)</sub>     | Sink current $I_{O(SW\_PG)} = 1 \text{ mA}$ ,<br>$V_{I(LDO\_OUT)} < V_{TH\_LDO}$            |                               |      | 0.5  |      |
| LDO_PG leakage current                              | I <sub>LK(LDO_PG)</sub>         | V <sub>O(LDO_PG)</sub> = 5.5 V                                                              |                               | 1    |      | μΑ   |

<sup>‡</sup> Not tested in production.

#### thermal shutdown characteristics

| PA                                  | RAMETER                                  | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT |  |
|-------------------------------------|------------------------------------------|-----------------------------------------|-----|-----|-----|------|--|
| Low thermal shutdown (whole device) | Over temperature trip point <sup>‡</sup> | 0 % 1 1/ 100 % 15 %                     | 125 |     | 137 | °C   |  |
|                                     | Hysteresis <sup>‡</sup>                  | Switch and/or LDO in current limit      |     | 10  |     | °C   |  |
| High thermal shutdown               | Over temperature trip point <sup>‡</sup> | 0.71 1170 11.77                         | 155 |     | 170 |      |  |
| (whole device)                      | Hysteresis <sup>‡</sup>                  | Switch and LDO are not in current limit |     | 10  |     | °C   |  |

<sup>‡</sup> Not tested in production.





Figure 1. Test Circuits and Voltage Waveforms



**Figure 2. Current Limit Test Circuit** 





Figure 3. Switch Turnon Delay and Rise Time With 10-μF Load (SW\_OUT Shorted With SW\_PLDN)

Figure 4. Switch Turnoff Delay and Fall Time With 10-μF Load (SW\_OUT Shorted With SW\_PLDN)



Figure 5. Switch Turnon Delay and Rise Time With 120-μF Load (SW\_OUT Shorted With SW\_PLDN)

Figure 6. Switch Turnoff Delay and Fall Time With 120-μF Load (SW OUT Shorted With SW PLDN)





Figure 7. Switch Turnon Inrush Current With Different Load Capacitance



Figure 8. Switch Short-Circuit Current, With Switch Enabled Into a Short Circuit



Figure 9. LDO Turnon Delay and Rise Time With 4.7 μF Load (LDO\_OUT Shorted With LDO\_PLDN)



Figure 10. LDO Turnoff Delay and Fall Time With 4.7 μF Load (LDO\_OUT Shorted With LDO\_PLDN)





Figure 11. LDO Short-Circuit Current, With LDO Enabled Into a Short Circuit



Figure 12. LDO Short-Circuit Current, With Short Circuit Connected Into Enabled LDO



Figure 13. LDO Line Transient Response



Figure 14. LDO Load Transient Response



#### LDO TYPICAL REGIONS OF STABILITY **EQUIVALENT SERIES RESISTANCE** vs



## LDO TYPICAL REGIONS OF STABILITY **EQUIVALENT SERIES RESISTANCE**









## **SUPPLY CURRENT**

## JUNCTION TEMPERATURE





CC - Supply Current - µA









Figure 22





## LDO SHORT-CIRCUIT CURRENT JUNCTION TEMPERATURE 322 321 I<sub>OS</sub> - LDO Short-Circuit Current - mA 320 319 318 317 316 315 314 313 50 -50 100 150 T<sub>J</sub> - Junction Temperature - °C

Figure 24

### LDO SHORT-CIRCUIT CURRENT





#### external capacitor requirements on power lines

Ceramic bypass capacitors (0.01  $\mu$ F to 0.1  $\mu$ F) between SW\_IN and GND and LDO\_IN and GND, close to the device, are recommended to improve load transient response and noise rejection. Bulk capacitors (4.7  $\mu$ F or higher) between SW\_IN and GND and LDO\_IN and GND are also recommended, especially if load transients in the hundreds of milliamps with fast rise times are anticipated. A 66- $\mu$ F bulk capacitor is recommended from SW\_OUT to ground, especially when the output load is heavy. This precaution helps reduce transients seen on the power rails. Additionally, bypassing the outputs with a 0.1- $\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients.

#### LDO output capacitor requirements

Stabilizing the internal control loop of the LDO requires an output capacitor connected between LDO\_OUT and GND. The minimum recommended capacitance is 4.7  $\mu$ F with an ESR value between 200 m $\Omega$  and 8.5  $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic and multilayer ceramic capacitors are all suitable, provided they meet the ESR requirements (see Figures 15, 16, and 17). The adjustable LDO (for output voltages lower than 3 V) requires a bypass capacitor across the feedback resistor as shown in Figure 26. The nominal value of this capacitor is determined by using the following equation:

$$C_{f} = \frac{1}{(63.7 \times 10^{3} \times 2 \times 3.14 \times R1)} - 4 \, pF \tag{1}$$

where R1 is derived by programming the adjustable LDO (see programming the adjustable LDO regulator section shown below).



Figure 26. LDO External Resistor Divider

#### programming the adjustable LDO regulator

The output voltage of the TPS2140/41/50/51 adjustable regulator is programmed using an external resistor divider as shown in Figure 26. The output voltage is calculated using equation 2:

$$LDO\_OUT = V_{ref} \left( 1 + \frac{R1}{R2} \right)$$
 (2)

where  $V_{ref} = 0.8 \text{ V}$  typical (internal reference voltage).

Resistors R1 and R2 should be chosen for approximately  $4-\mu A$  (minimum) divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as a minimum load is required to sink the LDO forward leakage and maintain regulation. The recommended design procedure is to choose R2 = 200 k $\Omega$  to set the divider current at 4- $\mu A$  and then solve the LDO\_OUT equation for R1.



#### programming the adjustable LDO regulator (continued)

**Table 1. Output Voltage Programming Guide** 

| OUTPUT VOLTAGE | R1      | R2     | Cf      |
|----------------|---------|--------|---------|
| 3.3            | 619 kΩ  | 200 kΩ | NR†     |
| 3.0            | 549 kΩ  | 200 kΩ | NR†     |
| 2.5            | 422 kΩ  | 200 kΩ | 2 pF    |
| 1.8            | 249 kΩ  | 200 kΩ | 6 pF    |
| 1.5            | 174 kΩ  | 200 kΩ | 10.3 pF |
| 1.0            | 49.9 kΩ | 200 kΩ | 46 pF   |

<sup>†</sup>NR – Not required

#### overcurrent

When an overcurrent condition is detected, the device maintains a constant output current. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output is shorted before the device is enabled. Once enabled the TPS2140/41/50/51 sense the short and immediately switch to a constant-current output.

In the second condition, the short occurs while the device is enabled. At the instant the short occurs, very high currents may flow for a very short time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold), the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded. The TPS2140/41/50/51 are capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

#### dual current limit

The TPS2140/41/50/51 has a dual-current-limited power switch. When the output voltage of the power switch is below a defined power-good threshold voltage, the typical current the switch can conduct is approximately 75 mA. Therefore, the inrush current can be limited to about 75 mA even if there is a very large capacitor on the load. When the switch output voltage reaches the power-good threshold voltage, the internal controller enables the higher current limit, which is at least 0.8 A and at most 1.8 A. This dual-current-limit feature completely solves the large inrush current problems that most power management applications experience. Figure 7 shows the inrush currents with different load capacitance. The current spike at  $C_L = 600~\mu F$  is due to voltage difference between input and output once the higher current limit is enabled.

Because the lower current limit is only about 75 mA, the initial resistive load or equivalent load current on the switch output must be less than 50 mA, excluding the load capacitors.



#### power dissipation and junction temperature

The major source of power dissipation for the TPS2140/41/50/51 comes from the internal voltage regulator and the N-channel MOSFET. Checking the power dissipation and junction temperature is always a good design practice and it starts with determining the  $r_{DS(on)}$  of the N-channel MOSFET according to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from the graphs shown in the Typical Characteristics section of this data sheet. Using this value, the power dissipation per switch can be calculated using:

$$P_{D} = r_{DS(on)} \times I^{2}$$
(3)

The power dissipation for the internal voltage regulator is calculated using:

$$P_{D} = \left(V_{I} - V_{O(min)}\right) \times I_{O}$$
(4)

The total power dissipation for the device becomes:

$$P_{D(total)} = P_{D(LDO)} + P_{D(switch)}$$
(5)

Finally, calculate the junction temperature:

$$T_{J} = P_{D} \times R_{\theta JA} + T_{A} \tag{6}$$

Where:

T<sub>A</sub> = Ambient temperature °C

 $R_{\theta JA}$  = Thermal resistance °C/W, equal to inverting the derating factor found on the power dissipation table in this data sheet.

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

#### thermal protection

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The overcurrent faults force the TPS2140/41/50/51 into constant-current mode at first, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels.

If either the power distribution switch or the LDO is in overcurrent, a thermal sensor trips at approximately 135°C, turning off both circuits. Normal operation resumes when the die temperature drops approximately 10°C. If neither the power distribution switch nor the LDO is in overcurrent, a second thermal sensor trips at approximately 160°C. Normal operation resumes when the die temperature drops approximately 10°C.



#### undervoltage lockout (UVLO)

An undervoltage lockout ensures that the device (LDO and switch) is in the off state at power up. The UVLO also keeps the device from being turned on until the power supply has reached the start threshold (see undervoltage lockout table), even if the switches are enabled. The UVLO is also activated whenever the input voltage falls below the stop threshold as defined in the undervoltage lockout table. This function facilitates the design of hot-insertion systems where it is not possible to turn off the power switches before input power is removed. Upon reinsertion, the power switches are turned on with a controlled rise time to reduce EMI and voltage overshoots.

#### universal serial bus (USB) applications

The universal serial bus (USB) interface is a multiplexed serial bus operating at either 12 Mbps, or 1.5 Mbps for USB 1.1, or 480 Mbps for USB 2.0. The USB interface is designed to accommodate the bandwidth required by PC peripherals such as keyboards, printers, scanners, and mice. The four-wire USB interface was conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts/self-powered hubs (SPH)
- Bus-powered hubs (BPH)
- Low-power, bus-powered functions
- High-power, bus-powered functions
- Self-powered functions

The TPS2140/41/50/51 are well suited for USB hub and peripheral applications. The internal LDO can be used to provide the 3.3-V power needed by the controller while the switch distributes power to the downstream functions.

#### **USB** power-distribution requirements

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- Hosts/self-powered hubs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB VBUS
- Bus-powered hubs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current (<44 Ω and 10 μF)
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA</li>



#### **USB** power-distribution requirements (continued)

The feature set of the TPS2140/41/50/51 allows them to meet the requirements of functions. The integrated current-limiting is required by hubs and peripheral functions. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs, as well as the input ports for bus-powered functions.

#### **USB** applications

Figure 27 shows the TPS2151 being used in a USB bus-powered peripheral design. The internal 3.3-V LDO is used to provide power for the USB function controller as well as to the 1.5-k $\Omega$  pullup resistor. One example of USB bus-powered peripheral applications is the USB ADSL modem, which needs several power rails and power sequencing.



†C can be very high-value capacitance

Figure 27. Bus-Powered USB Peripheral Application



#### **DSP** applications

Figure 28 shows the TPS2150 in a DSP application. DSPs use 1.8-V core voltage and 3.3-V I/O voltage. In this type of application the TPS2150 adjustable LDO is configured for a 1.8-V output specifically for the DSP core voltage.

The additional 3.3-V circuitry is powered through the switch of the TPS2150 only after the DSP is up and running.



Figure 28. DSP Power Sequencing Application

### system level design consideration of DSP power application

System level design considerations, such as bus contention, may require supply sequencing to be implemented. In this case, the core supply should be powered up at the same time as (or prior to and powered down after), the I/O buffers. This is to ensure that the I/O buffers receive valid inputs from the core before the output buffers are powered up, thus preventing bus contention with other chips on the board.

For some DSP systems, the core supply may be required to provide a considerable amount of current until the I/O supply is powered up. This extra current condition is a result of uninitialized logic within the DSP(s). Decreasing the amount of time between the core supply power up and the I/O supply power up can minimize the effects of this current draw.



www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TPS2140IPWPR     | ACTIVE | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21401                | Samples |
| TPS2141IPWP      | ACTIVE | HTSSOP       | PWP                | 14   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21411                | Samples |
| TPS2141IPWPR     | ACTIVE | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21411                | Samples |
| TPS2141IPWPRG4   | ACTIVE | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21411                | Samples |
| TPS2150IPWP      | ACTIVE | HTSSOP       | PWP                | 14   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21501                | Samples |
| TPS2150IPWPR     | ACTIVE | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21501                | Samples |
| TPS2151IPWP      | ACTIVE | HTSSOP       | PWP                | 14   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21511                | Samples |
| TPS2151IPWPR     | ACTIVE | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 110   | 21511                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2140IPWPR | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS2141IPWPR | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS2150IPWPR | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS2151IPWPR | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2140IPWPR | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS2141IPWPR | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS2150IPWPR | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS2151IPWPR | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2141IPWP | PWP          | HTSSOP       | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TPS2150IPWP | PWP          | HTSSOP       | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TPS2151IPWP | PWP          | HTSSOP       | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G14)

## PowerPAD ™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



·

Exposed Thermal Pad Dimensions

4206332-2/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G14)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PWP (R-PDSO-G14)

## PowerPAD ™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

Top View

4206332-44/AO 01/16

NOTE: A. All linear dimensions are in millimeters

🛕 Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G14)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated