# 4.5-V TO 16-V INPUT, HIGH CURRENT, SYNCHRONOUS STEP DOWN DUAL BUCK SWITCHER WITH INTEGRATED FET AND ONE USB SWITCH AND SVS 

Check for Samples: TPS65252

## FEATURES

- Wide Input Supply Voltage Range
(4.5 V-16 V)
- Output Range 0.8 to $\sim \mathrm{V}_{\mathrm{IN}}-1 \mathrm{~V}$
- Fully Integrated Dual Buck, 3.5-A/2.5-A Maximum Current, 3-A/2-A Continuous Operation
- High Efficiency
- Switching Frequency: 300 kHz - 2.2 MHz Set By External Resistor
- External Enable/Sequencing Pins
- Adjustable Cycle-By-Cycle Current Limit Set By External Resistor
- Soft Start Pins
- Current Mode Control With Simple Compensation Circuit
- Power Good and Reset Generator
- Low Power Mode Set By External Signal
- One Current Adjustable USB Switch With Over Current Protection
- Supervisory Circuit
- QFN Package, 28 -Pin $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ RHD


## APPLICATIONS

- DTV
- DSL Modems
- Cable Modems
- Set Top Boxes
- Car DVD Players
- Home Gateway and Access Point Networks
- Wireless Routers



## DESCRIPTION/ORDERING INFORMATION

The TPS65252 features two synchronous wide input range high efficiency buck converters. The converters are designed to simplify its application while giving the designer the option to optimize their usage according to the target application.
The converters can operate in 5-, 9- or 12-V systems and have integrated power transistors. The output voltage can be set externally using a resistor divider to any value between 0.8 V and the input supply minus 1 V . Each converter features enable pin that allows a delayed start-up for sequencing purposes, soft start pin that allows adjustable soft-start time by choosing the soft-start capacitor, and a current limit (RLIMx) pin that enables designer to adjust current limit by selecting an external resistor and optimize the choice of inductor. The COMP pin allows optimizing transient versus dc accuracy response with a simple RC compensation.
The switching frequency of the converters can be set with an external resistor connected to ROSC pin. The switching regulators are designed to operate from 300 kHz to 2.2 MHz . The converters operate with $180^{\circ}$ phase between them to minimize the input filter requirements.
TPS65252 also features a low power mode enabled by an external signal, which allows for a reduction on the input power supplied to the system when the host processor is in stand-by (low activity) mode.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

The USB switch provides up to 1-A of current as required by downstream USB devices. When the output load exceeds the current-limit threshold selected with an external resistor or a short is present, the PMU limits the output current to a safe level by switching into a constant-current mode and pulling the over current logic output low. When continuous heavy overloads and short-circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal protection circuit shuts off the switch to allow continuous noninterrupted operation the buck converters.
The TPS65252 features a supervisor circuit that monitors both converters and provides a PGOOD signal (End of Reset) with a $256-\mathrm{ms}$ timer.
TPS65252 is packaged in a small, thermally efficient 28-pin QFN package.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

TYPICAL APPLICATION


## FUNCTIONAL BLOCK DIAGRAM



ORDERING INFORMATION ${ }^{(1)}$

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE $^{(2)}$ | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $28-\operatorname{pin}(Q F N)-\mathrm{RHD}$ | TPS65252RHD | TPS65252 |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.


## TERMINAL FUNCTIONS

| NAME | 1/0 | NO. | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ROSC | I | 1 | Oscillator set. This resistor sets the frequency of internal autonomous clock. |
| FB1 | I | 2 | Feedback pin for buck 1 . Connect a divider set to 0.8 V from the output of the converter to ground. |
| COMP1 | O | 3 | Compensation pin for buck 1. Fit a series RC circuit to this pin to complete the compensation circuit of this converter. |
| SS1 | I | 4 | Soft start pin for buck 1. Fit a small ceramic capacitor to this pin to set the converter soft start time. |
| RLIM1 | I | 5 | Current limit setting pin for buck 1. Fit a resistor from this pin to ground to set the peak current limit on the output inductor. |
| EN1 | I | 6 | Enable pin for buck 1. A high signal on this pin enables the regulator buck. For a delayed start-up add a small ceramic capacitor from this pin to ground. |
| BST1 | I | 7 | Bootstrap capacitor for buck 1. Fit a $47-\mathrm{nF}$ ceramic capacitor from this pin to the switching node. |
| VIN1 | I | 8 | Input supply for buck 1 . Fit a $10-\mu \mathrm{F}$ ceramic capacitor close to this pin. |
| LX1 | O | 9 | Switching |
| LX1 | O | 10 | Switching node for buck 1 |
| LX2 | O | 11 | S |
| LX2 | O | 12 | Switching node for buck 2 |
| VIN2 | 1 | 13 | Input supply for buck 2. Fit a 10- F ( ceramic capacitor close to this pin. |
| BST2 | I | 14 | Bootstrap capacitor for buck 1. Fit a $47-\mathrm{nF}$ ceramic capacitor from this pin to the switching node. |
| EN2 | I | 15 | Enable pin for buck 2. A high signal on this pin enables the regulator buck. For a delayed start-up add a small ceramic capacitor from this pin to ground. |
| RLIM2 | I | 16 | Current limit setting pin for buck 2. Fit a resistor from this pin to ground to set the peak current limit on the output inductor. |
| SS2 | I | 17 | Soft start pin for buck 2. Fit a small ceramic capacitor to this pin to set the converter soft start time. |
| COMP2 | O | 18 | Compensation pin for buck 2. Fit a series RC circuit to this pin to complete the compensation circuit of this converter. |
| FB2 | I | 19 | Feedback pin for buck 2. Connect a divider set to 0.8 V from the output of the converter to ground. |
| LOW_P | I | 20 | Low power operation mode (active high) input for TPS65252 |
| V7V | O | 21 | Internal supply. Connect a $10-\mu \mathrm{F}$ ceramic capacitor from this pin to ground. |
| V3V | O | 22 | Internal supply. Connect a $3.3-\mu \mathrm{F}$ to $10-\mu \mathrm{F}$ ceramic capacitor from this pin to ground. |
| rUSB | I | 23 | USB current limit setting resistor. Fit a resistor from this pin to ground to set the peak current limit on the USB switch. |
| PGOOD |  | 24 | Open drain power good output |
| USB_EN | I | 25 | Enable input, logic high turns on the USB |
| USB_nILIM | O | 26 | Over current open-drain output, active low |
| USB_VIN | 1 | 27 | USB input supply |
| USB_VO | O | 28 | USB switch output |
| PAD |  |  | Power pad. Connect it to ground |

## ABSOLUTE MAXIMUM RATINGS (OPERATING IN A TYPICAL APPLICATION CIRCUIT) ${ }^{(1)}$

Over operating free-air temperature range and all voltages are with respect to GND (unless otherwise noted).

| Voltage range at VIN1,VIN2, LX1, LX2 | -0.3 to 18 | V |
| :---: | :---: | :---: |
| Voltage range at LX1, LX2 (maximum withstand voltage transient < 20 ns ) | -3 to 18 | V |
| Voltage at BST1, BST2, referenced to Lx pin | -0.3 to 7 | V |
| Voltage at V7V, COMP1, COMP2, USB_VIN, USB_VO | -0.3 to 7 | V |
| Voltage at V3V, RLIM1, RLIM2, EN1,EN2, SS1, SS2, FB1, FB2, ROSC, LOW_P, USB_EN, USB_nILIM, PGOOD, rUSB | -0.3 to 3.6 | V |
| Voltage at GND | -0.3 to 0.3 | V |
| $\mathrm{T}_{J} \quad$ Operating virtual junction temperature range | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }} \quad$ Storage temperature range | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | NOM |
| :--- | :--- | :---: | :---: |
| VIN | Input operating voltage | 4.5 | MAX |
| $\mathrm{T}_{\mathrm{A}}$ | Operating ambient temperature | -40 | V |

## ELECTROSTATIC DISCHARGE (ESD) PROTECTION

|  | MIN | MAX |
| :--- | ---: | :---: |
| Human body model (HBM) | 2000 | V |
| Charge device model (CDM) | 500 | V |

## PACKAGE DISSIPATION RATINGS ${ }^{(1)}$

| PACKAGE | $\boldsymbol{\theta}_{\mathbf{J A}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\mathbf{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ |  |
| :---: | :---: | :---: | :---: |
| POWER RATING (W) | $\mathbf{T}_{\mathrm{A}}=\mathbf{5 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING (W) |  |  |
| RHD | 34 (simulated) | 2.9 | 2 |

(1) Based on JEDEC 51.5 HIGH K environment measured on a $76.2 \times 114 \times .6-\mathrm{mm}$ board with the following layer arrangement:
(a) Top layer: $2 \mathrm{Oz} \mathrm{Cu}, 6.7 \%$ coverage
(b) Layer 2: $1 \mathrm{Oz} \mathrm{Cu}, 90 \%$ coverage
(c) Layer 3: $1 \mathrm{Oz} \mathrm{Cu}, 90 \%$ coverage
(d) Bottom layer: 2 Oz Cu, 20\% coverage

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=1 \mathrm{MHz}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLY UVLO AND INTERNAL SUPPLY VOLTAGE |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage range |  | 4.5 | 16 | V |
| $\mathrm{IDD}_{\text {SDN }}$ | Shutdown | EN pin = low for all converters | 0.3 |  | mA |
| $\mathrm{IDD}_{\mathrm{Q}}$ | Quiescent, low power disabled (Lo) | Converters enabled, no load | 10 |  | mA |
| IDD ${ }_{\text {Q_Low_P }}$ | Quiescent, low power enabled (Hi) | Converters enabled, no load | 0.5 |  | mA |
| UVLOVIN | $\mathrm{V}_{\text {IN }}$ under voltage lockout | Rising $\mathrm{V}_{\text {IN }}$ | 4.22 |  | V |
|  |  | Falling $\mathrm{V}_{\mathbb{I}}$ | 4.1 |  |  |
| UVLO ${ }_{\text {DEGLITCH }}$ |  | Both edges | 110 |  | $\mu \mathrm{s}$ |
| V3p3 | Internal biasing supply |  | 3.3 |  | V |
| $\mathrm{l}_{3 \mathrm{~V}}$ | Biasing supply output current | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 10 | mA |
| V7V | Internal biasing supply |  | 6.25 |  | V |
| ITV | Biasing supply output current | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 10 | mA |
| V7V ${ }_{\text {uvio }}$ | UVLO for internal V7V rail | Rising V7V | 3.8 |  | V |
|  |  | Falling V7V | 3.6 |  |  |
| V7VUVLO_DEGLITCH |  | Falling edge | 110 |  | $\mu \mathrm{s}$ |

BUCK CONVERTERS (ENABLE CIRCUIT, CURRENT LIMIT, SOFT START, SWITCHING FREQUENCY AND LOW POWER MODE)

| $\mathrm{V}_{1}$ | Enable threshold high | $\begin{aligned} & \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENx}} \\ & \text { rising } \end{aligned}$ | 1.55 |  | 1.82 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Enable high level | External GPIO, $\mathrm{V}_{\text {ENX }}$ rising | $\begin{gathered} 0.66 x \\ \text { V3p3 } \end{gathered}$ |  |  |  |
| VIL | Enable threshold Low | $\begin{aligned} & \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENx}} \\ & \text { falling } \end{aligned}$ | 0.98 |  | 1.24 | V |
|  | Enable low level | External GPIO, $\mathrm{V}_{\mathrm{ENX}}$ falling |  |  | $\begin{aligned} & 0.33 x \\ & \text { V3p3 } \end{aligned}$ |  |
| $\mathrm{ICH}_{\text {EN }}$ | Pull up current enable pin |  |  | 1.1 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {EN_DIS }}$ | Enable discharge resistor |  | -25\% | 2.1 | 25\% | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\mathrm{D}}$ | Discharge time enable pins | Power-up |  | 10 |  | ms |
| $\mathrm{I}_{\text {S }}$ | Soft start pin current source |  |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{F}_{\text {SW_BK }}$ | Converter switching frequency range | Set externally with resistor | 0.3 |  | 2.2 | MHz |
| $\mathrm{R}_{\text {FSW }}$ | Frequency setting resistor | Depending on set frequency | 50 |  | 600 | k $\Omega$ |
| $\mathrm{f}_{\text {SW_TOL }}$ | Internal oscillator accuracy | $\mathrm{f}_{\text {SW }}=800 \mathrm{kHz}$ | -10 |  | 10 | \% |
| VIH ${ }_{\text {LOW }}$ P | Low power mode threshold high | $\mathrm{V} 3 \mathrm{p} 3=3.3 \mathrm{~V}$ | 1.55 |  | 1.82 | V |
| VIL LOW_P $^{\text {P }}$ | Low power mode threshold Low | $\mathrm{V} 3 \mathrm{p} 3=3.3 \mathrm{~V}$ | 0.98 |  | 1.24 | V |
| FEEDBACK, REGULATION, OUTPUT STAGE |  |  |  |  |  |  |
| $V_{\text {FB }}$ | Feedback voltage | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | -1\% | 0.8 | 1\% | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=4.5 \mathrm{~V}$ to 16 V | -2\% | 0.8 | 2\% |  |
| $\mathrm{I}_{\text {FB }}$ | Feedback leakage current |  |  |  | 50 | nA |
| ton_min | Minimum on time (current sense blanking) |  |  | 80 | 120 | ns |
| MOSFET (BUCK 1) |  |  |  |  |  |  |
| H.S. Switch | Turn-On resistance high side FET on CH1 | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 95 |  | $m \Omega$ |
| L.S. Switch | Turn-On resistance low side FET on CH1 | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 50 |  | $\mathrm{m} \Omega$ |
| MOSFET (BUCK 2) |  |  |  |  |  |  |
| H.S. Switch | Turn-On resistance high side FET on CH2 | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 120 |  | $\mathrm{m} \Omega$ |
| L.S. Switch | Turn-On resistance low side FET on CH2 | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 80 |  | $m \Omega$ |

## ELECTRICAL CHARACTERISTICS (continued)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ERROR AMPLIFIER |  |  |  |  |  |  |
| $\mathrm{g}_{\mathrm{M}}$ | Error amplifier transconductance | $-2 \mu \mathrm{~A}<\mathrm{I}_{\text {COMP }}<2 \mu \mathrm{~A}$ |  | 130 |  | $\mu \mathrm{mhos}$ |
| $\mathrm{gmPS}^{\text {P }}$ | COMP to ILX $\mathrm{gm}_{\mathrm{M}}$ | ILX $=0.5 \mathrm{~A}$ |  | 10 |  | A/V |
| USB |  |  |  |  |  |  |
| VIN ${ }_{\text {USB }}$ | USB input voltage |  | 3.3 |  | 6 | V |
| R ${ }_{\text {DS_USB }}$ | Static drain-source on-state resistance | USB VIN = 5 V and Io_USB $=0.5 \mathrm{~A}$ |  | 120 |  | $\mathrm{m} \Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | USB_EN high level input voltage | $\mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}$ | 1.55 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | USB_EN low level input voltage | $\mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}$ |  |  | 1.3 | V |
| ICS_USB_1 | USB current limit when $154 \mathrm{k} \Omega$ is connected from rUSB to GND | Increasing USB_VO current $\mathrm{di} / \mathrm{dt}<1 \mathrm{~A} / \mathrm{s}$ | 0.42 | 0.55 | 0.68 | A |
| ICS_USB_2 | USB current limit when $76.8 \mathrm{k} \Omega$ is connected from rUSB to GND | Increasing USB_VO current di/dt < 1A/s | 0.84 | 1.10 | 1.36 | A |
| Kovercurrent | Overcurrent detection factor Ratio of ILIM_START/ ICS_USB | Increasing USB_VO current $\mathrm{di} / \mathrm{dt}<1 \mathrm{~A} / \mathrm{s}$ | 1.8 | 2.1 | 2.4 |  |
| V ${ }_{\text {USB_ILIM }}$ | USB ILIM output voltage low | $\mathrm{l}_{\text {USB_ILIM }}=3 \mathrm{~mA}$ |  |  | 0.4 | V |
| TCS_USB | USB over current fault deglitch | Fault assertion or de-assertion due to OCP |  | 6 |  | ms |
| TUSB_TRIP | USB thermal trip point | Rising temperature |  | 130 |  | ${ }^{\circ} \mathrm{C}$ |
| VUSB_Nilim_LO | Usb switch alarm low level | Pulled to 3 V 3 with $100-\mathrm{k} \Omega$ resistors |  |  | 0.3 | V |
| POWER GOOD RESET GENERATOR |  |  |  |  |  |  |
| VUV BUCKX | Threshold voltage for buck under voltage | Output falling (device will be disabled after ton_hiccup ) |  | 85 |  | \% |
|  |  | Output rising (PG will be asserted) |  | 90 |  |  |
| tuV_deglitch | Deglitch time (both edges) |  |  | 11 |  | ms |
| ton_HICCUP | Hiccup mode ON time | VUV ${ }_{\text {BUCKX }}$ asserted |  | 12 |  | ms |
| toff_HICCUP | Hiccup mode OFF time before restart is attempted | All converters disabled. Once toff_hiccup elapses, all converters will go through sequencing again. |  | 20 |  | ms |
| VOV ${ }_{\text {BUCKX }}$ | Threshold voltage for buck over voltage | Output rising (high side fet will be forced off) |  | 109 |  | \% |
|  |  | Output falling (high side fet will be allowed to switch ) |  | 107 |  |  |
| $\mathrm{t}_{\mathrm{RP}}$ | Minimum reset period | Measured after minimum reset period of all bucks power-up successfully |  | 256 |  | ms |
| PGOOD ${ }_{\text {LO }}$ | Power good low level | Pulled to 3 V3 with $100-\mathrm{k} \Omega$ resistors |  |  | 0.3 | V |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| $\mathrm{T}_{\text {TRIP }}$ | Thermal shut down trip point | Rising temperature |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {HYST }}$ | Thermal shut down hysteresis | Device re-starts |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |
| T ${ }_{\text {TRIP_DEGLITCH }}$ | Thermal shut down deglitch |  | 100 |  | 120 | $\mu \mathrm{s}$ |
| CURRENT LIMIT PROTECTION |  |  |  |  |  |  |
| RLIM ${ }_{\text {x }}$ | Limit resistance range |  | 75 |  | 300 | $k \Omega$ |
| ILIM ${ }_{1}$ | Buck 1 adjustable current limit range | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ $\text { see Figure } 17$ | 1.1 |  | 5.2 | A |
| $\mathrm{ILIM}_{2}$ | Buck 2 adjustable current limit range | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz},$ see Figure 18 | 0.9 |  | 4.5 | A |

TYPICAL CHARACTERISTICS


- Buck2 = 0 A - Buck2 $=2 \mathrm{~A}$

Figure 1. Buck1 Load Regulation, $\mathrm{V}_{\mathrm{O}}=1.2 \mathrm{~V}$


Figure 3. Buck 1 Efficiency, $\mathrm{V}_{\mathrm{O}}=3.3 \mathrm{~V}$ $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{0}=22 \mu \mathrm{~F}$


Figure 2. Buck2 Load Regulation $\mathrm{V}_{\mathrm{O}}=1.8 \mathrm{~V}$


Figure 4. Buck 1 Efficiency, $\mathrm{V}_{\mathrm{O}}=1.2 \mathrm{~V}$, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{0}=22 \mu \mathrm{~F}$

TYPICAL CHARACTERISTICS (continued)


Figure 5. Buck 2 Efficiency, $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{o}=22 \mu$


Figure 7. Soft Start for Buck 1 (Yellow Trace) $1.2 \mathrm{~V}, 3 \mathrm{~A}$ and Buck 2 (Blue Trace) $1.8 \mathrm{~V}, 2 \mathrm{~A}$, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{sw}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{o}=22 \mu$


Figure 6. Buck 2 Efficiency, $\mathrm{V}_{\mathrm{O}}=3.3 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{sw}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{o}=22 \mu$


Figure 8. Power Up and PGOOD
(From Top to Bottom, Buck2 = 1.8 V , Buck1 = 1.2 V , PGOOD)
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{o}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{o}=22 \mu \mathrm{~F}$

## TYPICAL CHARACTERISTICS (continued)



Figure 9. Power Down Behavior
(From Top to Bottom VIN, Buck2 $=1.8 \mathrm{~V}$,
Buck1 = 1.2 V , PGOOD)
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{O}}=4.7 \mu \mathrm{H}$,
$D C R=10 \mathrm{~m} \Omega, \mathrm{C}_{\mathrm{O}}=22 \mu \mathrm{~F}$


Figure 11. Buck 1 (Yellow Trace) Dynamic Response 1-A - 2-A Step, $50 \mathrm{mV} / \mathrm{div}$. Buck 2 (Blue Trace), $50 \mathrm{mV} / \mathrm{div}$ $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{O}}=4.7 \mu \mathrm{H}$,
$D C R=10 \mathrm{~m} \Omega, C_{0}=22 \mu \mathrm{~F}$


Figure 10. Ripple for Buck 1 (Yellow Trace) 1.2 V, 3 A and Buck 2 (Blue Trace) $1.8 \mathrm{~V}, 2 \mathrm{~A}, 50 \mathrm{mV}$ per Division $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{O}}=4.7 \mu \mathrm{H}$, $D C R=10 \mathrm{~m} \Omega, C_{0}=22 \mu \mathrm{~F}$


Figure 12. Buck 2 (Blue Trace) Dynamic Response 0.5-A -1.5-A Step, $50 \mathrm{mV} / \mathrm{div}$. Buck 1 (Yellow Trace), $50 \mathrm{mV} / \mathrm{div}$ $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}, \mathrm{L}_{\mathrm{O}}=4.7 \mu \mathrm{H}$,
$D C R=10 \mathrm{~m} \Omega, C_{o}=22 \mu \mathrm{~F}$

## OVERVIEW

TPS65252 is a power management IC with two step-down buck converters. Both high-side and low-side MOSFETs are integrated to provide fully synchronous conversion with higher efficiency. TPS65252 can support $4.5-\mathrm{V}$ to $16-\mathrm{V}$ input supply, high load current, $300-\mathrm{kHz}$ to $2.2-\mathrm{MHz}$ clocking. The buck converters have an optional PFM mode, which can improve power dissipation during light loads. Alternatively, the device implements a constant frequency mode by connecting the LOW_P pin to ground. The wide switching frequency of 300 kHz to 2.2 MHz allows for efficiency and size optimization. The switching frequency is adjustable by selecting a resistor to ground on the ROSC pin. Input ripple is reduced by $180^{\circ}$ out-of-phase operation between buck 1 and buck 2 .

Both buck converters have peak current mode control which simplifies external frequency compensation. A traditional type II compensation network can stabilize the system and achieve fast transient response. Moreover, an optional capacitor in parallel with the upper resistor of the feedback divider provides one more zero and makes the crossover frequency over 100 kHz .

Each buck converter has an individual current limit, which can be set up by a resistor to ground from the RLIM pin. The adjustable current limiting enables high efficiency design with smaller and less expensive inductors.
The device has two built-in LDO regulators. During a standby mode, the 3.3-V LDO and the 6.5-V LDO can be used to drive MCU and other active loads. By this, the system is able to turn off the two buck converters and improve the standby efficiency.
The device has a power good comparator monitoring the output voltage. Each converter has its own soft start and enable pins, which provide independent control and programmable soft start.

## DETAILED DESCRIPTION

## Adjustable Switching Frequency

To select the internal switching frequency connect a resistor from ROSC to ground. Figure 13 shows the required resistance for a given switching frequency.


Figure 13. ROSC vs Switching Frequency
$R_{\text {osc }}(k \Omega)=174 \cdot f^{-1.122}$

## Out-of-Phase Operation

In order to reduce input ripple current, buck 1 and buck 2 operate $180^{\circ}$ out-of-phase. This feature allows for lower component cost, reduced board space and reduced EMI.

## Start-Up and Sequencing

Figure 14 shows the start-up sequencing and PGOOD signal generation.


Figure 14. Start-Up Sequencing and PGOOD Signal Generation

## Delayed Start-Up

On power-up the internal LDOs are powered immediately after the UVLO threshold is reached. The ENx (enable) pins will be shorted for 12 ms and then released to make sure they are always at 0 V at power-up. Once released the EN pins have a weak $1-\mathrm{M} \Omega$ pull-up to the 3 V 3 rail and the converters will start immediately. If a delayed start-up is required on any of the buck converters fit a ceramic capacitor to the ENx pins. The delay added is $\sim 1.67 \mathrm{~ms}$ per nF connected to the pin.

## Soft Start Time

The device has an internal pull-up current source of $5 \mu \mathrm{~A}$ that charges an external slow start capacitor to implement a slow start time. Equation 2 shows how to select a slow start capacitor based on an expected slow start time. The voltage reference $\left(\mathrm{V}_{\mathrm{REF}}\right)$ is 0.8 V and the slow start charge current $\left(\mathrm{l}_{\mathrm{ss}}\right)$ is $5 \mu \mathrm{~A}$. The soft start circuit requires 1 nF per $167 \mu \mathrm{~S}$ to be connected at the SS pin. A 0.8 -ms soft-start time is implemented for all converters fitting 4.7 nF to the relevant SS pin.
$T_{s s}(m s)=V_{R E F}(V) \cdot\left(\frac{C_{s s}(n F)}{I_{s s}(\mu A)}\right)$
The Power Good circuit for the bucks has a $10-\mathrm{ms}$ watchdog. Therefore the soft start time should be lower than this value. It is recommended not to exceed 5 ms .

## Adjusting the Output Voltage

The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use $1 \%$ tolerance or better divider resistors. In order to improve efficiency at light load, start with a value close to $40 \mathrm{k} \Omega$ for the R1 resistor and use the Equation 3 to calculate R2.
$R 2=R 1 \cdot\left(\frac{0.8 V}{V_{O}-0.8 V}\right)$


Figure 15. Voltage Divider Circuit

## Loop Compensation

TPS65252 is a current mode control dc/dc converter. The error amplifier is a transconductance amplifier with a $g_{\mathrm{M}}$ of $130 \mu \mathrm{~A} / \mathrm{V}$.
A typical compensation circuit could be type II ( $\mathrm{R}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{c}}$ ) to have a phase margin between $60^{\circ}$ and $90^{\circ}$, or type III ( $\mathrm{R}_{\mathrm{c}}, \mathrm{C}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{ff}}$ ) to improve the converter transient response. $\mathrm{C}_{\text {Roll }}$ adds a high frequency pole to attenuate high-frequency noise when needed. . It may also prevent noise coupling from other rails if there is possibility of cross coupling in between rails when layout is very compact.


Figure 16. Loop Compensation

To calculate the external compensation components follow the following steps:

|  | TYPE II CIRCUIT | TYPE III CIRCUIT |
| :---: | :---: | :---: |
| Select switching frequency that is appropriate for application depending on $\mathrm{L}, \mathrm{C}$ sizes, output ripple, EMI concerns and etc. Switching frequencies between 500 kHz and 1 MHz give best trade off between performance and cost. When using smaller $L$ and Cs, switching frequency can be increased. To optimize efficiency, switching frequency can be lowered. |  | Type III circuit recommended for switching frequencies higher than 500 kHz . |
| Select cross over frequency (fc) to be less than $1 / 5$ to $1 / 10$ of switching frequency. | Suggested $\mathrm{fc}=\mathrm{fs} / 10$ | Suggested $\mathrm{fc}=\mathrm{fs} / 10$ |
| Set and calculate $\mathrm{R}_{\mathrm{c}}$. | $R_{C}=\frac{2 \pi \cdot f c \cdot V o \cdot C o}{g_{M} \cdot V r e f \cdot g m_{p s}}$ | $R_{C}=\frac{2 \pi \cdot f c \cdot C o}{g_{M} \cdot g m_{p s}}$ |
| Calculate $\mathrm{C}_{\mathrm{c}}$ by placing a compensation zero at or before the converter dominant pole $f p=\frac{1}{C_{O} \cdot R_{L} \cdot 2 \pi}$ | $C_{c}=\frac{R_{L} \cdot C o}{R_{c}}$ | $C_{c}=\frac{R_{L} \cdot C o}{R_{c}}$ |
| Add $\mathrm{C}_{\text {Roll }}$ if needed to remove large signal coupling to high impedance COMP node. Make sure that $f p_{\text {Roll }}=\frac{1}{2 \cdot \pi \cdot R_{C} \cdot C_{\text {Roll }}}$ <br> is at least twice the cross over frequency. | $C_{R o l l}=\frac{\operatorname{Re} s r \cdot C o}{R_{C}}$ | $C_{R o l l}=\frac{\operatorname{Re} s r \cdot C o}{R_{C}}$ |
| Calculate $\mathrm{C}_{\mathrm{ff}}$ compensation zero at low frequency to boost the phase margin at the crossover frequency. Make sure that the zero frequency ( $\mathrm{fz}_{\mathrm{ff}}$ is smaller than soft start equivalent frequency ( $1 / \mathrm{T}_{\mathrm{ss}}$ ). | NA | $C_{f f}=\frac{1}{2 \cdot \pi \cdot f z_{f f} \cdot R_{1}}$ |

## Slope Compensation

The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control.

## Input Capacitor

Use $10-\mu \mathrm{F}$ X7R/X5R ceramic capacitors at the input of the converter inputs. These capacitors should be connected as close as physically possible to the input pins of the converters.

## Bootstrap Capacitor

The device has two integrated boot regulators and requires a small ceramic capacitor between the BST and LX pin to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be $0.047 \mu \mathrm{~F}$. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage.

## Power Good

The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below $85 \%$ of the nominal output voltage. The PGOOD is pulled up when both buck converters' outputs are more than $90 \%$ of its nominal output voltage. The default reset time is 256 ms . The polarity of the PGOOD is active high.

## Current Limit Protection

Figure 17 shows the (peak) inductor current limit for Buck 1. The typical limit can be approximated with the following graph.


Figure 17. Buck 1
Figure 18 shows the (peak) inductor current limit for Buck 2. The typical limit can be approximated with the following graph.


Figure 18. Buck 2
All converters operate in hiccup mode: Once an over-current lasting more than 10 ms is sensed in any of the converters, all the converters will shut down for 10 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts-down again repeating the cycle (hiccup) until the failure is cleared.

If an overload condition lasts for less than 10 ms , only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

## Overvoltage Transient Protection

The device incorporates an overvoltage transient protection (OVP) circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVP threshold which is $109 \%$ of the internal voltage reference. If the FB pin voltage is greater than the OVP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops below the lower OVP threshold which is $107 \%$, the high side MOSFET is allowed to turn on the next clock cycle.

## Low Power Mode Operation

By pulling the Low_p pin high all converters will operate in pulse-skipping mode, greatly reducing the overall power consumption at light and no load conditions. Although each buck converter has a skip comparator that makes sure regulation is not lost when a heavy load is applied and low power mode is enabled, system design needs to make sure that the LP pin is pulled low for continuous loading in excess of 100 mA .
When low power is implemented, the peak inductor current used to charge the output capacitor is:
$I_{\text {LIMIT }}=0.25 \cdot T_{\text {SLEEP_CLK }} \bullet \frac{V_{I N}-V_{\text {OUT }}}{L}$
Where $T_{\text {SLEEP_CLK }}$ is half of the converter switching period, $2 / /_{\text {Sw }}$.
The size of the additional ripple added to the output is:

$$
\begin{equation*}
\Delta V_{\text {OUT }}=\frac{1}{C} \cdot\left(\frac{L \cdot I_{L M M I T}^{2}}{2} \cdot \frac{V_{I N}}{V_{\text {OUT }} \cdot\left(V_{I N}-V_{\text {OUT }}\right)}-\frac{I_{\text {LOAD }}}{f_{\text {SLEEP_CLK }}}\right) \tag{5}
\end{equation*}
$$

And the peak output voltage during low power operation is:
$V_{\text {OUT_PK }}=V_{\text {OUT }}+\frac{\Delta V_{\text {OUT }}}{2}$


Figure 19. Peak Output Voltage During Low Power Operation

## USB Switch

The USB switch has a typical resistance of $120 \mathrm{~m} \Omega$ and can also operate in 3.3-V distribution systems. The USB switch is enabled with an active high signal to the USB_EN pin. The switch current limit can be set by a resistor connected to the rUSB pin to ground. When an over-current condition occurs at the output the switch will limit it to a value set by the following formula:
$I_{C S_{-} U S B}(A)=\frac{85}{r U S B(k \Omega)}$
USB_Vin = 5 V
The overcurrent trip point (when current limit starts to operate and the switch operation changes from resistive mode to constant current mode) is typically twice the set value of $\mathrm{I}_{\text {cs_usb }}$. If the overcurrent condition lasts more than TCs_usb $^{\text {the }}$ USB_nLIM pin (active low, open drain) will change status to indicate an alarm condition.


Figure 20. USB Switch
The TPS65252 switch will safely handle overcurrent conditions due to heavy capacitive loads or overcurrent and solid short conditions at the output of the switch. If a continuous short-circuit condition is applied to its output, the USB switch will shut-down once its temperature reaches $130^{\circ} \mathrm{C}$, allowing for the buck converters to operate unaffected. Once the USB switch cools down it will restart automatically, as long as the USB_EN pin stays enabled during the whole procedure.

## Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds $160^{\circ} \mathrm{C}$. The thermal shutdown forces the device to stop switching when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below $140^{\circ} \mathrm{C}$, the device reinitiates the power up sequence. The thermal shutdown hysteresis is $20^{\circ} \mathrm{C}$.

## APPLICATION INFORMATION

## 3.3-V and 6.5-V LDO Regulators

The following ceramic capacitor (X7R/X5R) should be connected as close as possible to the described pins:

- $10 \mu \mathrm{~F}$ for V 7 V pin 21
- $3.3 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ for V 3 V pin 22


## Power Dissipation

Total power dissipation inside TPS65252 should not to exceed the maximum allowable junction temperature of $125^{\circ} \mathrm{C}$. The maximum allowable power dissipation is a function of the thermal resistance of the package ( $\mathrm{R}_{\mathrm{JA}}$ ) and ambient temperature.
To calculate the temperature inside the device under continuous loading use the following procedure.

1. Define the set voltage for arch converter.
2. Define the continuous loading on each converter. The maximum loading for continuous operation is 3 A for buck1 and 2 A for buck 2 for the whole operational voltage range. Extended loading to 3.5 A and 2.5 A is acceptable for short time periods.
3. Determine from the graphs below the expected losses in watts per converter inside the device. The losses depend on the input supply, the selected switching frequency, the output voltage and the converter chosen.


Figure 21. Buck $1 \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=500 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{O}}($ From Top to Bottom $)=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 22. Buck $2 \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=500 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 23. Buck $1 \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=1.1 \mathrm{MHz}$, $V_{o}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 24. Buck $2 \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=1.1 \mathrm{MHz}$, $\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 25. Buck $1 \mathrm{~V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=500 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 26. Buck $2 \mathrm{~V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=500 \mathrm{kHz}$,
$\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 27. Buck $1 \mathrm{~V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=1.1 \mathrm{MHz}$, $\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$


Figure 28. Buck $2 \mathrm{~V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=1.1 \mathrm{MHz}$,
$\mathrm{V}_{\mathrm{O}}($ From Top to Bottom) $=5,3.3,2.5,1.8,1.2 \mathrm{~V}$
4. To calculate the maximum temperature inside the IC use the following formula.

$$
\begin{equation*}
T_{\text {HOTSPOT }}=T_{A}+P_{D I S} \bullet R_{J A} \tag{8}
\end{equation*}
$$

Where:
$T_{A}$ is the ambient temperature
$\mathrm{P}_{\mathrm{DIS}}$ is the sum of losses in all converters
$R_{J A}$ is the junction to ambient thermal impedance of the device and it is heavily dependant on the board layout

## Layout Recommendation

Layout is a critical portion of PMIC designs.

- Place VOUT, and LX on the top layer and an inner power plane for VIN.
- Fit also on the top layer connections for the remaining pins of the PMIC and a large top side area filled with ground.
- The top layer ground area sould be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter cpacitor and directly under the TPS65252 device to provide a thermal path from the Powerpad land to ground.
- For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
- There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. Since the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
- The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width.
- The compensation should be as close as possible to the COMP pins. The COMP and OSC pins are sensitive to noise so the components associated to these pins should be located as close as possible to the IC and routed with minimal lengths of trace.


## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65252RHDR | ACTIVE | VQFN | RHD | 28 | 3000 | RoHS \& Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | $\begin{aligned} & \hline \text { TPS } \\ & 65252 \end{aligned}$ | Samples |
| TPS65252RHDT | ACTIVE | VQFN | RHD | 28 | 250 | RoHS \& Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | $\begin{aligned} & \hline \text { TPS } \\ & 65252 \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | $\begin{gathered} \text { A0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{P} 1 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { W } \\ (\mathrm{mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65252RHDR | VQFN | RHD | 28 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS65252RHDT | VQFN | RHD | 28 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65252RHDR | VQFN | RHD | 28 | 3000 | 346.0 | 346.0 | 33.0 |
| TPS65252RHDT | VQFN | RHD | 28 | 250 | 210.0 | 185.0 | 35.0 |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) Package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-220.

TEXAS
INSTRUMENTS
www.ti.com

THERMAL PAD MECHANICAL DATA

RHD (S—PVQFN-N28)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View<br>Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters

RHD (S-PVQFN-N28)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.

Texas
INSTRUMENTS
www.ti.com

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

