**TPS65090** SLVSBO6B-JANUARY 2013-REVISED JULY 2015 # TPS65090 Front-End PMU With Switched-Mode Charger for 2 to 3 Cells In Series #### **Features** - Wide Input Voltage Charger and Power Path Management: - V<sub>IN</sub> Range From 6 V to 17 V - Up to 4-A Output Current on the Power Path - Switched-Mode Charger; up to 4-A Maximum Charge Current - JEITA Compliant Charging Control - Thermal Regulation, Safety Timers - 2 Temperature Sense Inputs - 3 Step-Down Converters: - High Efficiency Over a Wide Output Current Range - V<sub>IN</sub> Range From 6 V to 17 V - 2 Fixed Output Voltages (5 V and 3.3 V) - Up to 5 A of Continuous Output Current - 1 Adjustable Output Voltage (From 1 V to 5 V) - Up to 4 A of Continuous Output Current - Output Voltage Accuracy ±1% - Typical 30-µA Quiescent Current Per Converter - 2 Always-On LDOs: - 2 Fixed Output Voltages (5 V and 3.3 V) - Output Voltage Accuracy ±1% - Typical 10-µA Quiescent Current per LDO - 7 Current-Limited Load Switches: - One System Voltage Switch With 1-A Current Limit - One 5-V Switch With 200-mA Current Limit, Reverse-Voltage Protected - One 3.3-V Switch With 3-A Current Limit - Four 3.3-V Switches With 1-A Current Limit - All Switches Controlled by I<sup>2</sup>C Interface - I<sup>2</sup>C Interface - Standard-Mode (100 kHz) Supported - Fast-Mode (400 kHz) Supported - Fast-Mode Plus (1000 kHz) Supported - High-Speed (3.4 MHz) Supported - 16-Channel, 10-Bit Analog-to-Digital Converter (ADC) - Available in a 9-mm x 9-mm, VQFN-100 Package ## 2 Applications - Battery-Powered Products Using 2 to 3 Li-Cells in - **Notebook Computers** - Mobile PCs and Mobile Internet Devices - **Industrial Metering Equipment** - Personal Medical Products ## 3 Description The TPS65090A device is a single-chip power management IC for portable applications consisting of a battery charger with power path management for a dual or triple Li-Ion or Li-Polymer cell battery pack. The charger can be directly connected to an external wall adapter. Three highly efficient step-down converters are targeted for providing a fixed 5-V system voltage, a fixed 3.3-V system voltage, and an adjustable voltage rail. The step-down converters enter a low power mode at light load for maximum efficiency across the widest possible range of load currents. The step-down converters allow the use of small inductors and capacitors to achieve a small solution size. The TPS65090A also integrates two general-purpose always-on LDOs for powering circuit blocks which control the system while shut down. Each LDO operates with an input voltage range from 6 V to 17 V, allowing the LDOs to be supplied from the wall adapter or directly from the main battery pack. Seven load switches are built into the device. These load switches can be used to control the power supply individually for certain circuit blocks in the application circuit. The current flowing through the load switches, as well as the output current of the step-down converters, the input current from the AC adapter and the charge current is monitored and can be read out using the digital interface. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|---------------|-------------------| | TPS65090A | VQFN-MR (100) | 9.00 mm × 9.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### DC-DC Block Diagram ### **Table of Contents** | 1 | Features 1 | | 7.3 Feature Description | 27 | |---|-------------------------------------------------------|----|--------------------------------------|----| | 2 | Applications 1 | | 7.4 Device Functional Modes | 33 | | 3 | Description 1 | | 7.5 Programming | 33 | | 4 | Revision History2 | | 7.6 Register Maps | 37 | | 5 | Pin Configuration and Functions | 8 | Application and Implementation | 49 | | 6 | | | 8.1 Application Information | | | 0 | Specifications 6 6.1 Absolute Maximum Ratings 6 | | 8.2 Typical Applications | 49 | | | • • • • • • • • • • • • • • • • • • • • | 9 | Power Supply Recommendations | | | | 3 | 10 | Layout | | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | | | | 6.5 Electrical Characteristics - Power Path Control 8 | | 10.2 Layout Example | | | | | | 10.3 Thermal Considerations | | | | 6.6 Electrical Characteristics - Charger | 11 | Device and Documentation Support | | | | 6.8 Electrical Characteristics - Dc-Dc Converters 11 | | 11.1 Device Support | | | | 6.9 Electrical Characteristics - Load Switches | | 11.2 Documentation Support | | | | 6.10 Electrical Characteristics - Control | | 11.3 Community Resources | | | | 6.11 Timing Requirements - I <sup>2</sup> C Interface | | 11.4 Trademarks | | | | | | 11.5 Electrostatic Discharge Caution | | | 7 | ,, | | 11.6 Glossary | | | ′ | Detailed Description | 12 | Mechanical, Packaging, and Orderable | | | | 7.1 Overview | 12 | Information | 62 | | | 7.2 Functional Block Diagram | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### Changes from Revision A (July 2013) to Revision B **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ## Changes from Original (January 2013) to Revision A **Page** | • | Changed text in ALWAYS ON LDOs and POWER PATH CONTROL sections for clarification | 27 | |---|-------------------------------------------------------------------------------------------------|----| | • | Changed text in CHARGER section for clarification | 29 | | • | Added INTERRUPTS section for clarification | 33 | | • | Added text to REVERSE VOLTAGE PROTECTION section for clarification | 53 | | • | Changed graph title from "ADAPTER INPUT POWER UP AND POWER DOWN" to "SUPPLEMENT MODE OPERATION" | 56 | | • | Added text to THERMAL INFORMATION section for clarification. | 61 | # 5 Pin Configuration and Functions #### RVN Package 100-Pin VQFN-MR Top View ## **Pin Functions** | PIN | | I/O | DECODIDATION | | | | |-----------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | POWER PAT | POWER PATH CONTROL | | | | | | | ACG | A51 | 0 | Gate connection for AC adapter input switches | | | | | ACN | A50 | I | Shunt resistor sense connection for input current sensing | | | | | ACP | B47 | I | Shunt resistor sense connection for input current sensing | | | | | ACS | B48 | I | Source connection for AC adapter input switches | | | | | BATG | A2 | 0 | Gate connection for the battery switch | | | | | VAC | A13 | I | AC adapter supply input for charger control | | | | | VACS | A14 | I | AC adapter sense input for the charger | | | | | CHARGER | | • | | | | | | CBC | B2 | I | Bootstrap capacitor connection for charger step-down converter | | | | | ENC | A41 | I | Enable input for charger (1: enabled, 0: disabled), must be connected to a valid logic signal | | | | | FBC | A52 | I | Voltage feedback input for charger step-down converter. Must be connected to an external feedback divider to program charge voltage. | | | | | LC | A5, B4, B5 | 0 | Inductor connection for switched-mode battery charger step-down converter | | | | | PGNDC | A6, B6 | _ | Power Ground | | | | | SRN | B1 | I | Shunt resistor connection for battery charge current sensing | | | | | SRP | A1 | I | Shunt resistor connection for battery charge current sensing | | | | | STAT | B13 | 0 | Charge status pin, open-drain (charge in progress, charge complete, sleep mode, fault) | | | | | TS1 | A24 | I | Temperature sensor input for temperature sensor 1 | | | | | TS2 | B23 | I | Temperature sensor input for temperature sensor 2 | | | | | VACG | A39 | 0 | VAC good pin, open drain (1, high impedance : voltage good; 0 : voltage not available) | | | | | VBAT | A15 | I | Battery sense connection | | | | # Pin Functions (continued) | | PIN | | | | | |---------|-----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | VBATG | A38 | 0 | VBAT good pin, open drain (1, high impedance : voltage good; 0 : voltage not available), pullup voltage should not be higher than voltage connected to | | | | VREFT | A25 | I | Reference voltage output for temperature measurements | | | | VSYSC | A3, A4, B3 | I | Switched-mode battery charger step-down converter supply voltage | | | | VSYSG | B36 | 0 | VSYS good pin, open drain (1, high impedance : voltage good; 0 : voltage not available) | | | | DCDC1 | | | | | | | CB1 | B44 | I | Bootstrap capacitor connection for DCDC1 | | | | EN1 | B38 | I | Enable input for DCDC1 (1: enabled, 0: disabled), must be connected to a valid logic signal | | | | FB1 | B37 | I | Output voltage sense input for DCDC1 | | | | L1 | A45, B41,<br>B42 | 0 | Inductor connection for DCDC1 step-down converter | | | | PGND1 | A43, A44,<br>B40 | _ | Power Ground | | | | VDCDC1 | A48 | I | Output voltage connection of DCDC1 | | | | VSYS1 | A46, A47,<br>B43 | I | Supply voltage input for DCDC1 step-down converter | | | | DCDC2 | 1 | T | | | | | CB2 | B17 | I | Bootstrap capacitor connection for DCDC2 | | | | EN2 | A42 | I | Enable input for DCDC2 (1: enabled, 0: disabled), must be connected to a valid logic signal | | | | FB2 | B24 | I | Output voltage sense input for DCDC2 | | | | L2 | A21, B19,<br>B20 | 0 | Inductor connection for DCDC2 step-down converter | | | | PGND2 | A22, A23,<br>B21, B22 | _ | Power Ground | | | | VDCDC2 | A18 | I | Output voltage connection of DCDC2 | | | | VSYS2 | A19, A20,<br>B18 | I | Supply voltage input for DCDC2 step-down converter | | | | DCDC3 | | | | | | | CB3 | A12 | I | Bootstrap capacitor connection for DCDC3 | | | | EN3 | A26 | I | Enable input for DCDC3 (1: enabled, 0: disabled), must be connected to a valid logic signal | | | | FB3 | B14 | I | Output voltage feedback input for DCDC3, a resistive feedback divider must be connected | | | | L3 | A9, B8, B9 | 0 | Inductor connection for DCDC3 step-down converter | | | | PGND3 | A7, A8, B7 | _ | Power Ground | | | | VDCDC3 | A16 | I | Output voltage sense input for DCDC3 | | | | VSYS3 | A10, A11,<br>B10, B11 | I | Supply voltage input for DCDC3 step-down converter | | | | LDO1 | 1 | T | | | | | FB_L1 | B46 | I | Output voltage sense input for LDO1 | | | | VLDO1 | B45 | 0 | Output of the LDO1 linear regulator | | | | VSYS_L1 | A49 | I | Supply voltage input for LDO1 linear regulator | | | | LDO2 | | 1 | | | | | FB_L2 | B15 | I | Output voltage sense input for LDO2 | | | | VLDO2 | B16 | 0 | Output of the LDO2 linear regulator | | | | VSYS_L2 | A17 | I | Supply voltage input for LDO2 linear regulator | | | | FET1 | | ī | T | | | | INFET1 | B28 | I | Supply voltage input for load switch FET1, connect to GND, if not used | | | | VFET1 | A30 | 0 | Output of load switch FET1, leave unconnected if not used | | | | FET2 | | ī | T | | | | INFET2 | B29 | I | Supply voltage input for load switch FET2, connect to GND, if not used | | | Submit Documentation Feedback # Pin Functions (continued) | PIN | | 1/0 | DECORPORTION | |--------------|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | VFET2 | A31 | 0 | Output of load switch FET2, leave unconnected if not used | | FET3 | | | | | INFET3 | A34, B31 | I | Supply voltage input for load switch FET3, connect to GND, if not used | | VFET3 | A32, B30 | 0 | Output of load switch FET3, leave unconnected if not used | | FET4 | | | | | INFET4 | B34 | I | Supply voltage input for load switch FET4, connect to GND, if not used | | VFET4 | A37 | 0 | Output of load switch FET4, leave unconnected if not used | | FET5 | | | | | INFET5 | B33 | I | Supply voltage input for load switch FET5, connect to GND, if not used | | VFET5 | A36 | 0 | Output of load switch FET5, leave unconnected if not used | | FET6 | | | | | INFET6 | B32 | ı | Supply voltage input for load switch FET6, connect to GND, if not used | | VFET6 | A35 | 0 | Output of load switch FET6, leave unconnected if not used | | FET7 | | | | | INFET7 | B27 | I | Supply voltage input for load switch FET7, connect to GND, if not used | | VFET7 | A29 | 0 | Output of load switch FET7, leave unconnected if not used | | DIGITAL INTE | RFACE/CONTI | ROL | | | AGND | A33 | _ | Analog ground | | GND | A40 | _ | Logic ground | | IRQ | B12 | 0 | Interrupt output, open drain, (1, high impedance : no interrupt; $0$ : interrupt) details on events available through $I^2C$ | | PGND | C1, C2, C3,<br>C4 | _ | Internally connected to PowerPAD™ | | PowerPAD | | _ | Must be soldered to achieve appropriate power dissipation. Must be connected to PGND. | | SCL | B25 | I/O | Clock input for the I <sup>2</sup> C interface | | SDA | A27 | I/O | Data line for the I <sup>2</sup> C interface | | VCTRL | B39 | 0 | Internal control supply decoupling capacitor connection | | VREF | B35 | 0 | Reference voltage decoupling capacitor connection | | VREFADC | B26 | 0 | ADC reference voltage decoupling capacitor connection | # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | |------------------------|---------------------------------|----------|-----|------|--| | POWER PATH CONT | ROL | | | | | | (2) | VAC, VACS | -0.3 | 30 | ., | | | Voltage <sup>(2)</sup> | ACP, ACN, ACS, BATG | -0.3 | 20 | V | | | B | between ACP and ACN | -0.5 | 0.5 | V | | | Differential Voltage | between ACG and ACS | -0.3 | 7 | | | | CHARGER | | <u> </u> | | II. | | | | VSYSC, VBAT, LC, SRP, SRN, STAT | -0.3 | 20 | | | | Voltage (2) | FBC, TS1, TS2, VREFT | -0.3 | 7 | V | | | | ENC | -0.3 | 3.6 | | | | D''' '' 11/ 16 | between SRP and SRN | -0.5 | 0.5 | ., | | | Differential Voltage | between CBC and LC | -0.3 | 7 | V | | | DCDC1 | | - | | | | | | VSYS1, L1 | -0.3 | 20 | | | | Voltage (2) | FB1, VDCDC1 | -0.3 | 7 | V | | | | EN1 | -0.3 | 3.6 | | | | Differential Voltage | between CB1 and L1 | -0.3 | 7 | V | | | DCDC2 | ' | <u> </u> | | | | | | VSYS2, L2 | -0.3 | 20 | | | | Voltage (2) | FB2, VDCDC2 | -0.3 | 3.6 | V | | | | EN2 | -0.3 | 3.6 | | | | Differential Voltage | between CB2 and L2 | -0.3 | 7 | V | | | DCDC3 | | · | | | | | | VSYS3, L3 | -0.3 | 20 | | | | Voltage <sup>(2)</sup> | FB3, VDCDC3 | -0.3 | 7 | V | | | | EN3 | -0.3 | 3.6 | | | | Differential Voltage | between CB3 and L3 | -0.3 | 7 | V | | | LDO1 | | · | | | | | Voltage <sup>(2)</sup> | VSYS_L1 | -0.3 | 20 | V | | | voltage (=) | VLDO1, FB_L1 | -0.3 | 7 | V | | | LDO2 | | · | | | | | Voltage <sup>(2)</sup> | VSYS_L2 | -0.3 | 20 | V | | | voltage | VLDO2, FB_L2 | -0.3 | 3.6 | V | | | FET1 | | | | • | | | Voltage <sup>(2)</sup> | INFET1, VFET1 | -0.3 | 20 | V | | | FET2 | | | | | | | Voltage <sup>(2)</sup> | INFET2, VFET2 | -0.3 | 6 | V | | | FET3 | | | | | | | Voltage <sup>(2)</sup> | INFET3, VFET3 | -0.3 | 6 | V | | | FET4 | | * | | | | | Voltage <sup>(2)</sup> | INFET4, VFET4 | -0.3 | 6 | V | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltages are with respect to network ground terminal. # **Absolute Maximum Ratings (continued)** over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------|----------------------------------------------------|------|-----|------| | FET5 | | | | | | Voltage <sup>(2)</sup> | INFET5, VFET5 | -0.3 | 6 | V | | FET6 | | * | | - | | Voltage <sup>(2)</sup> | INFET6, VFET6 | -0.3 | 6 | V | | FET7 | | | | | | Voltage <sup>(2)</sup> | INFET7, VFET7 | -0.3 | 6 | V | | DIGITAL INTERFA | ACE/CONTROL | · | | • | | Valta = (2) | SDAT, SCLK, IRQ, VCTRL, VCTRL2, VACG, VSYSG, VBATG | -0.3 | 7 | | | Voltage <sup>(2)</sup> | VREFADC, VREF | -0.3 | 3.6 | V | | GENERAL | | | | | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | 00 | | | Storage temperature, T <sub>stq</sub> | -65 | 150 | °C | # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | # 6.3 Recommended Operating Conditions | Treesminended Speraning Containens | MIN | NOM MAX | UNIT | |------------------------------------------|---------------------------------------|---------|------| | POWER PATH CONTROL | , | , | | | Supply voltage at VAC | 6 | 17 | V | | Differential voltage between ACP and ACN | -0.2 | 0.2 | V | | CHARGER | , | | | | Supply voltage at VSYSC, VBAT | 6 | 17 | V | | Differential voltage between SRP and SRN | -0.2 | 0.2 | V | | DCDC1 | | | | | Supply voltage at VSYS1 | 6 | 17 | V | | DCDC2 | | | | | Supply voltage at VSYS2 | 6 | 17 | V | | DCDC3 | | | | | Supply voltage at VSYS3 | 6 | 17 | V | | LD01 | | · | | | Supply voltage at VSYS_L1 | 6 | 17 | V | | LDO2 | | | | | Supply voltage at VSYS_L2 | 6 | 17 | V | | FET1 | | | | | Supply voltage at INFET1 | 5 | 17 | V | | FET2 | | | | | Supply voltage at INFET2 | 4.5 | 5.5 | V | | FET3 | | | | | Supply voltage at INFET3 | 3 | 5.5 | V | | FET4 | · · · · · · · · · · · · · · · · · · · | | | | Supply voltage at INFET4 | 3 | 5.5 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **Recommended Operating Conditions (continued)** | | MIN | NOM MA | X | UNIT | |------------------------------------------------|-----|--------|----|------| | FET5 | | | | | | Supply voltage at INFET5 | 3 | 5 | .5 | V | | FET6 | | | • | | | Supply voltage at INFET6 | 3 | 5 | .5 | V | | FET7 | | | • | | | Supply voltage at INFET7 | 3 | 5 | .5 | V | | CONTROL | | | • | | | Supply voltage at VCTRL2 | 3 | 5 | .5 | V | | GENERAL | | | • | | | Operating free-air temperature, T <sub>A</sub> | -40 | | 35 | °C | | Operating junction temperature, T <sub>J</sub> | -40 | 1: | 25 | °C | ## 6.4 Thermal Information | | | TPS65090A | | |----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | RVN [VQFN-MR] | UNIT | | | | 100 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 24.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case(top) thermal resistance | 5.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 3.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 3.9 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case(bottom) thermal resistance | 0.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.5 Electrical Characteristics - Power Path Control over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|------|------| | VAC overvoltage disconnect | | 17 | 17.6 | 18.2 | V | | VAC overvoltage hysteresis | | | 550 | | mV | | VAC undervoltage lockout | V <sub>AC</sub> voltage decreasing | 5 | 5.5 | 6 | V | | VAC undervoltage lockout hysteresis | | | 550 | | mV | | Maximum input DPM current programming range | | 1000 | | 4000 | mA | | $(V_{ACP}$ - $V_{ACN})$ voltage to maximum input DPM current gain | | | 100 | | A/V | | land DDM compart as sulation | V <sub>ACP</sub> - V <sub>ACN</sub> , IACSET = 0 | 40 | 44 | 48 | mV | | Input DPM current regulation | V <sub>ACP</sub> - V <sub>ACN</sub> , IACSET = 1 | 36 | 40 | 44 | mV | | Maximum battery discharge current | V <sub>BAT</sub> - V <sub>SRN</sub> , IBATSET = 0, T <sub>A</sub> = 25°C | 17.5 | 20 | 21 | mV | | comparator threshold | V <sub>BAT</sub> - V <sub>SRN</sub> , IBATSET = 1, T <sub>A</sub> = 25°C | 15 | 17.5 | 18.5 | mV | | VACS input impedance | | | 1000 | | kΩ | | VAC input impedance | | | 25 | | kΩ | | Gate drive current on ACG | | 12 | | | μΑ | | Gate drive current on BATG | Turnon | 500 | | | μΑ | | Gate drive current on BATG | Turnoff | 25 | | | mA | | BATG turnoff delay time after adapter is detected | | | 30 | | ms | # **Electrical Characteristics - Power Path Control (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------|---------------------------------------------|-----|-----|-----|------| | | Quiescent current into VAC | Charging enabled, V <sub>AC</sub> = 11.5 V | | 2.5 | 5 | mA | | | Quiescent current into VAC | Charging disabled, V <sub>AC</sub> = 11.5 V | | 1 | 1.5 | mA | | | Leakage current into ACP and ACN | Charging disabled | | | 80 | μΑ | | $V_{SUPPL}$ | Supplement threshold to turn on battery switch | V <sub>SRN</sub> - V <sub>ACN</sub> rising | 13 | 45 | 84 | mV | | V <sub>SUPPL</sub><br>HYS | Supplement mode hysteresis to turn off battery switch | V <sub>SRN</sub> - V <sub>ACN</sub> falling | | 20 | | mV | | I <sub>ACRC</sub> | Reverse adapter current threshold | V <sub>ACN</sub> - V <sub>ACP</sub> rising | | 45 | | mV | | $V_{SLEEP}$ | SLEEP mode threshold | V <sub>AC</sub> – V <sub>SRN</sub> falling | 20 | 90 | 150 | mV | | V <sub>SLEEP</sub> _<br>HYS | SLEEP mode hysteresis | V <sub>AC</sub> – V <sub>SRN</sub> rising | | 200 | | mV | # 6.6 Electrical Characteristics - Charger over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|------------------------------|-------|------| | CHARG | ER - POWER | | | | | | | | | VSET = 00, default for T <sub>01</sub> and T <sub>40</sub> | 1.98 | 2 | 2.02 | | | \/ | Charger feedback valtage | VSET = 01, default for T <sub>12</sub> | 2.03 | 2.05 | 2.07 | V | | $V_{FBC}$ | Charger feedback voltage | VSET = 10, default for T <sub>34</sub> | 2.055 | 2.075 | 2.095 | V | | | | VSET = 11, default for T <sub>23</sub> | 2.08 | 2.1 | 2.12 | | | | Leakage current into FBC | | | | 0.1 | μΑ | | | | VSET = 00, ENRECG = 1 | 1.925 | 1.950 | 1.975 | | | V | Charger feedback voltage for automatic | VSET = 01, ENRECG = 1 | 1.975 | 2 | 2.025 | V | | $V_{FBCR}$ | charge restart | VSET = 10, ENRECG = 1 | 2 | 2.025 | 2.05 | V | | | | VSET = 11, ENRECG = 1 | 2.025 | 2.05 | 2.075 | | | I <sub>CHARGE</sub> | Maximum charge current programming | | 1000 | | 4000 | mA | | | $(V_{SRP}$ - $V_{SRN})$ voltage to maximum charge current gain | | | 100 | | A/V | | | | ISET = 000 | | 0% | | | | | | ISET = 001 | | 25% | | | | | | ISET = 010 | | 37.5% | | | | | 12C programmable charge current | ISET = 011, default for T <sub>12</sub> and T <sub>34</sub> battery temperature range | | 50% | | | | | I <sup>2</sup> C programmable charge current | ISET = 100 | | 62.5% | | | | | | ISET = 101 | | 75% | | | | | | ISET = 110 | | 87.5% | | | | | | ISET = 111, default for T <sub>23</sub> battery temperature range | | 100% | | | | | | $V_{SRP}$ - $V_{SRN}$ = 40 mV typical, $T_J$ < 100 °C | 38.5 | 40 | 42.5 | | | | Charge current sense regulation voltage | $V_{SRP}$ - $V_{SRN}$ = 20 mV typical, $T_J$ < 100 °C | 18.5 | 20 | 22 | mV | | | | $V_{SRP}$ - $V_{SRN}$ = 4 mV typical, $T_J$ < 100 °C | 2.3 | 4 | 5.9 | | | | Minimum programmable charge current | | | 100 | | mA | | - | Precharge current | | | . 0.1 * | | - | | | | | | I <sub>CHARGE</sub> | | | | | Termination current | | | 0.1 *<br>I <sub>CHARGE</sub> | | | | | Leakage current into SRN and SRP | V <sub>BAT</sub> < 12 V | | CHARGE | 45 | μA | # **Electrical Characteristics - Charger (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|-----------| | | Switching frequency | | 1360 | 1600 | 1840 | kHz | | R <sub>DSON</sub> | High-side switch ON-resistance | | | 25 | | $m\Omega$ | | R <sub>DSON</sub> | Low-side switch ON-resistance | | | 60 | | mΩ | | CHARG | ER - CONTROL | | | | | | | | Precharge timer | | 1600 | 1800 | 2000 | s | | | Fast-charge safety timer programming | | 2 | | 10 | h | | | Fast-charge safety timer accuracy | | | | 10% | | | | | FASTTIME = 000, default setting | | 2 | | | | | | FASTTIME = 001 | | 3 | | | | | | FASTTIME = 010 | | 4 | | | | | I <sup>2</sup> C programmable values for fast-charge | FASTTIME = 011 | | 5 | | h | | | safety timer | FASTTIME = 100 | | 6 | | " | | | | FASTTIME = 101 | | 7 | | | | | | FASTTIME = 110 | | 8 | | | | | | FASTTIME = 111 | | 10 | | | | | Battery detection discharge timer | | | 1 | | S | | | Battery detection discharge current | | 5 | | 20 | mA | | | Battery detection discharge current after timer fault | | | 2 | | mA | | V <sub>FBCL</sub> | Battery detection discharge feedback voltage threshold for battery OK | | 1.43 | 1.45 | 1.47 | V | | | Battery feedback voltage threshold for precharge to fast-charge transition | | 1.43 | 1.45 | 1.47 | V | | | Battery detection charge timer | | | 0.5 | | s | | | Battery detection charge current sense regulation voltage | V <sub>SRP</sub> - V <sub>SRN</sub> = 2 mV typical, T <sub>J</sub> < 100 °C | 0.5 | 2 | 3.8 | mV | | | | VSET = 00 | 1.925 | 1.95 | 1.975 | | | | Battery detection charge feedback voltage | VSET = 01 | 1.975 | 2 | 2.025 | | | | threshold for battery OK | VSET = 10 | 2 | 2.025 | 2.05 | V | | | | VSET = 11 | 2.025 | 2.05 | 2.075 | | | | Minimum battery feedback voltage for battery good detection | Voltage at FBC increasing | 1.44 | 1.5 | 1.54 | V | | | Maximum battery feedback voltage for battery good detection | Voltage at FBC increasing | 2.18 | 2.25 | 2.28 | V | | | Battery cell temperature measurement, ratio of $V_{TS1,2}$ compared to $V_{REFTS}$ , $I^2C$ programming option for $T_1$ | Sensor temperature is -10°C, T_SET = 000 | 71.9% | 72.4% | 72.9% | | | | Voltage ratio threshold hysteresis | Sensor temperature is -10°C, voltage decreasing | | 0.2% | | | | T <sub>1</sub> | Battery cell temperature measurement, ratio of $V_{TS1,2}$ compared to $V_{REFTS}$ | Default value, Sensor temperature is 0°C, T_SET = 001 | 70.4% | 71% | 71.5% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 0°C, voltage decreasing | | 0.2% | | | | T <sub>2</sub> | Battery cell temperature measurement, ratio of V <sub>TS1,2</sub> compared to V <sub>REFTS</sub> | Default value, Sensor temperature is 10°C, T_SET = 010 | 68.1% | 68.7% | 69.2% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 10°C, voltage decreasing | | 0.4% | | | | | Battery cell temperature measurement, ratio of V <sub>TS1,2</sub> compared to V <sub>REFTS</sub> , I <sup>2</sup> C programming option for T <sub>2</sub> | Sensor temperature is 15°C, T_SET = 011 | 67% | 67.4% | 67.9% | | ## **Electrical Characteristics - Charger (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|-------|-------|------| | | Voltage ratio threshold hysteresis | Sensor temperature is 15°C, voltage decreasing | | 0.4% | | | | | Battery cell temperature measurement, ratio of $V_{TS1,2}$ compared to $V_{REFTS}$ , $I^2C$ programming option for $T_3$ | Sensor temperature is 40°C, T_SET = 100 | 59.3% | 59.7% | 60.1% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 40°C, voltage increasing | | 0.9% | | | | T <sub>3</sub> | Battery cell temperature measurement, ratio of $V_{TS1,2}$ compared to $V_{REFTS}$ | Default value, Sensor temperature is 45°C, T_SET = 101 | 57.1% | 57.6% | 57.9% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 45°C, voltage increasing | | 0.9% | | | | | Battery cell temperature measurement, ratio of $V_{TS1,2}$ compared to $V_{REFTS}$ , $I^2C$ programming option for $T_3$ or $T_4$ | Sensor temperature is 50°C, T_SET = 110 | 54.7% | 55.2% | 55.8% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 50°C, voltage increasing | | 1.1% | | | | T <sub>4</sub> | Battery cell temperature measurement, ratio of $V_{\text{TS1,2}}$ compared to $V_{\text{REFTS}}$ | Default value, Sensor temperature is 60°C, T_SET = 111 | 49.6% | 50.1% | 50.5% | | | | Voltage ratio threshold hysteresis | Sensor temperature is 60°C, voltage increasing | | 1.1% | | | | | Output voltage at VREFT | Internally connected to VLDO2 | | 3.3 | | V | | | Output impedance of VREFT | | | 4 | | kΩ | | | Quiescent current into VBAT | Charging active | | | 25 | μA | | | Quiescent current into VBAT | Charging suspended | | | 150 | μA | | $V_{IL}$ | ENC input low voltage | | | | 0.4 | V | | $V_{IH}$ | ENC input high voltage | | 1.2 | | | V | | | ENC input current | Clamped on GND or 3.3V | | 0.01 | 0.1 | μA | | | Charge current derating starting temperature | Junction temperature increasing | | 100 | | °C | | | Charge current derating starting voltage | V <sub>SYSC</sub> decreasing | 6.7 | 7.3 | 7.6 | V | | | Overtemperature protection | | 125 | 140 | 150 | °C | | | Overtemperature hysteresis | | | 20 | | °C | ## 6.7 Electrical Characteristics - DC-DC Converters over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------|------------------------------------|------|------|-------|-----------| | DCDC1 - POWER | | • | • | | • | | | Output vo | oltage | Power save mode disabled | 5 | 5.05 | 5.125 | V | | Switch va | Illey current limit | T <sub>A</sub> = 25°C | 5500 | | | mA | | High-side | switch ON-resistance | | | 20 | | mΩ | | Low-side | switch ON-resistance | | | 20 | | $m\Omega$ | | Maximum | line regulation | | | 0.5% | | | | Maximum | load regulation | | | 0.5% | | | | Output au | uto-discharge resistance | | | 300 | 400 | Ω | | FB1 input | timpedance | V <sub>EN1</sub> = 1 | | 1 | | ΜΩ | | Shutdown | current into VSYS1 | V <sub>SYS1</sub> = 7.2 V, EN1 = 0 | | | 1 | μΑ | | DCDC1 - CONTR | OL | • | · | | | | | V <sub>IL</sub> EN1 input | t low voltage | | | | 0.4 | V | | V <sub>IH</sub> EN1 input | t high voltage | | 1.2 | | | V | ## **Electrical Characteristics - DC-DC Converters (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------|----------------------------------|------------------------------------|-----------|-------|------| | | EN1 input current | Clamped on GND or 3.3 V | 0.01 | 0.1 | μΑ | | | Overtemperature protection | | 140 | | °C | | | Overtemperature hysteresis | | 20 | | °C | | DCDC | C2 - POWER | | | | | | | Output voltage | Power save mode disabled | 3.3 3.333 | 3.383 | V | | | Switch valley current limit | T <sub>A</sub> = 25°C | 5500 | | mA | | | High-side switch ON-resistance | | 20 | | mΩ | | | Low-side switch ON-resistance | | 20 | | mΩ | | | Maximum line regulation | | 0.5% | | | | | Maximum load regulation | | 0.5% | | | | | Output auto-discharge resistance | | 300 | 400 | Ω | | | FB2 input impedance | V <sub>EN2</sub> = 1 | 1 | | МΩ | | | Shutdown current into VSYS2 | V <sub>SYS2</sub> = 7.2 V, EN2 = 0 | | 1 | μA | | DCDC | C2 - CONTROL | , | - | ' | | | $V_{IL}$ | EN2 input low voltage | | | 0.4 | V | | $V_{IH}$ | EN2 input high voltage | | 1.2 | | V | | | EN2 input current | Clamped on GND or 3.3 V | 0.01 | 0.1 | μA | | | Overtemperature protection | | 140 | | °C | | | Overtemperature hysteresis | | 20 | | °C | | DCDC | C3 - POWER | | | | | | | Feedback voltage | | 792 800 | 808 | mV | | | Switch valley current limit | T <sub>A</sub> = 25°C | 4200 | | mA | | | High-side switch ON-resistance | | 20 | | mΩ | | | Low-side switch ON-resistance | | 20 | | mΩ | | | Maximum line regulation | | 0.5% | | | | | Maximum load regulation | | 0.5% | | | | | Output auto-discharge resistance | | 300 | 400 | Ω | | | Leakage current into FB3 | | | 0.1 | μΑ | | | Shutdown current into VSYS3 | V <sub>SYS3</sub> = 7.2 V, EN3 = 0 | | 1 | μΑ | | DCDC | C3 - CONTROL | | | 1 | | | $V_{IL}$ | EN3 input low voltage | | | 0.4 | V | | $V_{IH}$ | EN3 input high voltage | | 1.2 | | V | | | EN3 input current | Clamped on GND or 3.3 V | 0.01 | 0.1 | μΑ | | | Overtemperature protection | | 140 | | °C | | | Overtemperature hysteresis | | 20 | | °C | ## 6.8 Electrical Characteristics - Linear Regulators over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------------------------|-------|-------|-----|------| | LD01 | | | | | | | Output voltage | I <sub>OUTLDO1</sub> = 1 mA | 4.90 | 4.95 | 5 | V | | LDO1 current limit | $T_A = 25$ °C | 30 | 50 | 120 | mA | | LDO1 maximum output current | DCDC1 active (bypass switch turned on), $V_{SYS} = 7.5 \text{ V}$ | | 120 | | mA | | Maximum line regulation | | | 0.5% | | | | Maximum load regulation | | | 0.5% | | | | FB_L1 input impedance | | | 1 | | МΩ | | Quiescent current into VSYS_L1 and VSYS_L2 | DCDC1 and DCDC2 are enabled | | | 35 | μΑ | | Overtemperature protection | | | 140 | | °C | | Overtemperature hysteresis | | | 20 | | °C | | LDO2 | | | | | | | Output voltage | I <sub>OUTLDO2</sub> = 1 mA | 3.233 | 3.267 | 3.3 | V | | LDO2 current limit | T <sub>A</sub> = 25°C | 30 | 50 | 120 | mA | | LDO2 maximum output current | DCDC2 active (bypass switch turned on), V <sub>SYS</sub> = 7.5 V | | 120 | | mA | | Maximum line regulation | | | 0.5% | | | | Maximum load regulation | | | 0.5% | | | | FB_L2 input impedance | | | 1 | | МΩ | | Quiescent current into VSYS_L2 and VSYS_L1 | DCDC1 and DCDC2 are enabled | | | 35 | μΑ | | Overtemperature protection | | | 140 | | °C | | Overtemperature hysteresis | | | 20 | | °C | ## 6.9 Electrical Characteristics - Load Switches over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|----------------------------------------|------|-----|------|--------| | FET1 | | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 1000 | | 1200 | mA | | Switch ON-resistance | | | | 120 | mΩ | | Output auto-discharge resistance | | | 800 | | Ω | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / µs | | Switch current limit - time-out | Multiplier set to 1, WTFET1 = 00 | 200 | | 250 | μs | | Switch current limit - time-out | Multiplier set to 4, WTFET1 = 01 | 800 | | 1000 | μs | | Switch current limit - time-out | Multiplier set to 8, WTFET1 = 10 | 1600 | | 2000 | μs | | Switch current limit - time-out | Multiplier set to 16, WTFET1 = 11 | 3200 | | 4000 | μs | | Leakage current into INFET1 | FET1 disabled, V <sub>FET1</sub> = 0 V | | 1 | | μΑ | | FET2 | | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 200 | | 240 | mA | | Switch ON-resistance | | | | 500 | mΩ | | Output auto-discharge resistance | | | 300 | | Ω | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / µs | | Switch current limit - time-out | Multiplier set to 1, WTFET2 = 00 | 200 | | 250 | μs | | Switch current limit - time-out | Multiplier set to 4, WTFET2 = 01 | 800 | | 1000 | μs | | Switch current limit - time-out | Multiplier set to 8, WTFET2 = 10 | 1600 | | 2000 | μs | | Switch current limit - time-out | Multiplier set to 16, WTFET2 = 11 | 3200 | | 4000 | μs | ## **Electrical Characteristics - Load Switches (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------------------------------|----------------------------------------|----------|-----|------|--------| | • | Shutdown current into INFET2 | FET2 disabled, V <sub>FET2</sub> = 0 V | | 5 | | μΑ | | | Reverse leakage current | FET disabled, VFET2 > INFET2 | | 10 | | μΑ | | ET3 | | | | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 3000 | | 3600 | mA | | | Switch ON-resistance | | | | 45 | mΩ | | | Output auto-discharge resistance | | | 300 | | Ω | | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / μs | | | Switch current limit - time-out | Multiplier set to 1, WTFET3 = 00 | 200 | | 250 | μs | | | Switch current limit - time-out | Multiplier set to 4, WTFET3 = 01 | 800 | | 1000 | μs | | | Switch current limit - time-out | Multiplier set to 8, WTFET3 = 10 | 1600 | | 2000 | μs | | | Switch current limit - time-out | Multiplier set to 16, WTFET3 = 11 | 3200 | | 4000 | μs | | | Leakage current into INFET3 | FET3 disabled, V <sub>FET3</sub> = 0 V | | 3 | | μΑ | | FET4 | | | <u> </u> | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 1000 | | 1200 | mA | | | Switch ON-resistance | | | | 80 | mΩ | | | Output auto-discharge resistance | | | 300 | | Ω | | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / µs | | | Switch current limit - time-out | Multiplier set to 1, WTFET4 = 00 | 200 | | 250 | μs | | | Switch current limit - time-out | Multiplier set to 4, WTFET4 = 01 | 800 | | 1000 | μs | | | Switch current limit - time-out | Multiplier set to 8, WTFET4 = 10 | 1600 | | 2000 | μs | | | Switch current limit - time-out | Multiplier set to 16, WTFET4 = 11 | 3200 | | 4000 | μs | | | Leakage current into INFET4 | FET4 disabled, V <sub>FET4</sub> = 0 V | | 1 | | μA | | FET5 | | | | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 1000 | | 1200 | mA | | | Switch ON-resistance | | | | 80 | mΩ | | | Output auto-discharge resistance | | | 300 | | Ω | | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / µs | | | Switch current limit - time-out | Multiplier set to 1, WTFET5 = 00 | 200 | | 250 | μs | | | Switch current limit - time-out | Multiplier set to 4, WTFET5 = 01 | 800 | | 1000 | μs | | | Switch current limit - time-out | Multiplier set to 8, WTFET5 = 10 | 1600 | | 2000 | μs | | | Switch current limit - time-out | Multiplier set to 16, WTFET5 = 11 | 3200 | | 4000 | μs | | | Leakage current into INFET5 | FET5 disabled, V <sub>FET5</sub> = 0 V | | 1 | | μA | | FET6 | | | | | | | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 1000 | | 1200 | mA | | | Switch ON-resistance | | | | 80 | mΩ | | | Output auto-discharge resistance | | | 300 | | Ω | | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | 1 | V / µs | | | Switch current limit - time-out | Multiplier set to 1, WTFET6 = 00 | 200 | | 250 | μs | | | Switch current limit - time-out | Multiplier set to 4, WTFET6 = 01 | 800 | | 1000 | μs | | | Switch current limit - time-out | Multiplier set to 8, WTFET6 = 10 | 1600 | | 2000 | μs | | | Switch current limit - time-out | Multiplier set to 16, WTFET6 = 11 | 3200 | | 4000 | μs | | | Leakage current into INFET6 | FET6 disabled, V <sub>FET6</sub> = 0 V | | 1 | | μA | | FET7 | | , 1210 - | | | | r | | | Overcurrent detect threshold | T <sub>A</sub> = 25°C | 1000 | | 1200 | mA | | | Switch ON-resistance | A | 1 | | 80 | mΩ | ## **Electrical Characteristics - Load Switches (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP MA | UNIT | |-----------------------------------------------|----------------------------------------|------|--------|--------| | Output auto-discharge resistance | | | 300 | Ω | | Maximum output voltage slew rate after turnon | | 0.1 | 0.5 | V / μs | | Switch current limit - time-out | Multiplier set to 1, WTFET7 = 00 | 200 | 25 | ) µs | | Switch current limit - time-out | Multiplier set to 4, WTFET7 = 01 | 800 | 100 | ) µs | | Switch current limit - time-out | Multiplier set to 8, WTFET7 = 10 | 1600 | 200 | ) µs | | Switch current limit - time-out | Multiplier set to 16, WTFET7 = 11 | 3200 | 400 | ) µs | | Leakage current into INFET7 | FET7 disabled, V <sub>FET7</sub> = 0 V | | 1 | μA | ### 6.10 Electrical Characteristics - Control over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------|----------------------------------------------------|-----|------|------|------| | SYST | EM - CONTROL | | | | | | | | VBATG, VACG, VSYSG, IRQ output low voltage | I <sub>VxxxGL</sub> = 1 mA | | 0.04 | 0.4 | V | | | VBATG, VACG, VSYSG, IRQ output leakage current | | | 0.01 | 0.4 | μΑ | | | STAT output low voltage | I <sub>STAT</sub> = 1 mA | | 0.04 | 0.4 | V | | | STAT output low voltage | I <sub>STAT</sub> = 5 mA | | | 0.6 | V | | | STAT output leakage current | | | 0.01 | 0.1 | μΑ | | | System undervoltage lockout threshold | V <sub>SYS</sub> voltage decreasing | 5.5 | 5.6 | 5.7 | V | | | System undervoltage lockout threshold hysteresis | | | 300 | | mV | | | LDO undervoltage lockout threshold | V <sub>SYS</sub> voltage decreasing | 4.4 | 4.6 | 4.7 | V | | | LDO undervoltage lockout threshold hysteresis | | | 300 | | mV | | V <sub>IL</sub> | SDA, SCL input low voltage | | | | 0.4 | V | | V <sub>IH</sub> | SDA, SCL input high voltage | | 1.2 | | | V | | | SDA, SCL input current | Clamped on GND or 3.3 V | | 0.01 | 0.3 | μΑ | | | SDA output low voltage | I <sub>SDA</sub> = 5 mA | | 0.04 | 0.4 | V | | AD - | CONVERTER | | | | | | | | ADC resolution | | | 10 | | Bits | | | Differential linearity error | | | ±1 | | LSB | | | Offset error | | | 1 | 5 | LSB | | | Offset error, voltage | | | | 12.7 | mV | | | Gain error | | | ±8 | | LSB | | | Sampling time | | | 150 | | μs | | | Conversion time | | | 20 | | μs | | | Wait time after enable | Time needed to stabilize the internal voltages | | | 10 | ms | | | Quiescent current, ADC enabled by I <sup>2</sup> C | includes current needed for I <sup>2</sup> C block | | 500 | | μΑ | | AD - | CONVERTER - MEASUREMENT RANGES | | | | | | | | Voltage on VAC | | 0 | | 17 | V | | | Battery voltage VBAT | | 0 | | 17 | V | | | Input current IAC | V <sub>ACP</sub> - V <sub>ACN</sub> is measured | 0 | | 33 | mV | | | Battery charge current IBAT | V <sub>SRP</sub> - V <sub>SRN</sub> is measured | 0 | | 40 | mV | | | DCDC1 output current IDCDC1 | | 0 | | 4 | Α | | | DCDC2 output current IDCDC2 | | 0 | | 4 | Α | ## **Electrical Characteristics - Control (continued)** over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|-----|-----|------| | DCDC3 output current IDCDC3 | | 0 | | 4 | Α | | FET1 output current IFET1 | | 0 | | 1.1 | Α | | FET2 output current IFET2 | | 0 | | 220 | mA | | FET3 output current IFET3 | | 0 | | 3.3 | Α | | FET4 output current IFET4 | | 0 | | 1.1 | Α | | FET5 output current IFET5 | | 0 | | 1.1 | Α | | FET6 output current IFET6 | | 0 | | 1.1 | Α | | FET7 output current IFET7 | | 0 | | 1.1 | Α | | AD - CONVERTER - SIGNAL CONDITIONING | | | | | | | Voltage sense error referenced to maximum value | | | | 2% | | | Current sense error referenced to maximum value for IAC and IBAT | | 20% | | | | | Current sense error referenced to maximum value for DC-DC converter currents | Measurements at VSYS > 7.2 V, low side switch duty cycle at DCDC1-3 > 30% | side 15% | | | | | Current sense error referenced to maximum value for load switch currents | | | | 10% | | # 6.11 Timing Requirements - I<sup>2</sup>C Interface over recommended free-air temperature range and over recommended input voltage range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |--------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------|-----|------|------| | | | Standard-mode | | 100 | kHz | | f <sub>(SCL)</sub> SCL clock frequency | | Fast-mode | | 400 | kHz | | | SCL clock frequency | Fast-mode Plus | | 1000 | kHz | | | | High-speed mode, C <sub>b</sub> – 100 pF maximum | | 3.4 | MHz | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | | 1.7 | MHz | | | | Standard-mode | 4.7 | | μs | | Bus free time between a STOP and START condition | Fast-mode | 1.3 | | μs | | | | and Cryster containen | Fast-mode Plus | 0.5 | | μs | | | Standard-mode | 4 | | μs | | | | Hold time (repeated) START | Fast-mode | 600 | | ns | | | condition | Fast-mode Plus | 260 | | ns | | | | High-speed mode | 160 | | ns | | | | Standard-mode | 4.7 | | μs | | | t <sub>LOW</sub> LOW period of the SCL clock | Fast-mode | 1.3 | | μs | | $t_{LOW}$ | | Fast-mode Plus | 0.5 | | μs | | | | High-speed mode, C <sub>b</sub> – 100 pF maximum | 160 | | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 320 | | ns | | | | Standard-mode | 4 | | μs | | | HIGH period of the SCL clock | Fast-mode | 600 | | ns | | t <sub>HIGH</sub> | | Fast-mode Plus | 260 | | ns | | | | High-speed mode, C <sub>b</sub> – 100 pF maximum | 60 | | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 120 | | ns | <sup>(1)</sup> All values referred to $V_{IH}$ min and $V_{IH}$ max levels. <sup>(2)</sup> For bus line loads C<sub>b</sub> from 100 pF to 400 pF, the timing parameters must be linearly interpolated. # Timing Requirements - I<sup>2</sup>C Interface (continued) over recommended free-air temperature range and over recommended input voltage range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------|------|----------| | | | Standard-mode | 4.7 | | μs | | | Setup time for a repeated | Fast-mode | 600 | | ns | | | START condition | Fast-mode Plus | 260 | | ns | | | | High-speed mode | 160 | | ns | | | | Standard-mode | 250 | | ns | | | B | Fast-mode | 100 | | ns | | t <sub>SU; DAT</sub> Data | Data setup time | Fast-mode Plus | 50 | | ns | | | | High-speed mode | 10 | | ns | | | | Standard-mode | 1 | 3450 | ns | | | | Fast-mode | 1 | 900 | ns | | HD; DAT | Data hold time | Fast-mode Plus | 1 | | ns | | , | | High-speed mode, C <sub>b</sub> – 100 pF maximum | 1 <sup>(3)</sup> | 70 | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 1 (3) | 150 | ns | | | | Standard-mode | | 1000 | ns | | | | Fast-mode | 20 | 300 | ns | | $t_{rCL}$ | Rise time of SCL signal | Fast-mode Plus | | 120 | ns | | IOL | S | High-speed mode, C <sub>b</sub> – 100 pF maximum | 10 | 40 | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 20 | 80 | ns | | | | Standard-mode | | 1000 | ns | | t <sub>rCL1</sub> I | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | Fast-mode | 20 | 300 | ns | | | | Fast-mode Plus | | 120 | ns | | | | High-speed mode, C <sub>B</sub> – 100 pF maximum | 10 | 80 | ns | | | | High-speed mode, C <sub>B</sub> – 400 pF maximum <sup>(2)</sup> | 20 | 160 | ns | | | | Standard-mode | | 300 | ns | | | | Fast-mode | 20 × (V <sub>DD</sub> / 5.5 V) | 300 | ns | | $t_{fCL}$ | Fall time of SCL signal | Fast-mode Plus | $20 \times (V_{DD} / 5.5 \text{ V})$ | 120 | ns | | ICL | | High-speed mode, C <sub>b</sub> – 100 pF maximum | 10 | 40 | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 20 | 80 | ns | | | | Standard-mode | | 1000 | ns | | | | Fast-mode | 20 | 300 | ns | | t <sub>rDA</sub> | Rise time of SDA signal | Fast-mode Plus | | 120 | ns | | TDA | The time of object signal | High-speed mode, C <sub>b</sub> – 100 pF maximum | 10 | 80 | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 20 | 160 | ns | | | Fall time of SDA signal | Standard-mode | 25 | 300 | ns | | | | Fast-mode | 20 × (V <sub>DD</sub> / 5.5 V) | 300 | ns | | + | | Fast-mode Plus | $20 \times (V_{DD} / 5.5 \text{ V})$ | 120 | ns | | fDA | | High-speed mode, C <sub>b</sub> – 100 pF maximum | 10 | 80 | ns | | | | High-speed mode, C <sub>b</sub> – 400 pF maximum <sup>(2)</sup> | 20 | 160 | ns | | | | Standard-mode | 4 | 100 | | | | Setup time for STOP condition | Fast-mode | 600 | | μs | | t <sub>SU; STO</sub> | | Fast-mode Plus | 260 | | ns | | | | | | | ns | | C <sub>b</sub> | Capacitive load for SDA and | High-speed mode | 160 | 400 | ns<br>pF | <sup>(3)</sup> A device must internally provide a data hold time to bridge the undefined part between $V_{IH}$ and $V_{IL}$ of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time. Figure 1. Serial Interface Timing Diagram # 6.12 Typical Characteristics ## **Table of Graphs** | | | FIGURE | |---------------------|-------------------------------------------------------|-----------| | | vs Output Current, DCDC1, V <sub>OUT</sub> = 5 V | Figure 2 | | | vs Output Current, DCDC2, V <sub>OUT</sub> = 3.3 V | Figure 3 | | | vs Output Current, DCDC3, V <sub>OUT</sub> = 1 V | Figure 4 | | Efficiency | vs Output Current, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 5 | | Efficiency | vs Output Current, DCDC3, V <sub>OUT</sub> = 1.8 V | Figure 6 | | | vs Output Current, DCDC3, V <sub>OUT</sub> = 3.3 V | Figure 7 | | | vs Output Current, DCDC3, V <sub>OUT</sub> = 4 V | Figure 8 | | | vs Output Current, DCDC3, V <sub>OUT</sub> = 5 V | Figure 9 | | Efficiency | vs Output Current, Charger, V <sub>OUT</sub> = 8.4 V | Figure 10 | | Liliciency | vs Output Current, Charger, V <sub>OUT</sub> = 12.6 V | Figure 11 | | | vs Input Voltage, DCDC1, V <sub>OUT</sub> = 5 V | Figure 12 | | | vs Input Voltage, DCDC2, V <sub>OUT</sub> = 3.3 V | Figure 13 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 1 V | Figure 14 | | Efficiency | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 15 | | Liliciency | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 1.8 V | Figure 16 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 3.3 V | Figure 17 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 4 V | Figure 18 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 5 V | Figure 19 | | | vs Battery Voltage, Charger, I <sub>OUT</sub> = 1 A | Figure 20 | | Efficiency | vs Battery Voltage, Charger, I <sub>OUT</sub> = 2 A | Figure 21 | | Liliciency | vs Battery Voltage, Charger, I <sub>OUT</sub> = 3 A | Figure 22 | | | vs Battery Voltage, Charger, I <sub>OUT</sub> = 4 A | Figure 23 | | | vs Output Current, DCDC1, V <sub>OUT</sub> = 5 V | Figure 24 | | | vs Output Current, DCDC2, V <sub>OUT</sub> = 3.3 V | Figure 25 | | Switching frequency | vs Output Current, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 26 | | Switching frequency | vs Input Voltage, DCDC1, V <sub>OUT</sub> = 5 V | Figure 27 | | | vs Input Voltage, DCDC2, $V_{OUT} = 3.3 \text{ V}$ | Figure 28 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 29 | ## **Typical Characteristics (continued)** ## **Table of Graphs (continued)** | | | FIGURE | |-------------------------|-----------------------------------------------------|-----------| | | vs Output Current, DCDC1, V <sub>OUT</sub> = 5 V | Figure 30 | | | vs Output Current, DCDC2, V <sub>OUT</sub> = 3.3 V | Figure 31 | | Inductor current ripple | vs Output Current, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 32 | | | vs Input Voltage, DCDC1, V <sub>OUT</sub> = 5 V | Figure 33 | | | vs Input Voltage, DCDC2, V <sub>OUT</sub> = 3.3 V | Figure 34 | | | vs Input Voltage, DCDC3, V <sub>OUT</sub> = 1.35 V | Figure 35 | Submit Documentation Feedback Submit Documentation Feedback Submit Documentation Feedback # 7 Detailed Description ## 7.1 Overview The TPS65090A is a single-chip power management IC for portable applications consisting of a battery charger with power path management for a dual or triple Li-lon or Li-Polymer cell battery pack, three step-down converters, two always-on LDOs, and seven load switches with independent inputs. ## 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Always On LDOs As soon as a valid voltage at VSYS is applied, the LDOs start operating and providing a regulated output voltage at each of them. If DCDC1 is started, the output of the DCDC1 converter will be connected to the output of LDO1 with an internal bypass switch to ensure seamless transition. Finally, LDO1 will stop operating. LDO1 will restart when the voltage at its output drops below its regulation voltage. In this case, both outputs will be disconnected from each other. There will be no current flowing backward from the LDO1 output to the DCDC1 output. The same function is implemented for DCDC2 and LDO2. #### 7.3.2 Power Path Control The device automatically switches adapter or battery power to the system load. The battery is connected to the system by default during power up or if the adapter power is not available. As soon as a valid voltage is detected on VACS and the voltage at VAC is higher than the battery voltage, the battery is disconnected and the AC power path switches controlled through the pins ACG and ACS are turned on. The system is powered through the adapter input. If the voltage on VACS is higher than the overvoltage protection threshold the AC power path switches are turned off or not turned on to protect the system from damage. Any voltage on VACS lower than the input undervoltage lockout (UVLO) threshold voltage will cause the AC power path switches to be off. To protect the device and the system against reverse voltage additional external components are required to protect the pins VAC, VACS ACG and ACS which would be exposed to the reverse voltage. See the EVM documentation SLVU778 for more details. In case the maximum adapter output current is not high enough to supply the complete system, the system can be powered through the adapter and the battery at the same time. If the adapter current is limited, the adapter voltage will drop to the battery voltage level and the backgate diode of the battery switch will conduct current. To minimize the losses in this mode of operation, the battery switch is turned on. To detect whether there is still a power source connected at the AC input, the AC power path switches are turned off every 0.5 s for a few milliseconds. While the AC power path switches are off, VAC is discharged through a 1-k $\Omega$ resistor to GND. If the voltage at VACS did not drop below the input UVLO threshold voltage, the AC power path switches are turned on again to allow the power source connected to the AC input to supply the system again. ### 7.3.3 Supply Status Outputs The status of the power supply is indicated through the status pins VACG, VBATG and VSYSG. All pins are open-drain outputs and need a pullup resistor to the respective logic supply voltage they are connected to. VACG will be high if a voltage is detected at VAC and VACS which is in a useable window. This means the voltage detected at VACS must be lower than the overvoltage threshold and it must be higher than the input UVLO threshold voltage. Also, the voltage at VAC must be higher than battery voltage. If no battery is connected, the minimum voltage is above the UVLO threshold. VSYSG will be high as soon as the system voltage, detected at VSYS\_L1 and VSYS\_L2, is above its undervoltage thresholds. VBATG will be high if the voltage detected at FBC is between the minimum and the maximum voltage for battery good detection and the differential voltage $V_{SRN}$ - $V_{VBAT}$ is lower than 20 mV. This indicates that the battery discharge current is not exceeding the programmed maximum level. ### 7.3.4 Charger Charging can be enabled by using the ENC pin or by programming the respective register through I<sup>2</sup>C. The charger will then start working when VACG is detected. If the battery is completely charged or charging has been terminated for any other reason, the charger will stay idle. Charging can be restarted by disabling the charger and enabling it again. As soon as the charger is enabled it starts with battery detection as shown in Figure 36. If no battery or a battery short is detected the charger will continue with battery detection. If the battery is detected it will start charging. ### **Feature Description (continued)** Figure 36. Battery Detection The charger controls a low constant-charge current during a precharge phase when the battery is at a very low voltage and must be recovered. The charger controls a high fast-charge current if the battery voltage is greater than the low voltage threshold and less than the charge termination voltage. If the battery voltage has reached the charge termination voltage, the charger controls this voltage until the charge current has decayed below the charge termination threshold or the fast-charge safety timer has timed out. Precharge current and charge termination current are either 10% of the programmed fast-charge current if the fast-charge current is set to 1 A or higher. Otherwise they will be controlled to 100 mA. A complete charging cycle is shown in Figure 37. ### **Feature Description (continued)** Figure 37. Charging Cycle To support charging with weak power sources, the charger stays in operation even if it cannot control the charge current at the programmed level. For this operating condition, the charge termination based on low charge current can be turned off by programming the respective register. The fast-charge safety timer is programmed to its lowest value by default. The time-out time can be increased by programming higher values in the respective registers. It cannot be turned off. All charge currents are defined depending on the current sense resistor connected between the pins SRN and SRP. The maximum fast-charge current generates a 40 mV voltage drop across this resistor. All other currents are lower. The charge termination voltage is defined by a resistive voltage divider connected between battery, feedback input of the charger (FBC), and GND. The maximum voltage at FBC which is controlled is typically 2.1 V. The charger has also inputs to measure the battery cell temperature. It supports using two different temperature sensors which can be placed at different locations in the battery pack. For more details on the temperature sensing circuit, refer to *Application and Implementation*. For biasing the temperature sense resistor networks and the internal comparator reference the voltage at the VREFT pin is used. It is turned off if the charger is disabled. Charge current and charge termination voltage can be programmed to lower than the maximum values using the digital interface. They are also controlled and forced to lower values depending on the measured battery cell temperature. The respective values for the five different temperature regions can be programmed in the charge control registers (CG\_CTRLx) using the digital interface. Default settings for temperature thresholds and the respective fast-charge current and charge termination voltages are defined according to JEITA recommendations ### **Feature Description (continued)** for multicell battery packs. The definitions for the thresholds and temperature zones are shown in Figure 38. Figure 38 also shows the default values for temperature thresholds, charge current and charge termination voltage, which are programmed in TPS65090A. The optional values which can be programmed through the digital interface, can be found in *Electrical Characteristics*. The actual temperature zones the charger operates in, can be read out from the charge status register CG\_STATUS1. Figure 38. JEITA Charging Profile If the adapter current measured with a sense resistor between the pins ACN and ACP exceeds its programmed value or the adapter voltage measured at VACS drops below a certain level (typically 7 V, see *Electrical Characteristics*) the charge current is reduced automatically to avoid an overload condition of the AC adapter and an undervoltage condition for the system. The charge current is also reduced if the charger temperature measured in the IC is exceeding 100°C. The charger indicates its current status of operation in two ways. One is the STAT output pin which can be used to drive an LED. The STAT pin can have three different states as described in Table 1. To get details about the current state of charging the charging status register CG\_STATUS1 can be read. **Table 1. Charger Status Pin STAT** | CHARGING STATE | STAT PIN STATE | |------------------------------------------------------------------------------------------|----------------------| | Charging complete<br>Sleep mode<br>Charging disabled | HIGH | | Charging in progress (including recharging) | LOW | | Charging suspended<br>No battery detected<br>Safety timer fault (precharge, fast-charge) | Blinking with 0.5 Hz | A status change from charging suspended to charging active and back sets the interrupt CGACT and charging completed sets the interrupt CGCPL. Both interrupts can be masked. If not masked, they will trigger IRQ pin to go low when they are set. #### 7.3.5 DC-DC Converters The built in DC-DC converters are completely integrated except the required passive components. To maintain high efficiency, they are implemented as synchronous step-down converters. At medium and heavy loads they are operating in a PWM mode. As soon as the inductor current gets discontinuous, which means that the output current gets lower than half of the inductor ripple current the converters enter Power Save Mode. In Power Save Mode the switching frequency decreases linearly with the load current maintaining high efficiency. The transition into and out of Power Save Mode happens within the entire regulation scheme and is seamless in both directions. All DC-DC converters can be enabled using their ENx pins. If they should be enabled using the digital interface the enable pin function can be masked in the DCDCx\_CTRL register. If masked enable only works by writing a 1 to the EN bit in the DCDCx\_CTRL register. As soon as the output voltage reaches 80% of the input voltage, the power good register bit for this converter is set to 1. If the output voltage drops below this threshold the power good bit is set back to 0. The start-up of the converter is controlled by an internal soft-start to make sure the output voltage is built up smoothly and the inrush current during start-up is kept at minimum. All converters are current limited. The current limit is controlling the maximum output current. If the current limit is controlling the converter its respective OLDCDCx interrupt bits are set to 1. The OLDCDCx interrupt bits can be masked. If not masked, they will trigger IRQ pin to go low when they are set. To make sure that the output voltage of the DC-DC converters is decreasing fast to a safe low value a built in output auto-discharge function can be enabled using the ADENDCDC bit in the respective DCDCx\_CTRL register. If enabled, the output capacitors are actively discharged as soon as the converter is disabled. While the converter is enabled, its output discharge circuit is off to save power. #### 7.3.6 Load Switches Load switches are turned on using the digital control interface by writing 1 in the ENFETx bit of their load switch control register FETx\_CTRL. They cannot be enabled before DCDC1 and DCDC2 have been started and their output voltage is above their power good level. If DCDC1 or DCDC2 will be disabled, load switches will be immediately disabled as well and enabled if both DC-DC converters are enabled again. After being turned on, the output voltage of the load switch is ramped up with a controlled slope (<1 V / $\mu$ s) . The current limit is active during that time and does not allow the current to overshoot. This means the slope can be slower if controlled by the current limit. After being turned on, a timer is started. If the timer terminates, the output voltage must have reached the input voltage. Otherwise, the load switch is turned off again expecting an overload condition. The minimum value of the timer is 200 µs. This timer is used as well if the load switch control limits the current. The timer can be extended through the digital control interface using 4 steps (max factor 16 up to 3 ms). If the load switch has been turned off by this safety timer, the load switch can only been turned on again by reprogramming its ENFETx bit to 1 again. As soon as the output voltage reaches 80% of the input voltage, the power good register bit for this load switch is set to 1. If the output voltage drops below this threshold, the power good bit is set back to 0. All load switches are current limited. The current limit is regulating the maximum output current. A temperature sensor can trigger the turnoff of the load switch as well. If the current limit is controlling the switch, their respective OLFETx interrupt bits are set to 1. The OLFETx interrupt bits can be masked. If not masked, they will trigger IRQ pin to go low when they are set. To make sure that a voltage on the output of FET2 is not supplying its input while turned off, it is reverse-current protected. This feature is only available at FET2 to support controlling circuit blocks which can get power from an external source while the system is turned off, like HDMI. To make sure that the output voltage of the load switches is decreasing fast to a safe low value, a built-in output auto-discharge function can be enabled using the ADENFETx bit in the respective FETx\_CTRL register. If enabled, the output capacitors are actively discharged as soon as the load switch is disabled. While the load switch is enabled, its output discharge circuit is off to save power. #### 7.3.7 ADC Analog-to-digital conversion is controlled according to the flow chart shown in Figure 39. After enabling the ADC, the channel which should be measured must be defined in the ADC control register. Analog-to-digital conversion is started by writing the start command in the ADC register. As soon as conversion is finished, ADEOC is set to 1 and the data is available in the ADOUT registers. Figure 39. Analog-to-Digital Conversion #### 7.3.8 Protection The device has 2 built-in undervoltage detectors. If the system voltage is not high enough to safely operate the DC-DC converters, they are shut down with the higher undervoltage threshold which also sets VSYSG high as soon as the system voltage has increased above this threshold. In this condition, the LDOs are still on to supply the internal control circuitry. If the system voltage further decreases and hits the second lower undervoltage threshold, the LDOs are turned off as well and the internal control circuit is disabled. The control circuit is reset and restarted if the supply voltage increases above the lower undervoltage threshold. The device has a built-in temperature sensor which monitors the internal IC temperature. If the temperature exceeds the programmed threshold (see *Electrical Characteristics*), the device stops operating. As soon as the IC temperature has decreased below the programmed threshold, it starts operating again. There is a built-in hysteresis to avoid unstable operation at IC temperatures at the overtemperature threshold. ### 7.3.9 Interrupts The device monitors several internal states of power path, charger, DC-DC converters, and load switches. If any of those states changes, an interrupt can be asserted. By default, all states are masked, so any state which should generate an interrupt must be unmasked. If an unmasked state changes, it will generate an interrupt, which means the output impedance of the IRQ pin will go low, and if properly connected, the voltage will go low. What has caused the interrupt can be read out from the interrupt status registers IRQ1 and IRQ2. The interrupt will be cleared by writing a zero to the IRQ bit in the interrupt status register IRQ1. The content of the status registers are refreshed only after an interrupt has occurred. #### 7.4 Device Functional Modes The TPS65090A is designed with two LDOs that have a fixed voltage and are 'always on'. It is also designed with two fixed-voltage converters. Using external feedback resistors, a third DC-DC converter can be programmed to any voltage within the range of 1 V to 5 V. The devices also has seven load switches (one system voltage switch, one 5-V switch, and five 3.3-V switches) that can be connected as needed by the end application. ## 7.5 Programming #### 7.5.1 I<sup>2</sup>C Interface I<sup>2</sup>C is a 2-wire serial interface developed by NXP (formerly Philips Semiconductor) (see I<sup>2</sup>C-Bus Specification and user manual, Rev 4, 13 February 2012). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open-drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device. TPS6509x works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps), fast-mode (400 kbps), and high-speed mode (up to 3.4 Mbps in write mode). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents are loaded when voltage is applied to TPS6509x higher than the UVLO threshold. The I<sup>2</sup>C interface is running from an internal oscillator that is automatically enabled when there is an access to the interface. The data transfer protocol for standard and fast modes is exactly the same, therefore, they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to as H/S-mode. The TPS6509x supports 7-bit addressing; 10-bit addressing and general call address are not supported. The default device address is set to 1001000. The 2 LSB bits of the address are factory programmable. Contact TI about availability of different default device addresses. All registers are set to their default value when the supply voltage is below the UVLO threshold. ## 7.5.1.1 F/S-Mode Protocol The master initiates data transfer by generating a START condition. The START condition is when a high-to-low transition occurs on the SDA line while SCL is high, see Figure 40. All I<sup>2</sup>C-compatible devices should recognize a START condition. ## **Programming (continued)** The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse, see Figure 41. All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an *acknowledge*, see Figure 42, by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that the communication link with a slave has been established. The master generates further SCL cycles to either transmit data to the slave (R/W bit = 0) or receive data from the slave (R/W bit = 1). In either case, the receiver must acknowledge the data sent by the transmitter. An acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a STOP condition by pulling the SDA line from low to high while the SCL line is high, see Figure 40. This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the STOP condition. Upon the receipt of a STOP condition, all devices know that the bus is released, and they wait for a START condition followed by a matching address Attempting to read data from register addresses not listed in this section results in FFh being read out. #### 7.5.1.2 H/S-Mode Protocol When the bus is idle, both SDA and SCL lines are pulled high by the pullup devices. The master generates a start condition followed by a valid serial byte containing HS master code 00001XXX. This transmission is made in F/S-mode at no more than 400 Kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4-Mbps operation. The master then generates a repeated START condition (a repeated START condition has the same timing as the START condition). After this repeated START condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4 Mbps are allowed. A STOP condition ends the HS-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a STOP condition, repeated START conditions are used to secure the bus in HS-mode. Trying to read data from register addresses not listed in this section results in FFh being read out. Figure 40. START and STOP Conditions Figure 41. Bit Transfer on the I<sup>2</sup>C-Bus ## **Programming (continued)** Figure 42. Acknowledge on the I<sup>2</sup>C-Bus Figure 43. Bus Protocol Figure 44. I<sup>2</sup>C Interface WRITE to in F/S Mode ## **Programming (continued)** Figure 45. I<sup>2</sup>C Interface READ from in F/S Mode Submit Documentation Feedback # 7.6 Register Maps # Table 2. IRQ1 Register Address: 0x00 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |---------|--------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|-----------|-------|------|-----|--|--|--| | OLDCDC2 | OLDCDC1 | CGCPL | CGACT | VBATG | VSYSG | VACG | IRQ | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | r | r | r | r | r | r | r | r/w | | | | | OLDCDC2 | Overload on DCDC2, IRQ on change to 1, cleared on interrupt clear 0: normal operation 1: overload | | | | | | | | | | | OLDCDC1 | Overload on DCDC<br>0: normal operation<br>1: overload | c1, IRQ on change to<br>n | o 1, cleared on interr | upt clear | | | | | | | | CGCPL | Charging completed, IRQ on change to 1, cleared on interrupt clear 0: charging not completed 1: charging completed | | | | | | | | | | | CGACT | Charging status, in 0: charging suspen 1: charging active | | | | | | | | | | | VBATG | VBAT status, interr<br>0: VBAT not availa<br>1: VBAT available | ble | | | | | | | | | | VSYSG | VSYS status, interr<br>0: VSYS not availa<br>1: VSYS available | ble | | | | | | | | | | VACG | VAC status, interrupt on change 0: VAC not available 1: VAC available and useable | | | | | | | | | | | IRQ | Interrupt 0: interrupt cleared 1: interrupt asserted | | | | | | | | | | # Table 3. IRQ2 Register Address: 0x01 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |---------|--------------------------------------------------------------------------------------------------|----------------------|-----------------------|------------|--------|--------|---------|--|--|--| | OLFET7 | OLFET6 | OLFET5 | OLFET4 | OLFET3 | OLFET2 | OLFET1 | OLDCDC3 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | r | r | r | r | r | r | r | r | | | | | OLFET7 | Overload on FET7, IRQ on change to 1, cleared on interrupt clear 0: normal operation 1: overload | | | | | | | | | | | OLFET6 | Overload on FET6,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | t clear | | | | | | | | OLFET5 | Overload on FET5,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | t clear | | | | | | | | OLFET4 | Overload on FET4,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | t clear | | | | | | | | OLFET3 | Overload on FET3,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | t clear | | | | | | | | OLFET2 | Overload on FET2,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | t clear | | | | | | | | OLFET1 | Overload on FET1,<br>0: normal operation<br>1: overload | IRQ on change to 1 | , cleared on interrup | ot clear | | | | | | | | OLDCDC3 | Overload on DCDC<br>0: normal operation<br>1: overload | C3, IRQ on change to | 1, cleared on interr | rupt clear | | | | | | | # Table 4. IRQ1MASK Register Address: 0x02 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |-------------|--------------------------------------------------|----------------------|-----------|-----------|-----------|----------|----------| | OLDCDC2MASK | OLDCDC1MASK | CGCPLMASK | CGACTMASK | VBATGMASK | VSYSGMASK | VACGMASK | reserved | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | r/w r | | OLDCDC2MASK | Enable overload on<br>0: disabled<br>1: enabled | DCDC2 interrupt | | | | | | | OLDCDC1MASK | Enable overload on<br>0: disabled<br>1: enabled | DCDC1 interrupt | | | | | | | CGCPLMASK | Enable charging co<br>0: disabled<br>1: enabled | mpleted status inter | rupt | | | | | | CGACTMASK | Enable charging sta<br>0: disabled<br>1: enabled | atus interrupt | | | | | | | VBATGMASK | Enable VBAT statu<br>0: disabled<br>1: enabled | s interrupt | | | | | | | VSYSGMASK | Enable VSYS statu<br>0: disabled<br>1: enabled | s interrupt | | | | | | | VACGMASK | Enable VAC status<br>0: disabled<br>1: enabled | interrupt | | | | | | | reserved | | | | | | | | # Table 5. IRQ2MASK Register Address: 0x03 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |-------------|-------------------------------------------------|-----------------|------------|------------|------------|------------|-------------| | OLFET7MASK | OLFET6MASK | OLFET5MASK | OLFET4MASK | OLFET3MASK | OLFET2MASK | OLFET1MASK | OLDCDC3MASK | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | r/w | OLFET7MASK | Enable overload on 0: disabled 1: enabled | FET7 interrupt | | | | | | | OLFET6MASK | Enable overload on<br>0: disabled<br>1: enabled | FET6 interrupt | | | | | | | OLFET5MASK | Enable overload on<br>0: disabled<br>1: enabled | FET5 interrupt | | | | | | | OLFET4MASK | Enable overload on<br>0: disabled<br>1: enabled | FET4 interrupt | | | | | | | OLFET3MASK | Enable overload on<br>0: disabled<br>1: enabled | FET3 interrupt | | | | | | | OLFET2MASK | Enable overload on 0: disabled 1: enabled | FET2 interrupt | | | | | | | OLFET1MASK | Enable overload on 0: disabled 1: enabled | FET1 interrupt | | | | | | | OLDCDC3MASK | Enable overload on 0: disabled 1: enabled | DCDC3 interrupt | | | | | | # Table 6. CG\_CTRL0 Register Address: 0x04 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|---------|-----| | reserved | IBATSET | IACSET | FASTTIME[2] | FASTTIME[1] | FASTTIME[0] | ENCMASK | ENC | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | r | r/w | reserved | | | | | | | | | IBATSET | Maximum battery d<br>0: 100% of program<br>1: 90% of program | nmed current | | | | | | | IACSET | Maximum adapter of 0: 100% of program 1: 90% of program | nmed current | | | | | | | FASTTIME[2:0] | Fast-charge safety<br>000: 2 hrs<br>001: 3 hrs<br>010: 4 hrs<br>011: 5 hrs<br>100: 6 hrs<br>101: 7 hrs<br>110: 8 hrs<br>111: 10 hrs | timer | | | | | | | ENCMASK | Enable external cha<br>0: external control of<br>1: external control of | off | | | | | | | ENC | Enable charger<br>0: disabled<br>1: enabled | | | | | | | # Table 7. CG\_CTRL1 Register Address: 0x05 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|-------------|-------------|-------------|--|--| | T1_SET[2] | T1_SET[1] | T1_SET[0] | T01_VSET[1] | T01_VSET[0] | T01_ISET[2] | T01_ISET[1] | T01_ISET[0] | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | r/w | | | T1_SET[2:0] | Temperature threshold for T1 000: -10°C (for a default NTC resistor network) 001: 0°C (for a default NTC resistor network) 010: 10°C (for a default NTC resistor network) 010: 10°C (for a default NTC resistor network) 011: 15°C (for a default NTC resistor network) 100: 40°C (for a default NTC resistor network) 101: 45°C (for a default NTC resistor network) 110: 50°C (for a default NTC resistor network) 111: 60°C (for a default NTC resistor network) | | | | | | | | | | T01_VSET[1:0] | Charge termination<br>00: 2.0 V<br>01: 2.05 V<br>10: 2.075 V<br>11: 2.1 V | feedback voltage fo | r T01 temperature ra | ange | | | | | | | T01_ISET[2:0] | 000: 0% of resistor<br>001: 25% of resisto<br>010: 37.5% of resist<br>011: 50% of resist<br>100: 62.5% of resist<br>101: 75% of resist<br>110: 87.5% of resis | ge current for T01 te<br>programmed current<br>or programmed current | t int rent rent rent rent rent | | | | | | | ## Table 8. CG\_CTRL2 Register Address: 0x06 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------|-------------|-------------|-------------| | T2_SET[2] | T2_SET[1] | T2_SET[0] | T12_VSET[1] | T12_VSET[0] | T12_ISET[2] | T12_ISET[1] | T12_ISET[0] | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | r/w | T2_SET[2:0] | 001: 0°C (for a defa<br>010: 10°C (for a de<br>011: 15°C (for a de<br>100: 40°C (for a de<br>101: 45°C (for a de<br>110: 50°C (for a de | nold for T2 efault NTC resistor nault NTC resistor net fault | work) etwork) etwork) etwork) etwork) etwork) etwork) | | | | | | T12_VSET[1:0] | Charge termination<br>00: 2.0 V<br>01: 2.05 V<br>10: 2.075 V<br>11: 2.1 V | feedback voltage fo | r T12 temperature ra | ange | | | | | T12_ISET[2:0] | 000: 0% of resistor<br>001: 25% of resisto<br>010: 37.5% of resisto<br>011: 50% of resisto<br>100: 62.5% of resisto<br>101: 75% of resisto<br>110: 87.5% of resis | ge current for T12 te<br>programmed curren<br>or programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre | t int rent rent rent rent rent | | | | | # Table 9. CG\_CTRL3 Register Address: 0x07 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------|-------------|-------------|-------------| | T3_SET[2] | T3_SET[1] | T3_SET[0] | T23_VSET[1] | T23_VSET[0] | T23_ISET[2] | T23_ISET[1] | T23_ISET[0] | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | r/w | T3_SET[2:0] | 001: 0°C (for a defa<br>010: 10°C (for a de<br>011: 15°C (for a de<br>100: 40°C (for a de<br>101: 45°C (for a de<br>110: 50°C (for a de | nold for T3 efault NTC resistor nault NTC resistor net fault NTC resistor net fault NTC resistor ne | work) etwork) etwork) etwork) etwork) etwork) etwork) | | | | | | T23_VSET[1:0] | Charge termination<br>00: 2.0 V<br>01: 2.05 V<br>10: 2.075 V<br>11: 2.1 V | feedback voltage fo | r T23 temperature ra | ange | | | | | T23_ISET[2:0] | 000: 0% of resistor<br>001: 25% of resisto<br>010: 37.5% of resisto<br>011: 50% of resisto<br>100: 62.5% of resisto<br>101: 75% of resisto<br>110: 87.5% of resis | ge current for T23 te<br>programmed curren<br>or programmed curre<br>stor programmed curre<br>stor programmed curre<br>or programmed curre<br>or programmed curre<br>tor programmed curre | t ' nt rent nt rent rent | | | | | ## Table 10. CG\_CTRL4 Register Address: 0x08 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------|-------------|-------------|-------------| | T4_SET[2] | T4_SET[1] | T4_SET[0] | T34_VSET[1] | T34_VSET[0] | T34_ISET[2] | T34_ISET[1] | T34_ISET[0] | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | r/w | T4_SET[2:0] | 001: 0°C (for a defa<br>010: 10°C (for a de<br>011: 15°C (for a de<br>100: 40°C (for a de<br>101: 45°C (for a de<br>110: 50°C (for a de | nold for T4 efault NTC resistor nault NTC resistor net fault NTC resistor net fault NTC resistor ne | work) etwork) etwork) etwork) etwork) etwork) etwork) | | | | | | T34_VSET[1:0] | Charge termination<br>00: 2.0 V<br>01: 2.05 V<br>10: 2.075 V<br>11: 2.1 V | feedback voltage fo | r T34 temperature ra | ange | | | | | T34_ISET[2:0] | 000: 0% of resistor<br>001: 25% of resisto<br>010: 37.5% of resist<br>011: 50% of resist<br>100: 62.5% of resist<br>101: 75% of resist<br>110: 87.5% of resis | ge current for T34 te<br>programmed curren<br>or programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre<br>tor programmed curre | t nt<br>nt<br>rent<br>nt<br>rent<br>nt<br>rent | | | | | # Table 11. CG\_CTRL5 Register Address: 0x09 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------|-------------|-------------|-------------|--|--|--| | reserved | ENRECG | NOITERM | T40_VSET[1] | T40_VSET[0] | T40_ISET[2] | T40_ISET[1] | T40_ISET[0] | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | r | r/w | | | | reserved | | | | | | | | | | | | ENRECG | Enable of automation 0: disabled 1: enabled | c recharge based or | battery voltage dete | ected | | | | | | | | NOITERM | 0: charging stops w | Disable charging termination based on low charge current detected 0: charging stops when low charge current is detected 1: charging continues when low charge current is detected | | | | | | | | | | T40_VSET[1:0] | Charge termination<br>00: 2.0 V<br>01: 2.05 V<br>10: 2.075 V<br>11: 2.1 V | Charge termination feedback voltage for T40 temperature range 00: 2.0 V 01: 2.05 V 10: 2.075 V | | | | | | | | | | T40_ISET[2:0] | 000: 0% of resistor<br>001: 25% of resisto<br>010: 37.5% of resist<br>011: 50% of resist<br>100: 62.5% of resis<br>101: 75% of resist<br>110: 87.5% of resis | ge current for T40 to<br>programmed currer<br>or programmed currestor cur | nt<br>rent<br>ent<br>erent<br>rent<br>rent | | | | | | | | # Table 12. CG\_STATUS1 Register Address: 0x0A | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|--------|--------|-----|-----|--|--| | STATECG[3] | STATECG[2] | STATECG[1] | STATECG[0] | TOC[1] | TOC[0] | occ | OTC | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | r | r | r | r | r | r | r | r | | | | STATECG[3:0] | Charger status indication: 0000: not used 0001: not used 0010: charger idle 0011: battery detection 0100: battery detection 0101: charging in precharge 0110: charging in fast-charge 0111: not used 1000: not used 1001: not used 1010: charging completed 1011: not used 1110: not used 1110: not used | | | | | | | | | | TOC[1:0] | Charger time-out indication 00: no time-out 01: precharge time-out 10: fast-charge time-out 11: no time-out | | | | | | | | | | OCC | Overcurrent charge<br>0: no overcurrent d<br>1: overcurrent dete | letected | | | | | | | | | отс | Overtemperature control of the control overtemperature overtemperature | ture detected | | | | | | | | # Table 13. CG\_STATUS2 Register Address: 0x0B | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------|-------------|-------------|-------------|-------------| | reserved | reserved | TS2_ZONE[2] | TS2_ZONE[1] | TS2_ZONE[0] | TS1_ZONE[2] | TS1_ZONE[1] | TS1_ZONE[0] | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | r | r | r | r | r | r | r | r | | reserved[1:0] | | | | | | | | | TS2_ZONE[2:0] | Temperature zone 000: temperature z 001: temperature z 010: temperature z 011: temperature z 100: temperature z 101: not used 111: not used | one 01<br>one 12<br>one 23<br>one 34 | | | | | | | TS1_ZONE[2:0] | Temperature zone 000: temperature z 001: temperature z 010: temperature z 011: temperature z 100: temperature z 101: not used 110: not used 111: not used | one 01<br>one 12<br>one 23<br>one 34 | | | | | | # Table 14. DCDC1\_CTRL Register Address: 0x0C | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |----------|----------------------------------------------------------------------------------|--------------------|----|----------|----------|--------|-----|--|--|--| | reserved | ОС | ОТ | PG | ADENDCDC | reserved | ENMASK | EN | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | | | r | r | r | r | r/w | r | r/w | r/w | | | | | reserved | | | | | | | | | | | | OC | Overcurrent DCDC1 0: no overcurrent detected 1: overcurrent detected | | | | | | | | | | | ОТ | Overtemperature DCDC1 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | PG | Power good of DCI<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | ADENDCDC | Enable output auto<br>0: disabled<br>1: enabled | -discharge of DCDC | 1 | | | | | | | | | reserved | | | | | | | | | | | | ENMASK | Enable external DCDC1 enable pin 0: external control off 1: external control on | | | | | | | | | | | EN | Enable DCDC1 0: disabled 1: enabled | | | | | | | | | | # Table 15. DCDC2\_CTRL Register Address: 0x0D | В7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |----------|----------------------------------------------------------------------------------|--------------------|----|----------|----------|--------|-----|--|--|--| | reserved | OC | OT | PG | ADENDCDC | reserved | ENMASK | EN | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | | | r | r | r | r | r/w | r | r/w | r/w | | | | | reserved | | | | | | | | | | | | OC | Overcurrent DCDC2 0: no overcurrent detected 1: overcurrent detected | | | | | | | | | | | ОТ | Overtemperature DCDC2 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | PG | Power good of DCI<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | ADENDCDC | Enable output auto-<br>0: disabled<br>1: enabled | -discharge of DCDC | 2 | | | | | | | | | reserved | | | | | | | | | | | | ENMASK | Enable external DCDC2 enable pin 0: external control off 1: external control on | | | | | | | | | | | EN | Enable DCDC2 0: disabled 1: enabled | | | | | | | | | | # Table 16. DCDC3\_CTRL Register Address: 0x0E | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | | |----------|----------------------------------------------------------------------------------|--------------------|----|----------|----------|--------|-----|--|--|--|--|--| | reserved | OC | OT | PG | ADENDCDC | reserved | ENMASK | EN | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | | | | | r | r | r | r | r/w | r | r/w | r/w | | | | | | | reserved | ed | | | | | | | | | | | | | ОС | Overcurrent DCDC<br>0: no overcurrent d<br>1: overcurrent dete | etected | | | | | | | | | | | | ОТ | Overtemperature DCDC3 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | | PG | Power good of DCI<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | | ADENDCDC | Enable output auto 0: disabled 1: enabled | -discharge of DCDC | 3 | | | | | | | | | | | reserved | | | | | | | | | | | | | | ENMASK | Enable external DCDC3 enable pin 0: external control off 1: external control on | | | | | | | | | | | | | EN | Enable DCDC3<br>0: disabled<br>1: enabled | | | | | | | | | | | | # Table 17. FET1\_CTRL Register Address: 0x0F | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET1 | OCFET1 | OTFET1 | PGFET1 | WTFET1[1] | WTFET1[0] | ADENFET1 | ENFET1 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET1 | Time-out FET1, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET1 | Overcurrent FET1 0: no overcurrent detected 1: overcurrent detected | | | | | | | | | | | | OTFET1 | Overtemperature FET1 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | PGFET1 | Power good of FET 0: no output voltage 1: output voltage po | e power good | | | | | | | | | | | WTFET1[1:0] | Wait time for current limited time-out of FET1 00: 200-µs minimum wait time 01: 800-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | ADENFET1 | Enable output auto-discharge of FET1<br>0: disabled<br>1: enabled | | | | | | | | | | | | ENFET1 | Enable FET1 0: disabled 1: enabled | | | | | | | | | | | # Table 18. FET2\_CTRL Register Address: 0x10 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET2 | OCFET2 | OTFET2 | PGFET2 | WTFET2[1] | WTFET2[0] | ADENFET2 | ENFET2 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET2 | Time-out FET2, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET2 | Overcurrent FET2 0: no overcurrent de 1: overcurrent deter | | | | | | | | | | | | OTFET2 | Overtemperature FET2 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | PGFET2 | Power good of FET<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | WTFET2[1:0] | Wait time for current limited time-out of FET2 00: 200-µs minimum wait time 01: 800-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | ADENFET2 | Enable output auto-discharge of FET2<br>0: disabled<br>1: enabled | | | | | | | | | | | | ENFET2 | Enable FET2 0: disabled 1: enabled | | | | | | | | | | | # Table 19. FET3\_CTRL Register Address: 0x11 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--|--| | TOFET3 | OCFET3 | OTFET3 | PGFET3 | WTFET3[1] | WTFET3[0] | ADENFET3 | ENFET3 | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | | TOFET3 | Time-out FET3, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | | OCFET3 | Overcurrent FET3 0: no overcurrent detected 1: overcurrent detected | | | | | | | | | | | | | OTFET3 | Overtemperature FET3 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | | PGFET3 | Power good of FET<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | | WTFET3[1:0] | Wait time for current limited time-out of FET3 00: 200-µs minimum wait time 01: 800-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | | ADENFET3 | Enable output auto-discharge of FET3 0: disabled 1: enabled | | | | | | | | | | | | | ENFET3 | Enable FET3<br>0: disabled<br>1: enabled | | | | | | | | | | | | # Table 20. FET4\_CTRL Register Address: 0x12 | В7 | В6 | B5 | B4 | B3 | B2 | B1 | В0 | | | | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET4 | OCFET4 | OTFET4 | PGFET4 | WTFET4[1] | WTFET4[0] | ADENFET4 | ENFET4 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET4 | Time-out FET4, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET4 | Overcurrent FET4<br>0: no overcurrent d<br>1: overcurrent dete | | | | | | | | | | | | OTFET4 | Overtemperature F 0: no overtempera 1: overtemperature | ture detected | | | | | | | | | | | PGFET4 | Power good of FET<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | WTFET4[1:0] | Wait time for current limited time-out of FET4 00: 200-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | ADENFET4 | Enable output auto-discharge of FET4 0: disabled 1: enabled | | | | | | | | | | | | ENFET4 | Enable FET4 0: disabled 1: enabled | | | | | | | | | | | # Table 21. FET5\_CTRL Register Address: 0x13 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET5 | OCFET5 | OTFET5 | PGFET5 | WTFET5[1] | WTFET5[0] | ADENFET5 | ENFET5 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET5 | Time-out FET5, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET5 | Overcurrent FET5 0: no overcurrent detected 1: overcurrent detected | | | | | | | | | | | | OTFET5 | Overtemperature FET5 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | PGFET5 | Power good of FET<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | WTFET5[1:0] | Wait time for current limited time-out of FET5 00: 200-µs minimum wait time 01: 800-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | ADENFET5 | Enable output auto-discharge of FET5<br>0: disabled<br>1: enabled | | | | | | | | | | | | ENFET5 | Enable FET5 0: disabled 1: enabled | | | | | | | | | | | # Table 22. FET6\_CTRL Register Address: 0x14 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET6 | OCFET6 | OTFET6 | PGFET6 | WTFET6[1] | WTFET6[0] | ADENFET6 | ENFET6 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET6 | Time-out FET6, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET6 | Overcurrent FET6 0: no overcurrent de 1: overcurrent deter | | | | | | | | | | | | OTFET6 | Overtemperature FET6 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | PGFET6 | Power good of FET<br>0: no output voltage<br>1: output voltage po | e power good | | | | | | | | | | | WTFET6[1:0] | Wait time for current limited time-out of FET6 00: 200-µs minimum wait time 01: 800-µs minimum wait time 10: 1600-µs minimum wait time 11: 3200-µs minimum wait time | | | | | | | | | | | | ADENFET6 | Enable output auto-discharge of FET6<br>0: disabled<br>1: enabled | | | | | | | | | | | | ENFET6 | Enable FET6<br>0: disabled<br>1: enabled | | | | | | | | | | | # Table 23. FET7\_CTRL Register Address: 0x15 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|-----------|-----------|----------|--------|--|--|--|--| | TOFET7 | OCFET7 | OTFET7 | PGFET7 | WTFET7[1] | WTFET7[0] | ADENFET7 | ENFET7 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | r | r | r | r | r/w | r/w | r/w | r/w | | | | | | TOFET7 | Time-out FET7, start-up, overload 0: no time-out detected 1: time-out detected | | | | | | | | | | | | OCFET7 | Overcurrent FET7 0: no overcurrent de 1: overcurrent deter | | | | | | | | | | | | OTFET7 | Overtemperature FET7 0: no overtemperature detected 1: overtemperature detected | | | | | | | | | | | | PGFET7 | Power good of FET 0: no output voltage 1: output voltage po | e power good | | | | | | | | | | | WTFET7[1:0] | Wait time for current limited time-out of FET7 00: 200 us minimum wait time 01: 800 us minimum wait time 10: 1600 us minimum wait time 11: 3200 us minimum wait time | | | | | | | | | | | | ADENFET7 | Enable output auto-discharge of FET7 0: disabled 1: enabled | | | | | | | | | | | | ENFET7 | Enable FET7 0: disabled 1: enabled | | | | | | | | | | | ## Table 24. AD\_CTRL Register Address: 0x16 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|--------|--------|--------|--|--|--| | reserved | ADSTART | ADEOC | ENADREF | ADC[3] | ADC[2] | ADC[1] | ADC[0] | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | r | r/w | r | r/w | r/w | r/w | r/w | r/w | | | | | reserved | | | | | | | | | | | | ADSTART | ADC conversion start, bit is set to 0 if conversion is completed 0: no conversion in progress, conversion completed 1: start conversion | | | | | | | | | | | ADEOC | ADC end of conver 0: conversion not fi 1: conversion finish | nished | | | | | | | | | | ENADREF | Enable ADC reference voltage 0: disabled 1: enabled | | | | | | | | | | | ADC[3:0] | ADC input channel 0000: VAC 0001: VBAT 0010: IAC 0011: IBAT 0100: IDCDC1 0101: IDCDC2 0110: IDCDC3 0111: IFET1 1000: IFET2 1001: IFET3 1010: IFET4 1011: IFET5 1100: IFET6 1101: IFET7 1110: not used 1111: not used | select | | | | | | | | | ## Table 25. AD\_OUT1 Register Address: 0x17 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |----------|---------------------|-----|-----|-----|-----|-----|-----| | AD0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | r | r | r | r | r | r | r | r | | AD0[7:0] | ADC result data [7: | 0] | | | | | | ## Table 26. AD\_OUT2 Register Address: 0x18 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |---------------|---------------------|----------|----------|----------|----------|-----|-----| | reserved | reserved | reserved | reserved | reserved | reserved | AD0 | AD0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | r | r | r | r | r | r | r | r | | reserved[5:0] | | | | | | | | | AD0[9:8] | ADC result data [9: | 8] | | | | | | ## Table 27. SPARE2 Register Address: 0x1B | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | |-------------|---------------------|-----------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|--|--| | OTP_RELOAD | SPARE2[6] | SPARE2[5] | SPARE2[4] | SPARE2[3] | SPARE2[2] | SPARE2[1] | SPARE2[0] | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | r/w | | | OTP_RELOAD | 0: no reset | Register reset, bit is set to 0 after reset 0: no reset 1: reset register content | | | | | | | | | SPARE2[6:0] | Spare user register | Spare user register cells | | | | | | | | ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS65090A front-end PMU integrated circuit is intended for systems powered by a 2- or 3-cell Li-lon or Li-Polymer battery with a typical voltage from 6 V to 17 V. Additionally, any other voltage source with a typical output voltage from 6 V to 7 V can power systems where the TPS65090A is used. ## 8.2 Typical Applications #### 8.2.1 Front-End PMU Application Figure 46. Front-End PMU Application Diagram #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 28 as the input parameters. Table 28. Design Parameters | PARAMETER | EXAMPLE VALUE | |---------------------------|------------------------| | Input voltage range (VAC) | 6 V to 17 V | | VLDO1 | 5 V (on by default) | | VLDO2 | 3.3 V (on by default) | | DCDC1 | 5 V (off by default) | | DCDC2 | 3.3 V (off by default) | | DCDC3 | 3.3 V (off by default) | #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Programming the Converter or Charger Output Voltage Within the TPS65090A device, there are fixed and adjustable outputs. In the case where the voltage is adjustable, an external resistor divider is used to set the output voltage. The resistor divider must be connected between the output, the feedback pin and GND. When the output voltage is regulated properly, the voltage at the feedback pin will be in the range as defined in *Electrical Characteristics*, that is, 800 mV for DCDC3 and 2.1 V for the charger. The feedback pin typically has 0.1 $\mu$ A of leakage; to meet this current requirement and maintain the feedback voltage, TI recommends setting the feedback divider current by at least a factor of ten to one-hundred times that of the pin leakage. Using the feedback voltage of 2.1 V and 10 $\mu$ A (100 × 0.1 $\mu$ A), the resistor between the feedback pin and GND can be calculated to be less than 210 k $\Omega$ . This value for the resistor will provide sufficient current through the resistor divider at the typical feedback voltage. Selecting resistor values is a trade off between noise immunity and light load efficiency. The lower the resistor value, the higher the noise immunity; however, the more current through the resistor, the less efficient the converter is at light loads. Consider R1 is connected from the output of the inductor to the feedback pin and R2 from the feedback pin to ground. From the recommendations for R2, less than 210 k $\Omega$ , the value of the resistor connected between the output and feedback, R1, depending on the desired output voltage V<sub>OUT</sub>, can be calculated using Equation 1. $$R1 = R2 \cdot \left(\frac{V_{OUT}}{V_{FB}} - 1\right)$$ (1) Table 29 contains recommended values for the feedback divider for the most common output voltages. Table 29. Feedback Resistor Values for Common Converter Output Voltages | OUTPUT VOLTAGE | 1.2 V | 1.35 V | 1.8 V | 3.3 V | |----------------|-------|--------|-------|-------| | R1 [kΩ] | 260 | 330 | 510 | 750 | | R2 [kΩ] | 510 | 470 | 400 | 240 | Table 30. Feedback Resistor Values for Common Charger Output Voltages | OUTPUT VOLTAGE | 8.4 V | 12.6 V | |----------------|-------|--------| | R1 [kΩ] | 330 | 1100 | | R2 [kΩ] | 110 | 220 | #### 8.2.1.2.2 Programming Input DPM Current and Charge Current Maximum input DPM current and charge current are defined by the values of the sense resistors used. The sense resistor value RS can be calculated using Equation 2. $$RS = \frac{V_S}{I_S}$$ (2) V<sub>S</sub> is the differential voltage at the sense input pins. For input current DPM, it is the differential voltage between ACP and ACN, and for charge current regulation, between SRP and SRN. For the differential voltage, TI recommends a maximum value of 40 mV here. More details can be found in *Electrical Characteristics - Power Path Control*. I<sub>S</sub> is the maximum current which must be controlled. For input current DPM, it is the maximum input current where charging is still allowed, and for charge current regulation, it is the maximum charge current. ## 8.2.1.2.3 Output Filter Design (Inductor and Output Capacitor) The external components must fulfill the needs of the application, but also the stability criteria of the devices control loop. The is optimized to work within a range of L and C combinations. The LC output filter inductance and capacitance must be considered together, creating a double pole, responsible for the corner frequency of the converter. #### 8.2.1.2.4 Inductor Selection At the L pins of the DC-DC converters and the charger, connecting an inductor is required. At the DC-DC converters, TI recommends using a 2.2-µH inductor with an appropriate current rating for the application. The derated inductance at high currents should not drop lower than 1 µH. At the charger, TI recommends using a 2.2-µH inductor for fast-charge currents of 3 A and above. For lower fast charge currents, 3.3 µH can be used. The current rating of the inductor must be suitable for the maximum fast-charge current required in the application. The inductor value affects its peak-to-peak ripple current, the PWM-to-PSM transition point, the output voltage ripple, and the efficiency. The selected inductor must be rated for its DC resistance and saturation current. The inductor ripple current decreases with higher inductance and increases with higher $V_{IN}$ or $V_{OUT}$ . To properly configure the converter, an inductor must be connected between pin L the output capacitors. To estimate the inductance value, Equation 3 can be used. $$L = (V_{IN} - V_{OUT}) \times 0.5 \times \frac{\mu s}{A}$$ (3) In Equation 3, the minimum inductance value, L, is calculated. $V_{IN}$ is the minimum input voltage. As an example, a suitable inductor for generating 1.35 V from a two-cell Li-Ion battery is 2.2 $\mu$ H. With the chosen inductance value, the peak current for the inductor in steady state operation can be calculated. Equation 4 shows how to calculate the peak current $I_{MAX}$ in step-down mode operation. $$I_{MAX} = \frac{I_{OUT}}{0.8} + \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{2 \times V_{IN} \times f \times L}$$ (4) In the equation, f is the minimum switching frequency, which typically is in the range of 1 MHz. $V_{IN}$ is the minimum input voltage. The critical current value for selecting the right inductor is the value of $I_{MAX}$ . Consideration must be given to the load transients and error conditions that can cause higher inductor currents. This must be taken into consideration when selecting an appropriate inductor. In DC-DC converter applications, the efficiency is essentially affected by the inductor AC resistance (that is, quality factor) and by the inductor DCR value. To achieve high-efficiency operation, care must be taken in selecting inductors featuring a quality factor greater than 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current. The following inductor types from different suppliers have been used with TPS65090 converters: | VENDOR | INDUCTOR SERIES | |------------------|--------------------------| | Coilcraft | XAL4020-222, XAL5030-222 | | Cyntec | PILE061E-2R2MS-11 | | Toko | FDV0530-2R2M | | Wurth Elektronik | WE 74437324022 | Table 31. List of Inductors #### 8.2.1.2.5 Capacitor Selection #### 8.2.1.2.5.1 Input Capacitor Because of the nature of the switching converter and charger with a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. For most applications, TI recommends a ceramic capacitor of at least 10-µF. The voltage rating and DC bias characteristic of ceramic capacitors must be considered. The input capacitor can be increased without any limit for better input voltage filtering. TI recommends a ceramic capacitor placed as close as possible to the respective VSYS and PGND pins of the IC. #### 8.2.1.2.5.2 DC-DC Converter and Charger Bootstrap Capacitors To make sure that the internal high side gate drivers are supplied with a stable low noise supply voltage, a capacitor must be connected between the CBx pins and the respective Lx pins. TI recommends using a ceramic capacitor with a value of 4700 pF. The value of this capacitor should not be lower than 2200 pF or higher than 0.01 $\mu$ F. For testing, a 4700-pF, size 0402, 6.3-V capacitor was used. #### 8.2.1.2.5.3 DC-DC Converter and Charger Output Capacitors TI recommends ceramic capacitors with low ESR values that provide the lowest output voltage ripple. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance overtemperature, become resistive at high frequencies. At light load currents, the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current. Higher output capacitor values minimize the voltage ripple in PFM Mode and tighten DC output accuracy in PFM Mode. To achieve specified regulation performance and low output voltage ripple, the DC-bias characteristic of ceramic capacitors must be considered. The effective capacitance of ceramic capacitors drops with increasing DC - bias voltage. For the output capacitors of the DC-DC converters and the charger, TI recommends the use of small ceramic capacitors placed as close as possible to the output pins and the respective PGND pins of the IC. If, for any reason, the application requires the use of large capacitors which cannot be placed close to the IC, use a smaller ceramic capacitor in parallel to the large capacitor. The small capacitor should be placed as close as possible to the output pins and the respective PGND pins of the IC. At the DC-DC converters, TI recommends the capacitance close to the IC to be close to 22 $\mu$ F. It should not be lower than 10 $\mu$ F or higher than 47 $\mu$ F. At the charger, TI recommends a 22-µF capacitance. To get an estimate of the recommended minimum output capacitance, Equation 5 can be used. $$C_{\text{OUT}} \ge \frac{22 \cdot \mu F \cdot \mu H}{L} \tag{5}$$ A capacitor with a value in the range of or higher than the calculated minimum should be used. This is required to maintain control loop stability. #### 8.2.1.2.5.4 LDO Output Capacitors To achieve stable and accurate output voltage regulation of the LDO's, a small ceramic capacitor is required at their outputs. TI recommends using at least 2.2 µF. ## 8.2.1.2.5.5 Load Switches Output Capacitors The maximum expected output capacitance at the load switches is 47 µF. Any lower value can be used. #### 8.2.1.2.6 Charger Battery Temperature Sensing To measure the battery cell temperature, resistors with temperature dependent resistance (NTC) must be placed close to the cells which must be measured. The device supports using two independent measuring points with its TS1 and TS2 input pins. The temperature sense resistor and the linearizing resistor network must be the same. If only one temperature sense resistor is used, the sense resistor network must be connected to TS1 and TS2. As a default, the internal circuit is optimized to work with a 10-k $\Omega$ NTC resistor with a temperature characteristic described with a B value in the range of 3450 with one resistor in parallel and one resistor in series for linearization and to define the resistor-divider connected to VREFT, TSx and AGND. A possible default example would be NTCS0805E3103FLT from Vishay in parallel with a 6.8-k $\Omega$ resistor and a 2.2-k $\Omega$ resistor in series. #### 8.2.1.2.7 Reverse Voltage Protection To protect the design against reverse voltage at the AC adapter input, additional external components are required. The pins VAC, VACS and the input path switches are exposed to the negative voltage and need some protection. To protect the VAC pin, TI recommends using a small signal diode between the adapter input and the VAC pin. Protecting VACS can be done either by connecting this pin to the protected VAC with the tradeoff of losing accuracy or connecting VACS to the adapter input with a 10-k $\Omega$ resistor. To make sure that the AC switches are not turned on with the reverse voltage at the AC adapter input, a small signal N-channel FET can be used to short the voltage at ACG to ACS. The source of this FET must be connected to ACS, the drain to ACG. The gate must be connected to the AC adapter input GND either direct, or if the maximum gate voltage rating does not match the maximum input voltage, with a resistor-divider between AC adapter input GND and ACS. An example for the small signal FET would be BSS138W-7-F. To protect the ACS and the ACG pin resistors with values in the range of 4.7 k $\Omega$ or higher between the pins and the gate and source pins of the AC FET's must be used. An example for this additional reverse protection circuit can be found in the *TPS65090EVM User's Guide*, SLVU778. #### 8.2.1.2.8 AC Switches The AC adapter protection switches are recommended as CSD17304Q3: MOSFET, NChan, 30 V, 56 A, 9.8 mΩ. #### 8.2.1.2.9 Battery Switches The battery switches are recommended as CSD25401Q3: MOSFET, PChan, -20 V, 60 A, 8.7 mΩ. #### 8.2.1.3 Application Curves Product Folder Links: TPS65090 Submit Documentation Feedback Copyright © 2013–2015, Texas Instruments Incorporated Copyright © 2013–2015, Texas Instruments Incorporated Submit Documentation Feedback Submit Documentation Feedback Copyright © 2013–2015, Texas Instruments Incorporated #### 8.2.2 DC-DC Converters Figure 69. DC-DC Converters Circuit Drawing ## Table 32. List of Components - DCDC1 | REFERENCE | DESCRIPTION | MANUFACTURER | |------------------|---------------------------------------------------|---------------------------| | L | 2.2 µH, 5 mm × 5 mm × 3 mm | XAL5030-222, Coilcraft | | C <sub>IN</sub> | 10 μF, 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | 1 μF, 25 V, 0402, X7R ceramic | GRM155R61E105MA12, Murata | | C <sub>OUT</sub> | 4 x 10 μF, 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | 2.2 µF 10 V, 0603, X7R ceramic | GRM155R61A225KE95, Murata | | C <sub>B1</sub> | 4700 pF, X7R ceramic | | | R <sub>FB1</sub> | Not used, FB1 is directly connected to VDCDC1 | | | R <sub>FB2</sub> | Not used | | ## Table 33. List of Components - DCDC2 | REFERENCE | DESCRIPTION | MANUFACTURER | |------------------|--------------------------------------------------------------|---------------------------| | L | 2.2 μH, 5 mm × 5 mm × 3 mm | XAL5030-222, Coilcraft | | C <sub>IN</sub> | 10 μF, 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | 1 μF, 25 V, 0402, X7R ceramic | GRM155R61E105MA12, Murata | | C <sub>OUT</sub> | $4 \times 10 \mu F$ , 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | 2.2 µF 10 V, 0603, X7R ceramic | GRM155R61A225KE95, Murata | | C <sub>B2</sub> | 4700 pF, X7R ceramic | | | R <sub>FB1</sub> | Not used, FB2 is directly connected to VDCDC2 | | | R <sub>FB2</sub> | Not used | | ## Table 34. List of Components - DCDC3 | REFERENCE | DESCRIPTION | MANUFACTURER | COMMENTS | |------------------|--------------------------------------------------------------|------------------------------|----------| | L | 2.2 μH, 5 mm × 5 mm × 3 mm | XAL5030-222, Coilcraft | | | C <sub>IN</sub> | 10 μF, 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73,<br>Murata | | | | 1 μF, 25 V, 0402, X7R ceramic | GRM155R61E105MA12,<br>Murata | | | C <sub>OUT</sub> | $4 \times 10 \mu F$ , 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73,<br>Murata | | | | 2.2 μF 10 V, 0603, X7R ceramic | GRM155R61A225KE95,<br>Murata | | | C <sub>B1</sub> | 4700 pF, X7R ceramic | Any | | ## Table 34. List of Components - DCDC3 (continued) | REFERENCE | DESCRIPTION | MANUFACTURER | COMMENTS | |------------------|------------------|--------------|-----------------------------| | R <sub>FB1</sub> | 162 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1 V | | | 330 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1.35 V | | | 453 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1.8 V | | | 590 kΩ, 1%, 0402 | Any | $V_{DCDC3} = 3.3 \text{ V}$ | | | 649 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 4 V | | | 787 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 5 V | | R <sub>FB2</sub> | 649 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1 V | | | 470 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1.35 V | | | 365 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 1.8 V | | | 187 kΩ, 1%, 0402 | Any | $V_{DCDC3} = 3.3 \text{ V}$ | | | 162 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 4 V | | | 150 kΩ, 1%, 0402 | Any | V <sub>DCDC3</sub> = 5 V | ## 8.2.3 Charger Figure 70. Charger Circuit Drawing Table 35. List of Components - Charger | REFERENCE | DESCRIPTION | MANUFACTURER | COMMENTS | |------------------|----------------------------------------------------------------------|---------------------------|------------------------------------------------------| | L | 2.2 μH, 5 mm × 5 mm × 3 mm | XAL5030-222, Coilcraft | | | C <sub>IN</sub> | $2 \times 10 \ \mu\text{F}$ , 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | | 1 μF, 25 V, 0402, X7R ceramic | GRM155R61E105MA12, Murata | | | C <sub>OUT</sub> | $2 \times 10 \ \mu\text{F}$ , 25 V, 0603, X7R ceramic in parallel to | GRM188R61E106ME73, Murata | | | | 1 μF, 25 V, 0402, X7R ceramic | GRM155R61E105MA12, Murata | | | C <sub>BC</sub> | 4700 pF, X7R ceramic | Any | | | R <sub>S</sub> | 10 mΩ, 0.1%, 1206 | Any | Maximum charge current 4 A | | R <sub>FB1</sub> | 330 kΩ, 1%, 0402 | Any | Charge termination voltage V <sub>BAT</sub> = 8.4 V | | | 1100 kΩ, 1%, 0402 | Any | Charge termination voltage V <sub>BAT</sub> = 12.6 V | | R <sub>FB2</sub> | 110 kΩ, 1%, 0402 | Any | Charge termination voltage V <sub>BAT</sub> = 8.4 V | | | 220 kΩ, 1%, 0402 | Any | Charge termination voltage V <sub>BAT</sub> = 12.6 V | ## 9 Power Supply Recommendations The TPS65090A device integrates a power path management system that automatically switches power to the load from either an AC adapter or from battery power. The voltage range for the AC adapter should fall within the 6 V to 17 V range. Battery power can be provided by either a dual or triple Li-lon or Li-Polymer cell battery pack. On power up, the battery pack is connected to the load by default. However, if a valid voltage is detected on the VACS pin and the voltage on the VAC pin is higher than the battery voltage, the battery is disconnected and the AC adapter is connected to the load through the external power path switches. ## 10 Layout ## 10.1 Layout Guidelines For all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground tracks. The input capacitor, output capacitor, and the inductor should be placed as close as possible to the IC. Use a common ground node for power ground and a different one for control ground to minimize the effects of ground noise. Connect these ground nodes at any place close to one of the ground pins of the IC. The feedback divider should be placed as close as possible to the control ground pin of the IC. To lay out the control ground, TI recommends short traces, as well as separation from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. A complete layout example can be found in the TPS65090EVM User's Guide (SLVU778). # 10.2 Layout Example Figure 71. DCDC1 Layout Example Submit Documentation Feedback #### 10.3 Thermal Considerations Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component. Three basic approaches for enhancing thermal performance are listed below. - Improving the power dissipation capability of the PCB design. - Improving the thermal coupling of the component to the PCB by soldering the PowerPAD. - Introducing airflow in the system. For more details on how to use the thermal parameters in the dissipation ratings table, see the *Thermal Characteristics Application Note* (SZZA017) and the *IC Package Thermal Metrics Application Note* (SPRA953). ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - Thermal Characteristics Application Note, SZZA017 - IC Package Thermal Metrics Application Note, SPRA953 - TPS65090EVM User's Guide, SLVU778 ## 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 17-Mar-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65090ARVNR | ACTIVE | VQFN-MR | RVN | 100 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TPS65090A | Samples | | TPS65090ARVNT | ACTIVE | VQFN-MR | RVN | 100 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TPS65090A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Mar-2023 **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Mar-2023 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS K0 P1 B0 W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65090ARVNR | VQFN-<br>MR | RVN | 100 | 2500 | 330.0 | 16.4 | 9.3 | 9.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS65090ARVNT | VQFN-<br>MR | RVN | 100 | 250 | 180.0 | 16.4 | 9.3 | 9.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 17-Mar-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65090ARVNR | VQFN-MR | RVN | 100 | 2500 | 367.0 | 367.0 | 38.0 | | TPS65090ARVNT | VQFN-MR | RVN | 100 | 250 | 210.0 | 185.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) staggered multi-row package configuration. - Pin A1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin A1 identifiers are either a molded, marked, or metal feature. - E. The package thermal pad must be soldered to the board for thermal and mechanical performance. - F. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RVN (S-PVQFN-N100) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated