





Support & training



**TPS7H1101A-SP** SLVSDW6C - APRIL 2017 - REVISED APRIL 2021

# TPS7H1101A-SP 1.5-V to 7-V Input, 3-A, Radiation-Hardened LDO Regulator

## 1 Features

- 5962R13202 (1):
  - Radiation hardness assurance (RHA) gualified up to total ionizing dose (TID) 100 krad(Si)
  - ELDRS-free: 100 krad(Si)
  - Dose rate: 10 mrad(Si)/s
  - Single event latch-up (SEL) immune to LET =  $85 \text{ MeV-cm}^2/\text{ma}$
  - SEB and SEGR immune to LET =  $85 \text{ MeV-cm}^2/\text{mg}$
  - SET/SEFI onset threshold > 40 MeV-cm<sup>2</sup>/mg<sup>(2)</sup>
    - Specifically designed to always upset low to avoid damage to critical downstream component
  - SET/SEFI cross-section plot<sup>(2)</sup>
- Ultra-low V<sub>IN</sub> range: 1.5 V to 7 V ٠
- 3-A maximum output current
- Current share/parallel operation to provide up to ٠ 6-A output current
- Stable with ceramic output capacitor
- ±2% accuracy over line, load, and temperature
- Programmable soft start through external capacitor Input enable across all input voltages and power-
- good output for power sequencing
- Ultra-low dropout LDO voltage: 62 mV at 1 A (25°C), V<sub>OUT</sub> = 1.8 V
- Low noise: 20.33 µVRMS, V<sub>IN</sub> = 2 V, V<sub>OUT</sub> = 1.8 V at 3 A
  - PSRR: over 45 dB at 1 kHz
- Excellent load/line transient response •
- Foldback current limit
- See the Design and development tab
- Thermally-enhanced CFP package, 0.4° C/W R<sub>0.IC</sub>

## 2 Applications

- Space satellite point of load supply for FPGAs, microcontrollers, ASICs, and data converters
- Radiation-hardened low-noise linear regulator power supply for RF, VCOs, receivers, and amplifiers
- Clean analog supply requirements
- Command and data handling (C&DH) •
- Optical imaging payload •
- Radar imaging payload
- Satellite electrical power system (EPS)

## 3 Description

The TPS7H1101A-SP is an improved version of the TPS7H1101-SP allowing the use of the enable feature across the entire input voltage range. It is a radiation-hardened LDO linear regulator that uses a

PMOS pass element configuration. It operates over a wide range of input voltage, from 1.5 V to 7 V while offering excellent PSRR. The TPS7H1101A-SP features a precise and programmable foldback current limit implementation with a very-wide adjustment range. To support the complex power requirements of FPGAs, DSPs, or microcontrollers, the TPS7H1101A-SP provides enable on and off functionality, programmable soft start, current sharing capability, and a Power Good open-drain output.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | GRADE                                     | PACKAGE                          |
|----------------------------|-------------------------------------------|----------------------------------|
| 5962R1320202V9A            | KGD Flight Grade<br>RHA 100 krad(Si)      |                                  |
| 5962R1320202VXC            | Flight Grade RHA<br>100 krad(Si)          | 16-Pin CFP<br>9.60 mm × 11.00 mm |
| TPS7H1101HKR/EM            | Engineering<br>Modules <sup>(3) (5)</sup> | Weight: 1.55 g <sup>(4)</sup>    |
| TPS7H1101AHKR/EM           | Engineering<br>Modules <sup>(3)</sup>     |                                  |
| TPS7H1101SPEVM             | Ceramic<br>Evaluation Board               | EVM                              |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) See Radiation Report (SNAA257) for details.
- (3) These units are intended for engineering evaluation only. They are processed to a noncompliant flow (that is, no burn-in, and so forth) and are tested to a temperature rating of 25°C only. These units are not suitable for qualification, production, radiation testing or flight use. Parts are not warranted for performance over the full MIL specified temperature range of -55°C to 125°C or operating life.
- (4) Weight is accurate to ±10%.
- (5) TPS7H1101HKR/EM with device Date Code newer than 1705 is equivalent to TPS7H1101AHKR/EM using rev A silicon.



**Typical Application Circuit** 

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       |                |
| 3 Description                        | 1              |
| 4 Revision History                   | 2              |
| 5 Pin Configuration and Functions    | 3              |
| 6 Specifications                     | <mark>6</mark> |
| 6.1 Absolute Maximum Ratings         | <mark>6</mark> |
| 6.2 ESD Ratings                      | 6              |
| 6.3 Recommended Operating Conditions |                |
| 6.4 Thermal Information              | <mark>6</mark> |
| 6.5 Electrical Characteristics       | 7              |
| 6.6 Typical Characteristics          | 10             |
| 7 Detailed Description               | 12             |
| 7.1 Overview                         | 12             |
| 7.2 Functional Block Diagram         | 12             |
| 7.3 Feature Description              |                |
| 7.4 Device Functional Modes          |                |

| 8 Application and Implementation                      | . 14 |
|-------------------------------------------------------|------|
| 8.1 Application Information                           | . 14 |
| 8.2 Typical Application                               | . 15 |
| 9 Power Supply Recommendations                        |      |
| 10 Layout                                             | 26   |
| 10.1 Layout Guidelines                                |      |
| 10.2 Layout Example                                   |      |
| 11 Device and Documentation Support                   |      |
| 11.1 Device Support                                   |      |
| 11.2 Documentation Support                            | . 27 |
| 11.3 Receiving Notification of Documentation Updates. | .27  |
| 11.4 Support Resources                                |      |
| 11.5 Trademarks                                       |      |
| 11.6 Electrostatic Discharge Caution                  |      |
| 11.7 Glossary                                         | .27  |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 27 |
|                                                       |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision B (June 2020) to Revision C (April 2021)                                  | Page |
|----|------------------------------------------------------------------------------------------------|------|
| •  | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| •  | Added TPS7H1101AHKR/EM to Device Information table                                             | 1    |

| С | hanges from Revision A (August 2017) to Revision B (June 2020)               | Page |
|---|------------------------------------------------------------------------------|------|
| • | Added package weight to Device Information table                             | 1    |
| • | Added note to Pin Functions table for thermal pad and lid                    | 3    |
| • | Added updated thermal metrics in Thermal Information table                   | 6    |
| • | Changed and relaxed V <sub>CS</sub> operating range                          | 7    |
|   |                                                                              |      |
|   | Changed CSR ratio. Added limits by temperature                               |      |
| • |                                                                              | 7    |
|   | Changed Overview section for improved clarity                                |      |
|   | Changed and clarifed V <sub>REF</sub> voltage in C <sub>SS</sub> calculation |      |
|   | Changed Stability applications section                                       |      |
| • | Changed and corrected PCL section description                                |      |
| • | Changed and clarified High-Side Current Sense section description            |      |
| • | Changed and clarified Current Foldback section description                   |      |
| • | Changed and improved Layout Example section                                  |      |

| Cł | nanges from Revision * (April 2017) to Revision A (August 2017) | Page |
|----|-----------------------------------------------------------------|------|
| •  | Added Bare Die Information table                                | 3    |
| •  | Added Bond Pad Coordinates in Microns table                     | 3    |



# **5** Pin Configuration and Functions



#### Figure 5-1. HKR Package 16-Pin CFP Bottom View

#### Table 5-1. Pin Functions

| PIN              |                                                                                                                         | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO.                                                                                                                     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                |  |
| SS               | 1 I/O Soft-start terminal. Connecting an external capacitor slows down the output voltage ramp rate after enable event. |     | Soft-start terminal. Connecting an external capacitor slows down the output voltage ramp rate after enable event.                                                                                                                                          |  |
| EN               | 2                                                                                                                       | I   | Enable terminal. Driving this terminal to logic high enables the device; driving the terminal to logic low disables the device.                                                                                                                            |  |
|                  | 3                                                                                                                       |     |                                                                                                                                                                                                                                                            |  |
| V                | 4                                                                                                                       |     | Liprogulated supply voltage. Three means to connect on input conseiter as a good appled size with practice                                                                                                                                                 |  |
| V <sub>IN</sub>  | 5                                                                                                                       |     | Unregulated supply voltage. TI recommends to connect an input capacitor as a good analog circuit practice.                                                                                                                                                 |  |
|                  | 6                                                                                                                       |     |                                                                                                                                                                                                                                                            |  |
| PCL              | 7                                                                                                                       | I/O | Programmable current limit. A resistor to GND sets the overcurrent limit activation point.<br>The range of resistor that can be used on the PCL terminal to GND is 8.2 k $\Omega$ to 160 k $\Omega$ .                                                      |  |
| GND              | 8                                                                                                                       | _   | Ground/thermal pad. <sup>(1) (2)</sup>                                                                                                                                                                                                                     |  |
|                  |                                                                                                                         | 0   | Power Good terminal. PG is an open-drain output to indicate the output voltage reaches 90% of target. PG terminal is also used as indicator when an overcurrent condition is activated. PG pin should have a pull-up resistor to the V <sub>OUT</sub> pin. |  |
| CS 10            |                                                                                                                         | I/O | Current sense terminal. Resistor connected from CS to V <sub>IN</sub> . CS terminal indicates voltage proportional to output current.<br>CS terminal low: Foldback current limit disabled.<br>CS terminal high: Foldback current limit enabled.            |  |
|                  | 11                                                                                                                      |     |                                                                                                                                                                                                                                                            |  |
| V                | 12                                                                                                                      | 0   | Regulated output.                                                                                                                                                                                                                                          |  |
| V <sub>OUT</sub> | 13                                                                                                                      |     |                                                                                                                                                                                                                                                            |  |
|                  | 14                                                                                                                      | 1   |                                                                                                                                                                                                                                                            |  |
| COMP             | 15                                                                                                                      | I/O | Internal compensation point for error amplifier.                                                                                                                                                                                                           |  |
| FB               | 16                                                                                                                      | I   | The output voltage feedback input through voltage dividers. See Section 8.2.1.1.                                                                                                                                                                           |  |

(1) Thermal pad must be connected to GND.

(2) Thermal pad and package lid are internally connected to GND.



## Table 5-2. Bare Die Information BOND PAD BACKSIDE **DIE THICKNESS BACKSIDE FINISH BOND PAD THICKNESS** POTENTIAL **METALLIZATION COMPOSITION** 15 mils Silicon with backgrind Ground AlCu 30 kA TPS7H1X01A1 1 25 24 2 3 23 22 4 21 5140.0 20 6 7 19 18 8 9 17 16 13 15 10 14 11 12 0 n 140.0 ↓ , 140.0 3466.0

All dimensions are in microns.

TEXAS INSTRUMENTS www.ti.com

|             |            |          | dinates in Micro |          | 1        |
|-------------|------------|----------|------------------|----------|----------|
| DESCRIPTION | PAD NUMBER | X MIN    | Y MIN            | X MAX    | Y MAX    |
| SS          | 1          | 109.89   | 4046.805         | 287.19   | 4224.105 |
| EN          | 2          | 109.89   | 3493.35          | 287.19   | 3670.65  |
| VIN         | 3          | 1359.99  | 3021.345         | 1537.29  | 3198.645 |
| VIN         | 4          | 1359.99  | 2749.005         | 1537.29  | 2926.305 |
| VIN         | 5          | 1359.99  | 2553.705         | 1537.29  | 2731.005 |
| VIN         | 6          | 1359.99  | 2281.365         | 1537.29  | 2458.665 |
| VIN         | 7          | 1359.99  | 2086.065         | 1537.29  | 2263.365 |
| VIN         | 8          | 1359.99  | 1813.725         | 1537.29  | 1991.025 |
| VIN         | 9          | 1359.99  | 1618.425         | 1537.29  | 1795.725 |
| PCL         | 10         | 109.89   | 660.285          | 287.19   | 837.585  |
| GND         | 11         | 109.89   | 319.455          | 287.19   | 496.755  |
| GND         | 12         | 392.58   | 109.935          | 569.88   | 287.235  |
| VIN         | 13         | 1359.99  | 1346.085         | 1537.29  | 1523.385 |
| PG/OC       | 14         | 2898.945 | 379.62           | 3076.245 | 556.92   |
| CS          | 15         | 2898.945 | 724.32           | 3076.245 | 901.62   |
| VOUT        | 16         | 2829.105 | 1384.695         | 3006.405 | 1561.995 |
| VOUT        | 17         | 2829.105 | 1579.815         | 3006.405 | 1757.115 |
| VOUT        | 18         | 2829.105 | 1852.335         | 3006.405 | 2029.635 |
| VOUT        | 19         | 2829.105 | 2047.455         | 3006.405 | 2224.755 |
| VOUT        | 20         | 2829.105 | 2319.975         | 3006.405 | 2497.275 |
| VOUT        | 21         | 2829.105 | 2515.095         | 3006.405 | 2692.395 |
| VOUT        | 22         | 2829.105 | 2787.615         | 3006.405 | 2964.915 |
| VOUT        | 23         | 2829.105 | 2982.735         | 3006.405 | 3160.035 |
| COMP        | 24         | 2898.945 | 3519.72          | 3076.245 | 3697.02  |
| FB          | 25         | 2898.945 | 3956.535         | 3076.245 | 4133.835 |



## 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                       |                                 | MIN   | MAX                   | UNIT |
|---------------------------------------|---------------------------------|-------|-----------------------|------|
| Input voltage                         | V <sub>IN</sub> , PG            | -0.3  | 7.5                   | V    |
|                                       | FB, COMP, PCL, CS, EN           | -0.3  | V <sub>IN</sub> + 0.3 | V    |
| Output voltage                        | V <sub>OUT</sub> , SS           | -0.3  | 7.5                   | V    |
| PG terminal sink current              |                                 | 0.001 | 5                     | mA   |
| Maximum operating juncti              | ion temperature, T <sub>J</sub> | -55   | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> | I                               | -55   | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                  |                            |                                                                                          | VALUE | UNIT |
|------------------|----------------------------|------------------------------------------------------------------------------------------|-------|------|
|                  |                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ES</sub> | D) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                                | MIN | NOM MAX | UNIT |
|----|--------------------------------|-----|---------|------|
| TJ | Operating junction temperature | -55 | 125     | °C   |

## 6.4 Thermal Information

|                        |                                              | TPS7H1101A-SP |      |
|------------------------|----------------------------------------------|---------------|------|
|                        | THERMAL METRIC <sup>(1)</sup> (2) (3)        | HKR (CFP)     | UNIT |
|                        |                                              | 16 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 24.3          | °C/W |
| R <sub>0 JC(top)</sub> | Junction-to-case (top) thermal resistance    | 5.5           | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 8.1           | °C/W |
| Ψ <sub>JT</sub>        | Junction-to-top characterization parameter   | 1.3           | °C/W |
| Ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 8.1           | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 0.4           | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) Do not allow package body temperature to exceed 265°C at any time or permanent damage may result.

(3) Maximum power dissipation may be limited by overcurrent protection.

## **6.5 Electrical Characteristics**

 $1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}, \text{ V}_{\text{OUT}(\text{target})} = \text{V}_{\text{IN}} - 0.35 \text{ V}, \text{ I}_{\text{OUT}} = 10 \text{ mA}, \text{ V}_{\text{EN}} = 1.1 \text{ V}, \text{ C}_{\text{OUT}} = 22 \text{ }\mu\text{F}, \text{ PG}$  terminal pulled up to  $\text{V}_{\text{IN}}$  with 50 k $\Omega$ , over operating temperature range (T<sub>J</sub> = -55°C to 125°C), unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C.

|                                           | PARAMETER                                | TEST CONDITIONS                                                                                                                                                                                                                                    | MIN   | ТҮР   | MAX             | UNIT |
|-------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------|------|
| V <sub>IN</sub>                           | Input voltage range                      |                                                                                                                                                                                                                                                    | 1.5   |       | 7               | V    |
| V <sub>FB</sub>                           | Feedback terminal voltage <sup>(1)</sup> | $0 \text{ A} \le I_{\text{OUT}} \le 3 \text{ A}, 1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}$                                                                                                                                           | 0.594 | 0.605 | 0.616           | V    |
| V <sub>OUT</sub>                          | Output voltage range                     |                                                                                                                                                                                                                                                    | 0.8   |       | V <sub>IN</sub> | V    |
|                                           | Output voltage accuracy <sup>(1)</sup>   | $ \begin{array}{l} 0 \text{ A} \leq \text{I}_{\text{OUT}} \leq 3 \text{ A}, \ 1.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 7 \text{ V}, \\ \text{V}_{\text{OUT}} = 0.8 \text{ V}, \ 1.2 \text{ V}, \ 1.8 \text{ V}, \ 6.65 \text{ V} \end{array} $ | -2%   |       | 2%              |      |
| ΔV <sub>OUT</sub> %/<br>ΔV <sub>IN</sub>  | Line regulation                          | $1.5 V \le V_{IN} \le 7 V$                                                                                                                                                                                                                         | -0.07 | 0.01  | 0.07            | %/V  |
| ΔV <sub>OUT</sub> %/<br>ΔΙ <sub>OUT</sub> | Load regulation                          | $0.8 \text{ V} \le \text{V}_{\text{OUT}} \le 6.65 \text{ V}, 0 \le \text{I}_{\text{Load}} \le 3 \text{ A}$                                                                                                                                         |       | 0.08  |                 | %/A  |
|                                           |                                          | $1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}, \text{V}_{\text{OUT}} = 0.8 \text{ V}, 1.2 \text{ V}, 1.8 \text{ V},$<br>$\text{I}_{\text{OUT}} = 10 \text{ mA}, \text{T}_{\text{J}} = -55^{\circ}\text{C}^{(2)}$                         |       | 0.5   | 3               |      |
| ΔV <sub>OUT</sub>                         | DC input line regulation                 | $1.5 V \le V_{IN} \le 7 V$ , $V_{OUT} = 0.8 V$ , $1.2 V$ , $1.8 V$ ,<br>$I_{OUT} = 10 mA$ , $T_J = 25^{\circ}C^{(2)}$                                                                                                                              |       | 0.2   | 0.6             | mV   |
|                                           |                                          |                                                                                                                                                                                                                                                    |       | 0.2   | 1               |      |

## 6.5 Electrical Characteristics (continued)

 $1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}, \text{ V}_{\text{OUT}(\text{target})} = \text{V}_{\text{IN}} - 0.35 \text{ V}, \text{ I}_{\text{OUT}} = 10 \text{ mA}, \text{ V}_{\text{EN}} = 1.1 \text{ V}, \text{ C}_{\text{OUT}} = 22 \text{ }\mu\text{F}, \text{ PG}$  terminal pulled up to  $\text{V}_{\text{IN}}$  with 50 k $\Omega$ , over operating temperature range (T<sub>J</sub> = -55°C to 125°C), unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C.

|                       | PARAMETER                                                    | TEST CONDITIONS                                                                                | MIN | TYP | MAX                 | UNIT |
|-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|---------------------|------|
|                       |                                                              | $V_{OUT}$ = 0.8 V, 0 ≤ I <sub>Load</sub> ≤ 1 A, T <sub>J</sub> = -55°C <sup>(2)</sup>          |     | 0.4 | 1                   |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = 25^{\circ}C^{(2)}$           |     | 0.6 | 1.1                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 0.8 | 1.3                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = -55^{\circ}C^{(2)}$          |     | 0.8 | 1.8                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 25^{\circ} \text{C}^{(2)}$   |     | 1.3 | 1.8                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 125^{\circ} \text{C}^{(2)}$  |     | 1.6 | 2.4                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = -55^{\circ} \text{C}^{(2)}$  |     | 1.1 | 1.9                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = 25^{\circ} \text{C}^{(2)}$   |     | 1.9 | 2.6                 |      |
|                       |                                                              | $V_{OUT} = 0.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = 125^{\circ} \text{C}^{(2)}$  |     | 2.5 | 3.4                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = -55^{\circ} \text{C}^{(2)}$  |     | 0.3 | 1.2                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = 25^{\circ} \text{C}^{(2)}$   |     | 0.5 | 1.3                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = 125^{\circ} \text{C}^{(2)}$  |     | 0.6 | 1.3                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = -55^{\circ} \text{C}^{(2)}$  |     | 0.8 | 1.6                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 25^{\circ} \text{C}^{(2)}$   |     | 1.1 | 2.1                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 1.5 | 2.1                 |      |
|                       |                                                              | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = -55^{\circ}C^{(2)}$          |     | 1   | 1.7                 |      |
| ∆V <sub>O</sub> DC or |                                                              | $V_{OUT}$ = 1.2 V, 0 ≤ $I_{Load}$ ≤ 3 A, $T_{J}$ = 25°C <sup>(2)</sup>                         |     | 1.1 | 2.4                 |      |
|                       | <b>DO</b> (1) (2)                                            | $V_{OUT} = 1.2 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 2.2 | 3.5                 |      |
|                       | DC output load regulation <sup>(3)</sup>                     | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = -55^{\circ}C^{(2)}$          |     | 0.1 | 0.9                 | mν   |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_J = 25^{\circ}C^{(2)}$             |     | 0.3 | 0.9                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 0.4 | 1.2                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = -55^{\circ}C^{(2)}$          |     | 1.4 | 2.4                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 25^{\circ} \text{C}^{(2)}$   |     | 0.7 | 1.4                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 0.6 | 1.9                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = -55^{\circ}C^{(2)}$          |     | 2.5 | 3.9                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_J = 25^{\circ} \text{C}^{(2)}$     |     | 1.2 | 2.1                 |      |
|                       |                                                              | $V_{OUT} = 1.8 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_{J} = 125^{\circ}C^{(2)}$          |     | 1.2 | 2.5                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_{J} = -55^{\circ}\text{C}^{(2)}$  |     | 1.5 | 2.9                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_J = 25^{\circ} \text{C}^{(2)}$    |     | 0.4 | 2.6                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 1 \text{ A}, T_J = 125^{\circ} \text{C}^{(2)}$   |     | 2.8 | 3.5                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_{J} = -55^{\circ} \text{C}^{(2)}$ |     | 3.5 | 5.9                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_J = 25^{\circ} \text{C}^{(2)}$    |     | 1.1 | 4.7                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 2 \text{ A}, T_J = 125^{\circ} \text{C}^{(2)}$   |     | 5.8 | 8                   |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_J = -55^{\circ} \text{C}^{(2)}$   |     | 5.6 | 9.3                 |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_J = 25^{\circ} \text{C}^{(2)}$    |     | 3.7 | 8                   |      |
|                       |                                                              | $V_{OUT} = 6.65 \text{ V}, 0 \le I_{Load} \le 3 \text{ A}, T_J = 125^{\circ} \text{C}^{(2)}$   |     | 13  | 25                  |      |
| 0                     | Dropout voltage <sup>(3)</sup>                               | $I_{OUT} = 3 \text{ A}, V_{OUT} = 1.3 \text{ V}, V_{IN} = V_{OUT} + V_{DO}$                    |     | 210 | 335                 | mV   |
|                       | Programmable output current                                  | $V_{\text{IN}} = 1.5 \text{ V}, V_{\text{OUT}} = 1.2 \text{ V},$<br>PCL resistance = 47 kΩ     | 500 | -   | 750                 |      |
|                       | limit range                                                  | V <sub>IN</sub> = 1.5 V, V <sub>OUT</sub> = 1.2 V,<br>PCL resistance varies                    | 200 |     | 3500 <sup>(4)</sup> | mA   |
| s                     | Operating voltage range at CS (see Section 7) <sup>(5)</sup> |                                                                                                | 0   |     | V <sub>IN</sub>     | V    |

## 6.5 Electrical Characteristics (continued)

 $1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}, \text{ V}_{\text{OUT}(\text{target})} = \text{V}_{\text{IN}} - 0.35 \text{ V}, \text{ I}_{\text{OUT}} = 10 \text{ mA}, \text{ V}_{\text{EN}} = 1.1 \text{ V}, \text{ C}_{\text{OUT}} = 22 \text{ }\mu\text{F}, \text{ PG terminal pulled up to V}_{\text{IN}} \text{ with } 50 \text{ }k\Omega, \text{ over operating temperature range (T}_{\text{J}} = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}), \text{ unless otherwise noted. Typical values are at T}_{\text{J}} = 25^{\circ}\text{C}.$ 

| PARAMETER                          |                                                       | TEST CONDITION                                                                                                            | DNS MIN TYP M                                                             |       |       | MAX           | UNIT |
|------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|---------------|------|
|                                    |                                                       | I <sub>LOAD</sub> / I <sub>CS</sub> , V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> =<br>-55°C, I <sub>LOAD</sub> ≥ 500 mA    | 1.9 V, T <sub>J</sub> =                                                   | 45000 | 55500 | 65000         |      |
| CSR                                | Current sense ratio                                   | <sub>LOAD</sub> / I <sub>CS</sub> , V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1<br>25°C, I <sub>LOAD</sub> ≥ 500 mA     | 45000                                                                     | 52000 | 59000 | A/A           |      |
|                                    |                                                       | <sub>LOAD</sub> / I <sub>CS</sub> , V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 125°C, I <sub>LOAD</sub> ≥ 500 mA         | 45000                                                                     | 51000 | 56000 |               |      |
| I <sub>GND</sub>                   | GND terminal current                                  | V <sub>IN</sub> = 1.5 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub>                                                       | V <sub>IN</sub> = 1.5 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 2 A |       |       |               | mA   |
| l <sub>Q</sub>                     | Quiescent current (no load)                           | V <sub>IN</sub> = V <sub>OUT</sub> + 0.5 V, I <sub>OUT</sub> = 0 A                                                        |                                                                           |       | 7     | 10            | mA   |
| I <sub>SHDN</sub>                  | Shutdown current                                      | $1.5 \text{ V} \le \text{V}_{\text{IN}} \le 7 \text{ V}$ , pre and post $T_J = 25^{\circ}\text{C}^{(6)}$                  | 100 krad(Si),                                                             |       | 26    | 230           | μA   |
| I <sub>SNS</sub> , I <sub>FB</sub> | FB/SNS terminal current                               | V <sub>IN</sub> = 7 V, V <sub>OUT</sub> = 6.65 V                                                                          |                                                                           |       | 1     | 5             | nA   |
| I <sub>EN</sub>                    | EN terminal input current                             | V <sub>IN</sub> = 7 V, V <sub>EN</sub> = 7 V, V <sub>OUT</sub> = 6.                                                       | 65 V                                                                      |       | 20    | 150           | nA   |
| V <sub>ILEN</sub>                  | EN terminal input low (disable)                       | 1.5 V < V <sub>IN</sub> < 7 V                                                                                             | 1.5 V < V <sub>IN</sub> < 7 V                                             |       |       |               | V    |
| V <sub>IHEN</sub>                  | EN terminal input high (enable)                       | 1.5 V < V <sub>IN</sub> < 7 V                                                                                             | V <sub>IN</sub> – 0.7                                                     |       |       | V             |      |
| Eprop Dly                          | Enable terminal propagation delay                     | V <sub>IN</sub> = 2.2 V, EN rise to I <sub>OUT</sub> rise                                                                 |                                                                           | 650   | 1000  | μs            |      |
| T <sub>EN</sub>                    | Enable terminal turn-on delay (delay to PG assertion) | V <sub>IN</sub> = 2.2 V, V <sub>OUT</sub> = 1.8 V, I <sub>LOAE</sub><br>C <sub>OUT</sub> = 220 µF, C <sub>SS</sub> = 2 nF |                                                                           | 1.4   | 1.6   | ms            |      |
| V <sub>THPG</sub>                  | PG threshold                                          | No load, 0.8 V ≤ V <sub>OUT</sub> ≤ 6.65 V                                                                                | 1                                                                         | 86%   | 90%   |               |      |
| V <sub>THPGHYS</sub>               | PG hysteresis                                         | 1.5 V ≤ V <sub>IN</sub> ≤ 7 V                                                                                             |                                                                           |       | 2%    |               |      |
| V <sub>OL PG</sub>                 | PG terminal output low                                | I <sub>PG</sub> = 0 mA to –1 mA                                                                                           |                                                                           |       | 120   | 300           | mV   |
| 1                                  | PG terminal leakage current                           | V <sub>OUT</sub> > V <sub>THPG</sub> , V <sub>PG</sub> = 1.2 V                                                            |                                                                           |       | 0.2   | 1.5           | μA   |
| I <sub>LKGPG</sub>                 | P G terminar leakage current                          | $V_{OUT} > V_{THPG}, V_{PG} = 7 V$                                                                                        |                                                                           |       | 0.5   | 2.5           | μΑ   |
| I <sub>SS</sub>                    | SS terminal charge current                            | V <sub>IN</sub> = 1.5 V to 7 V                                                                                            |                                                                           |       | 2.5   | 3.5           | μΑ   |
| I <sub>SSdisb</sub>                | SS terminal disable current                           | V <sub>IN</sub> = 1.5 V to 7 V                                                                                            |                                                                           |       | 5     | 10            | μΑ   |
| V <sub>SS</sub>                    | SS terminal voltage (device enabled) <sup>(7)</sup>   | V <sub>IN</sub> = 1.5 V to 7 V                                                                                            |                                                                           |       |       | 1.232         | V    |
| V <sub>SSdisb</sub>                | SS terminal low-level input voltage to disable device | V <sub>IN</sub> = 1.5 V to 7 V                                                                                            |                                                                           |       | 0.4   | V             |      |
|                                    | Dower oursely rejection                               | $V_{\rm IN} = 2.5 \text{ V}, \text{ V}_{\rm OUT} = 1.8 \text{ V},$                                                        |                                                                           |       | 48    |               | ٩D   |
| PSRR                               | Power-supply rejection ratio                          | C <sub>OUT</sub> = 220 μF                                                                                                 | 100 kHz                                                                   |       | 25    |               | dB   |
| V <sub>N</sub>                     | Output noise voltage                                  | BW = 10 Hz to 100 kHz,<br>I <sub>OUT</sub> = 3 A, V <sub>IN</sub> = 2 V, V <sub>OUT</sub> = 1.                            |                                                                           | 20.33 |       | $\mu V_{RMS}$ |      |
| TSD                                | Thermal shutdown temperature                          |                                                                                                                           |                                                                           |       | 185   |               | °C   |

(1) The output voltage accuracy of condition at I<sub>OUT</sub> = 2 A and I<sub>OUT</sub> = 3 A is specified by characterization, but not production tested.

(2) Line and load regulations done under pulse condition for t < 10 ms.

(3) The parameter is specified to the limit in characterization, but not production tested.

(4) The maximum limit of the I<sub>CL</sub>parameter is specified to the limit in characterization, but not production tested.

(5) To insure foldback is enabled,  $V_{CS}$  must be > 0.9  $\cdot$  V<sub>FB</sub>.

(6) This maximum limit applies to SMD 5962R13202 post 100-krad(Si) test at 25°C.

(7) Any external pullup voltage should not exceed 1.188 V.



## 6.6 Typical Characteristics





## 6.6 Typical Characteristics (continued)





## 7 Detailed Description

## 7.1 Overview

The TPS7H1101A-SP is 3-A, 1.5-V to 7-V LDO linear regulator that uses PMOS pass element configuration.

It uses TI's proprietary process to achieve low noise, high PSRR combined with high-thermal performance in a 16-pin ceramic flatpack package (HKR).

A number of features are incorporated in the design to provide high reliability and system flexibility. Current foldback, current limit, and thermal protection are incorporated in the design to make it viable for space environments.

The device also has a current sense monitoring feature. A resistor connected from the current sense (CS) terminal to VIN indicates voltage proportional to the output current. Section 8.2.1.3 provides a detailed description of this feature. When CS is pulled high to voltage greater than 90% Vref (0.544 V), foldback current limit is enabled. Pulling CS below 0.544 V disables the foldback current limit.

A resistor connected from the programmable current limit (PCL) terminal to ground sets the overcurrent limit activation point. When overcurrent limit activation point is reached, it results in the LDO going into current foldback mode. Output current is reduced to approximately 50% of the current limit set point. Section 8.2.1.2 provides a detailed description of this feature.

TPS7H1101A-SP incorporates thermal protection, which disables the output when the junction temperature rises to approximately 185°C, allowing the device to cool. Cycling limits the dissipation of the regulator, protecting it from catastrophic damage as a result of overheating.

To provide system flexibility for demanding current needs, the LDO can be configured in parallel operation as indicated in Figure 8-12. Section 8.2.1.6 provides detailed parallel operation information.

An enable feature is incorporated in the design allowing the user to enable or disable the LDO. Power Good (PG), is an open-drain connection, indicating status of the output voltage regulation. These provide the customers system flexibility in monitoring and controlling the LDO operation.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

### 7.3.1 Soft Start

Connecting a capacitor ( $C_{SS}$ ) from the SS terminal to GND slows down the output voltage ramp rate. The soft-start capacitor charges up to 1.2 V, with a threshold of  $V_{FB}$ .

$$C_{SS} = \frac{t_{SS} \bullet I_{SS}}{V_{FB}} \tag{1}$$

where

• t<sub>ss</sub> = soft-start time

•  $V_{FB} = V_{REF} = 0.605 V$ 

#### 7.3.2 Power Good (PG)

Power Good terminal (9) is an open-drain connection and can be used to sequence multiple LDOs. Figure 7-1 shows typical connection. The PG terminal will be pulled low until the output voltage reaches 90% of its maximum level. At that point, the PG pin will be pulled up. Since the PG pin is open drain, it can be pulled up to any voltage as long as it does not exceed the absolute max of 7.5 V listed in Section 6.5.



Copyright © 2017, Texas Instruments Incorporated

Figure 7-1. Sequencing LDOs With Power Good

#### Note

For PSpice models, WEBENCH, and reference design, see the Design & development tab of the product folder.

- 1. PSpice transient model (switching, transient, and stability simulations)
- 2. PSpice Worst Case Analysis (WCA) model (radiation and aging stability Bode plot)

## 7.4 Device Functional Modes

#### 7.4.1 Enable/Disable

For V<sub>IN</sub> from 1.5 V to 7 V, TPS7H1101A-SP can be disabled by pulling the enable terminal to logic low at a minimum of 0.7 V. Enable cannot exceed V<sub>IN</sub> by more than 0.3 V, and in most cases, the enable terminal is connected to V<sub>IN</sub>.



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS7H1101A-SP LDO linear regulator is targeted space environment applications. This regulator has various features such as low dropout, soft start, output current foldback, high-side current sensing (where sensing voltage at CS pin provides voltage proportional to output current), and current sharing.

#### 8.1.1 Stability

Bode plots are a standard approach in assessing stability. This approach requires a single feedback path where an AC signal is injected across a resistor (typically 50  $\Omega$ ) and measurements are taken on either side of the resistor as shown in Figure 8-1. From this measurement, loop gain and phase plots can be generated. Crossover frequency,  $f_{\rm C}$ , is defined as the frequency where the magnitude of the loop gain is unity and phase margin is evaluated at the crossover frequency  $f_{\rm C}$ .



Figure 8-1. Conventional Bode Plot With Simplified Feedback Loops

However, it is important the AC signal is injected as shown in Figure 8-1. This injection point ensures that the feedback signal goes through both the outer loop (consisting of the top feedback resistor,  $R_T$ ) and the inner loop (consisting of the compensation capacitor,  $C_{COMP}$ ). If the only the outer loop is measured, the resulting crossover frequency will be lower which would indicate a poorer transient response than reality. Therefore, it is best to inject the measurement signal at a point where it goes through both loops. If this is not possible, the two loops may be measured independently and added using the superposition principle.

Furthermore, the stability of the device can be qualitatively validated by applying a step load to the output and observing the response. The SPICE models for the device can be found on the TPS7H1101A-SP product page. To simulate impedance measurements, the transient model should be used.



## 8.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

Figure 8-2. Typical Application Circuit



(2)

#### 8.2.1 Detailed Design Procedure

#### 8.2.1.1 Adjustable Output Voltage (Feedback Circuit)

The output voltage of the TPS7H1101A-SP can be set to a user-programmable level between 0.8 V and 6.65 V. Achieve this by using a resistor divider connected between  $V_{OUT}$ , FB, and GND terminals.  $R_{TOP}$  connected between  $V_{FB}$  and  $V_{FB}$ , and  $R_{BOTTOM}$  connected between  $V_{FB}$  and GND.

Use Equation 2 to determine V<sub>OUT</sub>.

$$V_{OUT} = \frac{(R_{TOP} + R_{BOTTOM}) \bullet V_{FB}}{R_{BOTTOM}}$$

where

• V<sub>FB</sub> = 0.605 V

| Voltages         |                  |                 |                        |                 |  |  |  |  |  |
|------------------|------------------|-----------------|------------------------|-----------------|--|--|--|--|--|
| v                | Standard         | 1% Resistors    | Standard 0.1% Resistor |                 |  |  |  |  |  |
| V <sub>OUT</sub> | R <sub>TOP</sub> | <b>R</b> BOTTOM | R <sub>TOP</sub>       | <b>R</b> BOTTOM |  |  |  |  |  |
| 0.8 V            | 10.7 kΩ          | 33.2 kΩ         | 10.7 kΩ                | 33.2 kΩ         |  |  |  |  |  |
| 1 V              | 13.7 kΩ          | 21 kΩ           | 12.6 kΩ                | 19.3 kΩ         |  |  |  |  |  |
| 1.2 V            | 11.3 kΩ          | 11.5 kΩ         | 11.8 kΩ                | 12 kΩ           |  |  |  |  |  |
| 1.5 V            | 15.8 kΩ          | 10.7 kΩ         | 18.2 kΩ                | 12.3 kΩ         |  |  |  |  |  |
| 1.8 V            | 23.2 kΩ          | 11.8 kΩ         | 32 kΩ                  | 16.2 kΩ         |  |  |  |  |  |
| 2.5 V            | 10.7 kΩ          | 3.4 kΩ          | 37.9 kΩ                | 12.1 kΩ         |  |  |  |  |  |
| 3.3 V            | 51.1 kΩ          | 11.5 kΩ         | 10.2 kΩ                | 2.29 kΩ         |  |  |  |  |  |
| 4 V              | 13.3 kΩ          | 2.37 kΩ         | 31.2 kΩ                | 5.56 kΩ         |  |  |  |  |  |
| 5 V              | 11.5 kΩ          | 1.58 kΩ         | 16.2 kΩ                | 2.23 kΩ         |  |  |  |  |  |
| 5.5 V            | 17.4 kΩ          | 2.15 kΩ         | 89.8 kΩ                | 11.1 kΩ         |  |  |  |  |  |
| 6 V              | 90.9 kΩ          | 10.2 kΩ         | 10.7 kΩ                | 1.2 kΩ          |  |  |  |  |  |
| 6.5 V            | 26.7 kΩ          | 2.74 kΩ         | 15.2 kΩ                | 1.56 kΩ         |  |  |  |  |  |
| 6.6 V            | 11.3 kΩ          | 1.15 kΩ         | 22.1 kΩ                | 2.23 kΩ         |  |  |  |  |  |
| 6.7 V            | 39.2 kΩ          | 3.92 kΩ         | 13.8 kΩ                | 1.37 kΩ         |  |  |  |  |  |

#### Table 8-1. Example Resistor Values for Typical Voltages

#### 8.2.1.2 PCL

PCL resistor, R<sub>PCL</sub>, sets the overcurrent limit activation point and can be calculated per Equation 3.

 $R_{PCL} = (CSR \times V_{REF}) / (I_{CL} - 0.0403)$ 

where

- V<sub>REF</sub> = 0.605 V
- I<sub>CL</sub> = Programmable current limit (A)
- Current sense ratio (CSR) is the ratio of output load current to I<sub>CS</sub>; typical value of the CSR is 52000
- Offset value 0.0403 is a fixed offset derived from internal keep-alive biasing

Figure 8-3 shows the output load current ( $I_{LOAD}$ ) versus PCL terminal current ( $I_{PCL}$ ) varied with minimum and maximum range of CSR values by temperature. The  $R_{PCL}$  resistor should be chosen to set the worst case  $I_{LOAD}$  across system normal operating load and temperature range without reaching overcurrent activation point of  $I_{PCL}$  ·  $R_{PCL} \ge V_{REF}$ .

Additionally, a suitable resistor R<sub>CS</sub> must be chosen to ensure the CS terminal is within its operating range of 0.3 V to V<sub>IN</sub> and V<sub>CS</sub> needs to be greater than  $0.9 \cdot V_{REF}$  (0.544 V) to insure foldback remains enabled when current activation point is triggered.

(3)



The maximum PCL is 3.5 A. The range of resistor that can be used on the PCL terminal to GND is 8.2 k $\Omega$  to 160 k $\Omega$ . It is not recommended to use overcurrent limit activation thresholds of less than 500 mA due to internal bias offset currents representing a larger percentage of total I<sub>PCL</sub>current and therefore additional error.



Figure 8-3. I<sub>LOAD</sub> (A) vs I<sub>PCL</sub> (A)

#### 8.2.1.3 High-Side Current Sense

Figure 8-4 shows the cascode NMOS current mirror.  $V_{CS}$  must be  $\ge 0.3$  V for proper biasing. Additionally  $V_{CS}$  must be greater than  $0.9 \cdot V_{REF}$  (0.544 V) if foldback current limiting is intended to be enabled. The following example shows the typical calculation of  $R_{CS}$ .

$$I_{CS} = \frac{I_{LOAD} + I_{offset}}{CSR}$$

$$R_{CS} = \frac{V_{IN} - V_{CS}}{I_{CS}}$$
(4)
(5)

#### where

- I<sub>LOAD</sub> is the output load current
- CSR is the current sense ratio
- I<sub>offset</sub> is internal keep-alive bias current times CSR
- I<sub>offset</sub> = 5 μA · CSR

When V<sub>IN</sub> = 2.3 V, select V<sub>CS</sub> = 2.05 V, I<sub>LOAD</sub> = 3 A, CSR = 52000, and I<sub>offset</sub> = 0.26 A, then I<sub>CS</sub> = 62.69  $\mu$ A and R<sub>CS</sub> = 3.99 kΩ.





Figure 8-4. Cascode NMOS Current Mirror

For TPS7H1101A-SP, Figure 8-5 shows a typical curve V<sub>CS</sub> vs  $I_{OUT}$  for V<sub>IN</sub> = 2.28 V and R<sub>CS</sub> = 3.65 k $\Omega$ . A resistor connected from the CS terminal to V<sub>IN</sub> indicates voltage proportional to the output current.

Monitoring current in the CS terminal (I<sub>CS</sub> vs I<sub>LOAD</sub>) indicates the current sense ratio between the main PMOSFET and the current sense MOSFET as shown in Figure 8-6. Additionally Figure 8-6 shows the linearity of the CSR ratio across V<sub>CS</sub> pin voltage range of 0.3 V to V<sub>IN</sub>. V<sub>CS</sub> must be  $\geq$  0.3-V minimum to keep circuit properly biased.

Figure 8-7 shows I<sub>LOAD</sub> vs I<sub>CS</sub> across the full range of CSR values.







#### 8.2.1.4 Current Foldback

- The TPS7H1101A-SP has a current foldback feature which can be enabled when the CS terminal is greater than 0.9 · V<sub>REF</sub> (0.544 V). Pulling CS below this threshold disables the foldback current limit. If the foldback current limit is disabled, then the LDO will begin regulating again as soon as the current falls below the clamp threshold.
- 2. With foldback current limit enabled, when current limit trip point is activated,
  - a. Output voltage drops low, and
  - b. Output current folds back to approximately 50% of the current limit trip point.

This results in minimizing the power loss under fault conditions. Monitoring the voltage at the CS terminal indicates voltage proportional to the output current. It is important to note that the current sense voltage range on CS pin must be designed to stay above the  $0.9 \cdot V_{REF}$  threshold to insure foldback is not inadvertently disabled at high currents.



#### 8.2.1.5 Transient Response

Figure 8-8, Figure 8-9, and Figure 8-10 indicate the transient response behavior of the LDO for 50% step load change.

Channel 1: Input voltage

Channel 3: Step load in current

Channel 4: Output voltage overshoot/undershoot





#### 8.2.1.6 Current Sharing

For demanding load requirements, multiple LDOs can be paralleled as indicated in Figure 8-12. In parallel mode, the CS terminal of LDO1 must be connected to the PCL terminal of LDO2 via a series resistor,  $R_{CL}$ , and CS terminal of LDO2 must be connected to PCL terminal of LDO1 via series resistor,  $R_{CL}$ . The typical value of  $R_{CL}$  in parallel operation is 3.75 k $\Omega$  for current limit > 6 A. In parallel configuration,  $R_{CL}$  (resistor from PCL to GND) and  $R_{CS}$  (resistor from CS terminal to  $V_{IN}$ ) must be left open (unpopulated). The  $R_{CL}$  value must be selected so that the operating condition of the CS terminal is maintained, as specified in Section 6.5.  $V_{CS}$  must be greater than 0.3 V to insure proper current sense operation. The current from PCL through RCL of LDO1 is determined by the output load current of LDO2 divided by the CSR. Hence, the voltage at CS terminal of the LDO1 is 0.605 V – ((output load current of LDO2 + 0.2458) / CSR ×  $R_{CL}$ ).

Alternately, it can also provide twice the output current to meet system needs. When using two LDOs in parallel operation for higher output load current, use POL TPS50601-SP as an input source.



Figure 8-11. LDO Current Share



Figure 8-12. Block Diagram (Parallel Operation)



#### 8.2.1.7 Compensation

Figure 8-13 shows a generic block diagram for TPS7H1101A-SP LDO with external compensation components. LDO incorporates nested loops, thus providing the high gain necessary to meet design performance.



Figure 8-13. TPS7H1101A-SP Compensation

Resistor divider composed of  $R_{top}$  and  $R_{bottom}$  determine the output voltage set points as indicated by Equation 2.

Output capacitor C<sub>OUT</sub> introduces a pole and a zero as shown in the following.

$$F_{p_{co}} = \frac{1}{2 \bullet \pi \bullet C_o \bullet R_L}$$
(6)

$$F_{z_{-co}} = \frac{1}{2 \bullet \pi \bullet C_o \bullet C_{esr}}$$
<sup>(7)</sup>

The TPS7H1101A-SP was designed so that the ESR of the output capacitor will not have a strong influence on the response of the LDO. However, an optional capacitor,  $C_x$ , can be added in parallel with the bottom feedback resistor to introduce a pole to cancel  $F_{z_co}$ . Equation 8 shows how to calculate the location of the pole introduced by  $C_x$ . To cancel the zero directly,  $F_p$  should be equal to  $F_{z_co}$ .

$$F_{p} = \frac{1}{2 \bullet \pi \bullet C_{x} \bullet R_{bottom}}$$
(8)

 $C_x$  is calculated to be 1000 pF for  $C_o$  = 220 µF,  $C_{esr}$  = 45 m $\Omega$ , and  $R_{bottom}$  = 10 k $\Omega$ .

Figure 8-13 also includes a place holder for a feed forward capacitance  $C_{ff}$ . Use of feed forward compensation can be more advantageous than use of  $C_x$ . Please reference application note *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* for additional information on usage of  $C_{FF}$ .

Internal compensation in the LDO cancels the output capacitor pole introduced by C<sub>OUT</sub> and R<sub>L</sub>.

C<sub>comp</sub> introduces a dominant pole at low frequency. TI recommends that a C<sub>comp</sub> value of 10 nF.

#### 8.2.1.8 Output Noise

Output noise is measured using an HP3495A. Figure 8-14 and Figure 8-15 show noise of the TPS7H1101A-SP in  $\mu V/\sqrt{Hz}$  vs frequency.





#### 8.2.1.9 Capacitors

TPS7H1101A-SP requires the use of a combination of tantalum and ceramic capacitors to achieve good volume to capacitance ratio. Table 8-2 highlights some of the capacitors used in the device. TI recommends to follow proper derating guidelines as recommended by the capacitor manufacturer based upon output voltage and operating temperature.

Note that polymer-based tantalum capacitors must be derated to at least 60% of rated voltage, whereas manganese oxide ( $MnO_2$ ) based tantalum capacitors should be derated to 33% of rated voltage depending upon the operating temperature.

TI recommends to use a tantalum capacitor along with a 0.1- $\mu$ F ceramic capacitor. The device is stable for input and output tantalum capacitor values of 10  $\mu$ F to 220  $\mu$ F with the ESR range of 10 m $\Omega$  to 2  $\Omega$ . However, the dynamic performance of the device varies based on load conditions and the capacitor values used.

TI recommends a minimum output capacitor of 22  $\mu$ F with ESR of 1  $\Omega$  or less to prevent oscillations. X7R dielectrics are preferred. See Table 8-2 for various capacitor recommendations.



| Table 8-2. TPS7H1101A-SP Capacitors |                                                |                    |                         |  |  |  |  |  |  |
|-------------------------------------|------------------------------------------------|--------------------|-------------------------|--|--|--|--|--|--|
| CAPACITOR PART NUMBER               | CAPACITOR DETAILS<br>(CAPACITOR, VOLTAGE, ESR) | TYPE               | VENDOR                  |  |  |  |  |  |  |
| T493X107K016CH612A <sup>(1)</sup>   | 100 μF, 16 V, 100 mΩ                           | Tantalum - MnO2    | Kemet                   |  |  |  |  |  |  |
| T493X226M025AH6x20 <sup>(1)</sup>   | 22 μF, 25 V, 35 mΩ                             | Tantalum - MnO2    | Kemet                   |  |  |  |  |  |  |
| T525D476M016ATE035 <sup>(1)</sup>   | 47 μF, 10 V, 35 mΩ                             | Tantalum - Polymer | Kemet                   |  |  |  |  |  |  |
| T540D476M016AH6520 <sup>(1)</sup>   | 47 μF, 16 V, 20 mΩ                             | Tantalum - Polymer | Kemet                   |  |  |  |  |  |  |
| T525D107M010ATE025 <sup>(1)</sup>   | 100 μF, 10 V, 25 mΩ                            | Tantalum - Polymer | Kemet                   |  |  |  |  |  |  |
| T541X337M010AH6720 <sup>(1)</sup>   | 330 μF, 10 V, 6 mΩ                             | Tantalum - Polymer | Kemet                   |  |  |  |  |  |  |
| T525D227M010ATE025 <sup>(1)</sup>   | 220 μF, 10 V, 25 mΩ                            | Tantalum - Polymer | Kemet                   |  |  |  |  |  |  |
| T495X107K016ATE100 <sup>(1)</sup>   | 100 μF, 16 V, 100 mΩ                           | Tantalum - MnO2    | Kemet                   |  |  |  |  |  |  |
| CWR29FK227JTHC <sup>(1)</sup>       | 220 μF, 10 V, 180 mΩ                           | Tantalum - MnO2    | AVX                     |  |  |  |  |  |  |
| THJE107K016AJH                      | 100 μF, 16 V, 58 mΩ                            | Tantalum           | AVX                     |  |  |  |  |  |  |
| THJE227K010AJH                      | 220 μF, 10 V, 40 mΩ                            | Tantalum           | AVX                     |  |  |  |  |  |  |
| SMX33C336KAN360                     | 33 µF, 25 V                                    | Stacked ceramic    | AVX                     |  |  |  |  |  |  |
| SR2225X7R335K1P5#M123               | 3.3 μF, 25 V, 10 mΩ                            | Ceramic            | Presidio Components Inc |  |  |  |  |  |  |

. . . . .

-- -

(1) Operating temperature is  $-55^{\circ}$ C to  $125^{\circ}$ C.

## 8.2.2 Application Curves





## 9 Power Supply Recommendations

This device is designed to operate with an input voltage supply up to 7 V. The minimum input voltage should provide adequate headroom greater than the dropout voltage for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 10 Layout

### **10.1 Layout Guidelines**

- For best performance, all traces should be as short as possible, and no longer than 5 cm.
- Use wide traces for IN, OUT and GND to minimize the parasitic electrical effects.
- Place the output capacitors (COUT) as close as possible to the OUT pin of the device.

### 10.2 Layout Example



Figure 10-1. PCB Layout Example



## **11 Device and Documentation Support**

#### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.1.2 Device Nomenclature**

| KGD           | Known good die                                                             |
|---------------|----------------------------------------------------------------------------|
| RHA           | Radiation hardness assurance for space systems                             |
| 5962R13202    | Same device as TPS50601-SP, shown with standard microcircuit drawing (SMD) |
| TPS7H1101A-SP | Same device as 5962R10221, shown with TI package drawing                   |

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application note (SBVA042)
- Texas Instruments, TPS7H1101-SP TID and SEE radiation report (SNAA257)

### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan               | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking                   | Samples |
|------------------|--------|--------------|---------|------|---------|------------------------|---------------|--------------------|--------------|----------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                    | Ball material | (3)                |              | (4/5)                            |         |
|                  |        |              |         |      |         |                        | (6)           |                    |              |                                  |         |
| 5962R1320202V9A  | ACTIVE | XCEPT        | KGD     | 0    | 70      | RoHS & Green           | Call TI       | N / A for Pkg Type | -55 to 125   |                                  | Samples |
| 5962R1320202VXC  | ACTIVE | CFP          | HKR     | 16   | 25      | RoHS-Exempt<br>& Green | NIAU          | N / A for Pkg Type | -55 to 125   | 5962R1320202VXC<br>TPS7H1101-RHA | Samples |
| TPS7H1101AHKR/EM | ACTIVE | CFP          | HKR     | 16   | 25      | RoHS-Exempt<br>& Green | NIAU          | N / A for Pkg Type | 25 to 25     | TPS7H1101AHKR/EM<br>EVAL ONLY    | Samples |
| TPS7H1101AY/EM   | ACTIVE | XCEPT        | KGD     | 0    | 5       | RoHS & Green           | Call TI       | N / A for Pkg Type | 25 to 25     |                                  | Samples |
| TPS7H1101HKR/EM  | ACTIVE | CFP          | HKR     | 16   | 25      | RoHS-Exempt<br>& Green | NIAU          | N / A for Pkg Type | 25 to 25     | TPS7H1101HKREM                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

21-Dec-2023

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962R1320202VXC  | HKR          | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| TPS7H1101AHKR/EM | HKR          | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| TPS7H1101HKR/EM  | HKR          | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |

# **HKR0016A**



# **PACKAGE OUTLINE**

# CFP - 2.416 mm max height

CERAMIC DUAL FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   This package is hermetically sealed with a metal lid. Lid is connected to Heatsink.
- 4. The terminals are gold plated.
- 5. Falls within MIL-STD-1835 CDFP-F11A.



# **HKR0016A**

# **EXAMPLE BOARD LAYOUT**

# CFP - 2.416 mm max height

CERAMIC DUAL FLATPACK





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated