

### DS15MB200 Dual 1.5 Gbps 2:1/1:2 LVDS Mux/Buffer with Pre-Emphasis

Check for Samples: DS15MB200

#### FEATURES

- 1.5 Gbps Data Rate Per Channel
- Configurable Off/On Pre-emphasis Drives Lossy Backplanes and Cables
- LVDS/BLVDS/CML/LVPECL Compatible Inputs, LVDS Compatible Outputs
- Low Output Skew and Jitter
- On-chip 100Ω Input and Output Termination
- 15 kV ESD Protection on LVDS Inputs/Outputs
- Hot Plug Protection
- Single 3.3V Supply
- Industrial -40 to +85°C Temperature Range
- 48-pin WQFN Package

#### **Typical Application**

#### DESCRIPTION

The DS15MB200 is a dual-port 2 to 1 multiplexer and 1 to 2 repeater/buffer. High-speed data paths and flow-through pinout minimize internal device jitter and simplify board layout, while pre-emphasis overcomes ISI jitter effects from lossy backplanes and cables. The differential inputs and outputs interface to LVDS or Bus LVDS signals such as those on Texas Instrument's 10-, 16-, and 18-bit Bus LVDS SerDes, or to CML or LVPECL signals.

The 3.3V supply, CMOS process, and robust I/O ensure high performance at low power over the entire industrial -40 to +85°C temperature range.



Figure 1.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



www.ti.com

#### **Block Diagram**



#### Figure 2.

#### **PIN DESCRIPTIONS**

| Pin<br>Name      | WQFN Pin<br>Number | I/O, Type   | Description                                                                                                         |
|------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------|
| SWITCH SI        | DE DIFFERE         | NTIAL INPUT | ſS                                                                                                                  |
| SIA_0+<br>SIA_0- | 30<br>29           | I, LVDS     | Switch A-side Channel 0 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible. |
| SIA_1+<br>SIA_1- | 19<br>20           | I, LVDS     | Switch A-side Channel 1 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible. |
| SIB_0+<br>SIB_0- | 28<br>27           | I, LVDS     | Switch B-side Channel 0 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible. |
| SIB_1+<br>SIB_1- | 21<br>22           | I, LVDS     | Switch B-side Channel 1 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible. |
| LINE SIDE        | DIFFERENTI         | AL INPUTS   |                                                                                                                     |
| LI_0+<br>LI_0-   | 40<br>39           | I, LVDS     | Line-side Channel 0 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible.     |
| LI_1+<br>LI_1-   | 9<br>10            | I, LVDS     | Line-side Channel 1 inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible.     |
| SWITCH SI        | DE DIFFERE         | NTIAL OUTP  | UTS                                                                                                                 |
| SOA_0+<br>SOA_0- | 34<br>33           | O, LVDS     | Switch A-side Channel 0 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .       |
| SOA_1+<br>SOA_1- | 15<br>16           | O, LVDS     | Switch A-side Channel 1 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .       |
| SOB_0+<br>SOB_0- | 32<br>31           | O, LVDS     | Switch B-side Channel 0 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .       |
| SOB_1+<br>SOB_1- | 17<br>18           | O, LVDS     | Switch B-side Channel 1 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .       |
| LINE SIDE        | DIFFERENTI         | AL OUTPUTS  | 3                                                                                                                   |
| LO_0+<br>LO_0-   | 42<br>41           | O, LVDS     | Line-side Channel 0 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .           |
| LO_1+<br>LO_1-   | 7<br>8             | O, LVDS     | Line-side Channel 1 inverting and non-inverting differential outputs. LVDS compatible <sup>(1)(2)</sup> .           |

(1)

For interfacing LVDS outputs to CML or LVPECL compatible inputs, refer to the applications section of this datasheet (planned). The LVDS outputs do not support a multidrop (BLVDS) environment. The LVDS output characteristics of the DS15MB200 device have (2) been optimized for point-to-point backplane and cable applications.



#### SNLS196E-NOVEMBER 2005-REVISED MARCH 2013

#### **PIN DESCRIPTIONS (continued)**

| Pin<br>Name                          | WQFN Pin<br>Number             | I/O, Type | Description                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------|--------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIGITAL C                            | ONTROL INT                     | ERFACE    |                                                                                                                                                                                                                                                                                                                              |
| MUX_S0<br>MUX_S1                     | 38<br>11                       | I, LVTTL  | Mux Select Control Inputs (per channel) to select which Switch-side input, A or B, is passed through to the Line-side.                                                                                                                                                                                                       |
| PREA_0<br>PREA_1<br>PREB_0<br>PREB_1 | 26<br>23<br>25<br>24           | I, LVTTL  | Output pre-emphasis control for Switch-side outputs. Each output driver on the Switch A-side and B-<br>side has a separate pin to control the pre-emphasis on or off.                                                                                                                                                        |
| PREL_0<br>PREL_1                     | 44<br>5                        | I, LVTTL  | Output pre-emphasis control for Line-side outputs. Each output driver on the Line A-side and B-side has a separate pin to control the pre-emphasis on or off.                                                                                                                                                                |
| ENA_0<br>ENA_1<br>ENB_0<br>ENB_1     | 36<br>13<br>35<br>14           | I, LVTTL  | Output Enable Control for Switch A-side and B-side outputs. Each output driver on the A-side and B-side has a separate enable pin.                                                                                                                                                                                           |
| ENL_0<br>ENL_1                       | 45<br>4                        | I, LVTTL  | Output Enable Control for The Line-side outputs. Each output driver on the Line-side has a separate enable pin.                                                                                                                                                                                                              |
| POWER                                |                                |           |                                                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub>                      | 2, 6, 12,<br>37, 43, 46,<br>48 | I, Power  | $V_{DD} = 3.3V \pm 0.3V.$                                                                                                                                                                                                                                                                                                    |
| GND                                  | 3, 47 <sup>(3)</sup>           | I, Power  | Ground reference for LVDS and CMOS circuitry.<br>For the WQFN package, the DAP is used as the primary GND connection to the device. The DAP is<br>the exposed metal contact at the bottom of the WQFN-48 package. It should be connected to the<br>ground plane with at least 4 vias for optimal AC and thermal performance. |

(3) Note that the DAP on the backside of the WQFN package is the primary GND connection for the device when using the WQFN package.

#### **Connection Diagrams**





www.ti.com

#### **Output Characteristics**

The output characteristics of the DS15MB200 have been optimized for point-to-point backplane and cable applications, and are not intended for multipoint or multidrop signaling.

A 100Ω output (source) termination resistor is incorporated in the device to eliminate the need for an external resistor, providing excellent drive characteristics by locating the source termination as close to the output as physically possible.

#### **Pre-Emphasis Controls**

The pre-emphasis is used to compensate for long or lossy transmission media. Separate pins are provided for each output to minimize power consumption. Pre-emphasis is programmable to be off or on per the Preemphasis Control Table.

| PREx_n <sup>(1)</sup> | Output Pre-Emphasis |  |  |  |  |  |
|-----------------------|---------------------|--|--|--|--|--|
| 0                     | 0%                  |  |  |  |  |  |
| 1                     | 100%                |  |  |  |  |  |

(1) Applies to PREA\_0, PREA\_1, PREB\_0, PREB\_1, PREL\_0, PREL\_1

#### Multiplexer Truth Table<sup>(2)(3)</sup>

| Data  | Inputs | Contro | Output |       |
|-------|--------|--------|--------|-------|
| SIA_0 | SIB_0  | MUX_S0 | ENL_0  | LO_0  |
| Х     | valid  | 0      | 1      | SIB_0 |
| valid | Х      | 1      | 1      | SIA_0 |
| Х     | Х      | Х      | 0      | Z     |

Same functionality for channel 1 (2)

(3) X = Don't Care

Z = High Impedance (TRI-STATE)

#### Repeater/Buffer Truth Table<sup>(1)(2)</sup>

| Data Input | Contro | l Inputs | puts Outputs |       |  |  |  |
|------------|--------|----------|--------------|-------|--|--|--|
| LI_0       | ENA_0  | ENB_0    | SOA_0        | SOB_0 |  |  |  |
| Х          | 0      | 0        | Z            | Z     |  |  |  |
| valid      | 0      | 1        | Z            | LI_0  |  |  |  |
| valid      | 1      | 0        | LI_0         | Z     |  |  |  |
| valid      | 1      | 1        | LI_0         | LI_0  |  |  |  |

Same functionality for channel 1 (1) (2)

X = Don't Care

Z = High Impedance (TRI-STATE)



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNLS196E - NOVEMBER 2005 - REVISED MARCH 2013

### Absolute Maximum Ratings<sup>(1)</sup>

|                                                                                                                                                          |       |                      | Value                             | Unit  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|-----------------------------------|-------|--|
| Supply Voltage (V <sub>DD</sub> )                                                                                                                        |       |                      | -0.3 to +4.0                      | V     |  |
| CMOS Input Voltage                                                                                                                                       |       |                      | -0.3 to<br>(V <sub>DD</sub> +0.3) | V     |  |
| LVDS Receiver Input Voltage <sup>(2)</sup>                                                                                                               |       |                      | -0.3 to<br>(V <sub>DD</sub> +0.3) | V     |  |
| LVDS Driver Output Voltage                                                                                                                               |       |                      | -0.3 to<br>(V <sub>DD</sub> +0.3) | V     |  |
| LVDS Output Short Circuit Current                                                                                                                        |       |                      | +40                               | mA    |  |
| Junction Temperature                                                                                                                                     |       | +150                 | °C                                |       |  |
| Storage Temperature                                                                                                                                      |       |                      | −65 to +150                       | °C    |  |
| Lead Temperature (Solder, 4sec)                                                                                                                          |       |                      | 260                               | °C    |  |
| Max Pkg Power Capacity @ 25°C                                                                                                                            | 4sec) |                      |                                   |       |  |
| Thermal Resistance ( $\theta_{JA}$ )                                                                                                                     |       |                      | 24                                | °C/W  |  |
| Package Derating above +25°C                                                                                                                             |       |                      | 41.7                              | mW/°C |  |
|                                                                                                                                                          | F     | IBM, 1.5kΩ, 100pF    | 8                                 | kV    |  |
| Junction Temperature<br>Storage Temperature<br>Lead Temperature (Solder, 4sec)<br>Max Pkg Power Capacity @ 25°C<br>Thermal Resistance (θ <sub>JA</sub> ) | L     | VDS pins to GND only | 15                                | kV    |  |
|                                                                                                                                                          | E     | IAJ, 0Ω, 200pF       | 250                               | V     |  |
|                                                                                                                                                          | C     | DM                   | 1000                              | V     |  |

(1) Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Texas Instruments does not recommend operation of products outside of recommended operation conditions.

(2) V<sub>ID</sub> max < 2.4V

#### **Recommended Operating Conditions**

|                                                    | Min | Max             | Unit |
|----------------------------------------------------|-----|-----------------|------|
| Supply Voltage (V <sub>CC</sub> )                  | 3.0 | 3.6             | V    |
| Input Voltage (V <sub>I</sub> ) <sup>(1)</sup>     | 0   | V <sub>CC</sub> | V    |
| Output Voltage (V <sub>O</sub> )                   | 0   | V <sub>CC</sub> | V    |
| Operating Temperature (T <sub>A</sub> ) Industrial | -40 | +85             | °C   |

(1)  $V_{ID} \max < 2.4V$ 

#### www.ti.com

ISTRUMENTS

ÈXAS

#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol            | Parameter                                                      | Conditions                                                                                                   | Min  | Typ <sup>(1)</sup> | Max             | Units |
|-------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|--------------------|-----------------|-------|
|                   | C SPECIFICATIONS (MUX_Sn, PREA                                 | _n, PREB_n, PREL_n, ENA_n, ENB_n, ENL                                                                        | _n)  |                    |                 |       |
| VIH               | High Level Input Voltage                                       |                                                                                                              | 2.0  |                    | V <sub>DD</sub> | V     |
| V <sub>IL</sub>   | Low Level Input Voltage                                        |                                                                                                              | GND  |                    | 0.8             | V     |
| I <sub>IH</sub>   | High Level Input Current                                       | $V_{IN} = V_{DD} = V_{DDMAX}$                                                                                | -10  |                    | +10             | μA    |
| I <sub>IHR</sub>  | High Level Input Current                                       | PREA_n, PREB_n, PREL_n                                                                                       | 40   |                    | 200             | μA    |
| IIL               | Low Level Input Current                                        | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$                                                                        | -10  |                    | +10             | μA    |
| C <sub>IN1</sub>  | Input Capacitance                                              | Any Digital Input Pin to V <sub>SS</sub>                                                                     |      | 2.0                |                 | pF    |
| C <sub>OUT1</sub> | Output Capacitance                                             | Any Digital Output Pin to V <sub>SS</sub>                                                                    |      | 4.0                |                 | pF    |
| V <sub>CL</sub>   | Input Clamp Voltage                                            | I <sub>CL</sub> = −18 mA                                                                                     | -1.5 | -0.8               |                 | V     |
| LVDS INF          | PUT DC SPECIFICATIONS (SIA±, SIB                               | ±, Ll±)                                                                                                      |      |                    |                 |       |
| V <sub>TH</sub>   | Differential Input High Threshold <sup>(2)</sup>               | $V_{CM} = 0.8V$ or 1.2V or 3.55V,<br>$V_{DD} = 3.6V$                                                         |      | 0                  | 100             | mV    |
| V <sub>TL</sub>   | Differential Input Low Threshold <sup>(2)</sup>                | $V_{CM} = 0.8V$ or 1.2V or 3.55V,<br>$V_{DD} = 3.6V$                                                         | -100 | 0                  |                 | mV    |
| V <sub>ID</sub>   | Differential Input Voltage                                     | $V_{CM} = 0.8V$ to 3.55V, $V_{DD} = 3.6V$                                                                    | 100  |                    | 2400            | mV    |
| V <sub>CMR</sub>  | Common Mode Voltage Range                                      | V <sub>ID</sub> = 150 mV, V <sub>DD</sub> = 3.6V                                                             | 0.05 |                    | 3.55            | V     |
| C <sub>IN2</sub>  | Input Capacitance                                              | IN+ or IN- to V <sub>SS</sub>                                                                                |      | 2.0                |                 | pF    |
| I <sub>IN</sub>   | Input Current                                                  | $V_{IN} = 3.6V, V_{DD} = V_{DDMAX} \text{ or } 0V$                                                           | -15  |                    | +15             | μA    |
|                   |                                                                | $V_{IN} = 0V, V_{DD} = V_{DDMAX} \text{ or } 0V$                                                             | -15  |                    | +15             | μA    |
| LVDS OU           | JTPUT DC SPECIFICATIONS (SOA_n=                                | ±, SOB_n±, LO_n±)                                                                                            |      |                    |                 |       |
| V <sub>OD</sub>   | Differential Output Voltage,<br>0% Pre-emphasis <sup>(2)</sup> | $R_L$ is the internal $100\Omega$ between OUT+ and OUT-                                                      | 250  | 360                | 500             | mV    |
| ΔV <sub>OD</sub>  | Change in V <sub>OD</sub> between<br>Complementary States      |                                                                                                              | -35  |                    | 35              | mV    |
| V <sub>OS</sub>   | Offset Voltage <sup>(3)</sup>                                  |                                                                                                              | 1.05 | 1.22               | 1.475           | V     |
| ∆V <sub>OS</sub>  | Change in V <sub>OS</sub> between<br>Complementary States      |                                                                                                              | -35  |                    | 35              | mV    |
| l <sub>os</sub>   | Output Short Circuit Current                                   | OUT+ or OUT- Short to GND                                                                                    |      | -21                | -40             | mA    |
| C <sub>OUT2</sub> | Output Capacitance                                             | OUT+ or OUT- to GND when TRI-<br>STATE                                                                       |      | 4.0                |                 | pF    |
| SUPPLY            | CURRENT (Static)                                               |                                                                                                              |      |                    |                 |       |
| I <sub>CC</sub>   | Supply Current                                                 | All inputs and outputs enabled and active, terminated with external load of $100\Omega$ between OUT+ and OUT |      | 225                | 275             | mA    |
| I <sub>CCZ</sub>  | Supply Current - Powerdown Mode                                | ENA_0 = ENB_0 = ENL_0 = ENA_1 =<br>ENB_1 = ENL_1 = L                                                         |      | 0.6                | 4.0             | mA    |
| SWITCHI           | NG CHARACTERISTICS-LVDS OUT                                    | PUTS                                                                                                         |      |                    |                 |       |
| t <sub>LHT</sub>  | Differential Low to High Transition Time                       | Use an alternating 1 and 0 pattern at 200 Mb/s, measure between 20% and 80% of                               |      | 170                | 250             | ps    |
| t <sub>HLT</sub>  | Differential High to Low Transition Time                       | V <sub>OD</sub> . <sup>(4)</sup>                                                                             |      | 170                | 250             | ps    |
| t <sub>PLHD</sub> | Differential Low to High Propagation Delay                     | Use an alternating 1 and 0 pattern at 200 Mb/s, measure at 50% $\rm V_{OD}$ between                          |      | 1.0                | 2.5             | ns    |
| t <sub>PHLD</sub> | Differential High to Low Propagation Delay                     | input to output.                                                                                             |      | 1.0                | 2.5             | ns    |
| t <sub>SKD1</sub> | Pulse Skew                                                     | t <sub>PLHD</sub> -t <sub>PHLD</sub>   <sup>(4)</sup>                                                        |      | 25                 | 75              | ps    |
| t <sub>skcc</sub> | Output Channel to Channel Skew                                 | Difference in propagation delay ( $t_{PLHD}$ or $t_{PHLD}$ ) among all output channels. <sup>(4)</sup>       |      | 50                 | 115             | ps    |

Typical parameters are measured at  $V_{DD} = 3.3V$ ,  $T_A = 25^{\circ}C$ . They are for reference purposes, and are not production-tested. Differential output voltage  $V_{OD}$  is defined as ABS(OUT+-OUT-). Differential input voltage  $V_{ID}$  is defined as ABS(IN+-IN-). Output offset voltage  $V_{QS}$  is defined as the average of the LVDS single-ended output voltages at logic high and logic low states. (1)

(2)

(3)

- (4) Not production tested. Guaranteed by statistical analysis on a sample basis at the time of characterization.
- 6 Submit Documentation Feedback



www.ti.com

#### **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol           | Parameter                                      | Conditions                                                                                        | Min | Typ <sup>(1)</sup> | Max | Units |
|------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|
| t <sub>JIT</sub> | Jitter (0% Pre-emphasis) <sup>(5)</sup>        | RJ - Alternating 1 and 0 at 750MHz <sup>(6)</sup>                                                 |     | 1.1                | 1.5 | psrms |
|                  |                                                | DJ - K28.5 Pattern, 1.5 Gbps <sup>(7)</sup>                                                       |     | 20                 | 34  | psp-p |
|                  |                                                | TJ - PRBS 2 <sup>7</sup> -1 Pattern, 1.5 Gbps <sup>(8)</sup>                                      |     | 14                 | 28  | psp-p |
| t <sub>ON</sub>  | LVDS Output Enable Time                        | Time from ENA_n, ENB_n, or ENL_n to OUT± change from TRI-STATE to active.                         |     | 0.5                | 1.5 | μs    |
| t <sub>ON2</sub> | LVDS Output Enable Time from<br>Powerdown Mode | Time from ENA_n, ENB_n, or ENL_n to OUT± change from Powerdown Mode to active.                    |     | 10                 | 20  | μs    |
| t <sub>OFF</sub> | LVDS Output Disable Time                       | Time from ENA_n, ENB_n, or ENL_n to<br>OUT± change from active to TRI-STATE<br>or Powerdown mode. |     |                    | 12  | ns    |

Jitter is not production tested, but guaranteed through characterization on a sample basis. (5)

(6) Random Jitter, or RJ, is measured RMS with a histogram including 1500 histogram window hits. The input voltage = VID = 500mV, 50%

duty cycle at 750MHz,  $t_r = t_f = 50ps$  (20% to 80%). Deterministic Jitter, or D<sub>J</sub>, is measured to a histogram mean with a sample size of 350 hits. Stimulus and fixture jitter have been subtracted. The input voltage = V<sub>ID</sub> = 500mV, K28.5 pattern at 1.5 Gbps,  $t_r = t_f = 50ps$  (20% to 80%). The K28.5 pattern is repeating bit streams of (0011111010 1100000101). (7)

Total Jitter, or T<sub>J</sub>, is measured peak to peak with a histogram including 3500 window hits. Stimulus and fixture jitter have been subtracted. The input voltage =  $V_{ID}$  = 500mV, 2<sup>7</sup>-1 PRBS pattern at 1.5 Gbps, t<sub>r</sub> = t<sub>f</sub> = 50ps (20% to 80%). (8)



www.ti.com

#### **WQFN Performance Characteristics**



#### BIT DATA RATE (Mbps)



#### BIT DATA RATE (Mbps)

Dynamic power supply current was measured with all channels active and toggling at the bit data rate. Data pattern has no effect on the power consumption.

 $V_{DD} = 3.3V, T_A = +25^{\circ}C, V_{ID} = 0.5V, V_{CM} = 1.2V$ Figure 5.



#### Figure 6.



TEMPERATURE (°C)

Total Jitter measured at 0V differential while running a PRBS  $2^{7}$ -1 pattern with one channel active, all other channels are disabled.  $V_{DD} = 3.3V$ ,  $V_{ID} = 0.5V$ ,  $V_{CM} = 1.2V$ , 1.5 Gbps data rate, pre-emphasis off.

Figure 7.



#### SNLS196E - NOVEMBER 2005 - REVISED MARCH 2013

#### **TRI-STATE AND POWERDOWN MODES**

The DS15MB200 has output enable control on each of the six onboard LVDS output drivers. This control allows each output individually to be placed in a low power TRI-STATE mode while the device remains active, and is useful to reduce power consumption on unused channels. In TRI-STATE mode, some outputs may remain active while some are in TRI-STATE.

When all six of the output enables (all drivers on both channels) are deasserted (LOW), then the device enters a Powerdown mode that consumes only 0.5mA (typical) of supply current. In this mode, the entire device is essentially powered off, including all receiver inputs, output drivers and internal bandgap reference generators. When returning to active mode from Powerdown mode, there is a delay until valid data is presented at the outputs because of the ramp to power up the internal bandgap reference generators.

Any single output enable that remains active will hold the device in active mode even if the other five outputs are in TRI-STATE.

When in Powerdown mode, any output enable that becomes active will wake up the device back into active mode, even if the other five outputs are in TRI-STATE.

#### Input Failsafe Biasing

External pull up and pull down resistors may be used to provide enough of an offset to enable an input failsafe under open-circuit conditions. This configuration ties the positive LVDS input pin to VDD thru a pull up resistor and the negative LVDS input pin is tied to GND by a pull down resistor. The pull up and pull down resistors should be in the  $5k\Omega$  to  $15k\Omega$  range to minimize loading and waveform distortion to the driver. The commonmode bias point ideally should be set to approximately 1.2V (less than 1.75V) to be compatible with the internal circuitry. Please refer to application note AN-1194, "Failsafe Biasing of LVDS Interfaces" (SNLA051) for more information.

#### Interfacing LVPECL to LVDS

An LVPECL driver consists of a differential pair with coupled emitters connected to GND via a current source. This drives a pair of emitter-followers that require a 50 ohm to  $V_{CC}$ -2.0 load. A modern LVPECL driver will typically include the termination scheme within the device for the emitter follower. If the driver does not include the load, then an external scheme must be used. The 1.3 V supply is usually not readily available on a PCB, therefore, a load scheme without a unique power supply requirement may be used.



Figure 8. DC Coupled LVPECL to LVDS Interface

Figure 8 is a separated  $\pi$  termination scheme for a 3.3 V LVPECL driver. R1 and R2 provides proper DC load for the driver emitter followers, and may be included as part of the driver device<sup>(1)</sup>. The DS15MB200 includes a 100 ohm input termination for the transmission line. The common mode voltage will be at the normal LVPECL levels – around 2 V. This scheme works well with LVDS receivers that have rail-to-rail common mode voltage,  $V_{CM}$ , range. Most Texas Instrument's LVDS receivers have wide  $V_{CM}$  range. The exceptions are noted in devices' respective datasheets. Those LVDS devices that do have a wide  $V_{CM}$  range do not vary in performance significantly when receiving a signal with a common mode other than standard LVDS  $V_{CM}$  of 1.2 V.

<sup>(1)</sup> The bias networks shown above for LVPECL drivers and receivers may or may not be present within the driver device. The LVPECL driver and receiver specification must be reviewed closely to ensure compatibility between the driver and receiver terminations and common mode operating ranges.



www.ti.com



Figure 9. AC Coupled LVPECL to LVDS Interface

An AC coupled interface is preferred when transmitter and receiver ground references differ more than 1 V. This is a likely scenario when transmitter and receiver devices are on separate PCBs. Figure 9 illustrates an AC coupled interface between a LVPECL driver and LVDS receiver. R1 and R2, if not present in the driver device<sup>(2)</sup>, provide DC load for the emitter followers and may range between 140-220 ohms for most LVPECL devices for this particular configuration. The DS15MB200 includes an internal 100 ohm resistor to terminate the transmission line for minimal reflections. The signal after AC coupling capacitors will swing around a level set by internal biasing resistors (i.e. fail-safe) which is either V<sub>DD</sub>/2 or 0 V depending on the actual failsafe implementation. If internal biasing is not implemented, the signal common mode voltage will slowly wander to GND level.

#### Interfacing LVDS to LVPECL

An LVDS driver consists of a current source (nominal 3.5mA) which drives a CMOS differential pair. It needs a differential resistive load in the range of 70 to 130 ohms to generate LVDS levels. In a system, the load should be selected to match transmission line characteristic differential impedance so that the line is properly terminated. The termination resistor should be placed as close to the receiver inputs as possible. When interfacing an LVDS driver with a non-LVDS receiver, one only needs to bias the LVDS signal so that it is within the common mode range of the receiver. This may be done by using separate biasing voltage which demands another power supply. Some receivers have required biasing voltage available on-chip ( $V_T$ ,  $V_{TT}$  or  $V_{BB}$ ).



Figure 10. DC Coupled LVDS to LVPECL Interface

Figure 10 illustrates interface between an LVDS driver and a LVPECL with a  $V_T$  pin available. R1 and R2, if not present in the receiver<sup>(2)</sup>, provide proper resistive load for the driver and termination for the transmission line, and  $V_T$  sets desired bias for the receiver.

<sup>(2)</sup> The bias networks shown above for LVPECL drivers and receivers may or may not be present within the driver device. The LVPECL driver and receiver specification must be reviewed closely to ensure compatibility between the driver and receiver terminations and common mode operating ranges.





Figure 11. AC Coupled LVDS to LVPECL Interface

Figure 11 illustrates AC coupled interface between an LVDS driver and LVPECL receiver without a  $V_T$  pin available. The resistors R1, R2, R3, and R4, if not present in the receiver<sup>(2)</sup>, provide a load for the driver, terminate the transmission line, and bias the signal for the receiver.

#### Packaging Information

The Leadless Leadframe Package (WQFN) is a leadframe based chip scale package (CSP) that may enhance chip speed, reduce thermal impedance, and reduce the printed circuit board area required for mounting. The small size and very low profile make this package ideal for high density PCBs used in small-scale electronic applications such as cellular phones, pagers, and handheld PDAs. The WQFN package is offered in the no Pullback configuration. In the no Pullback configuration the standard solder pads extend and terminate at the edge of the package. This feature offers a visible solder fillet after board mounting.

The WQFN has the following advantages:

- Low thermal resistance
- Reduced electrical parasitics
- Improved board space efficiency
- Reduced package height
- Reduced package mass

For more details about WQFN packaging technology, refer to applications note AN-1187, "Leadless Leadframe Package" (SNOA401).

Changed layout of

SNLS196E - NOVEMBER 2005-REVISED MARCH 2013

Changes from Revision D (March 2013) to Revision E

#### 12 Submit Documentation Feedback

Copyright © 2005–2013, Texas Instruments Incorporated

| National Data Sheet to TI format | 11 |
|----------------------------------|----|
|                                  |    |

**REVISION HISTORY** 



www.ti.com

Page



10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DS15MB200TSQ/NOPB  | ACTIVE        | WQFN         | RHS                | 48   | 250            | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | 15M200                  | Samples |
| DS15MB200TSQX/NOPB | ACTIVE        | WQFN         | RHS                | 48   | 2500           | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | 15M200                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS15MB200TSQ/NOPB           | WQFN            | RHS                | 48 | 250  | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS15MB200TSQX/NOPB          | WQFN            | RHS                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |



### PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS15MB200TSQ/NOPB  | WQFN         | RHS             | 48   | 250  | 208.0       | 191.0      | 35.0        |
| DS15MB200TSQX/NOPB | WQFN         | RHS             | 48   | 2500 | 356.0       | 356.0      | 35.0        |

### **RHS0048A**



### **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **RHS0048A**

# **EXAMPLE BOARD LAYOUT**

#### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RHS0048A**

# **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated