Technical documentation

Design \& development

# ADC09xJ1300 Quad, Dual, Single Channel, 1.3-GSPS, 9-bit Analog-to-Digital Converter (ADC) with JESD204C Interface 

## 1 Features

- ADC Core:
- Resolution: 9 Bit
- Maximum sampling rate: 1.3 GSPS
- Non-interleaved architecture
- Internal dither reduces high-order harmonics
- Performance specifications (-1 dBFS):
- SNR (100 MHz): 53.5 dBFS
- ENOB (100 MHz): 8.5 Bits
- SFDR ( 100 MHz ): 64 dBc
- Noise floor (-20 dBFS): -143 dBFS
- Full-scale input voltage: 800 mV PP-DIFF
- Full-power input bandwidth: 6 GHz
- JESD204C Serial data interface:
- Support for 2 to 8 (Quad/Dual channel) or 1 to 4 (Single channel) total SerDes lanes
- Maximum baud-rate: 17.16 Gbps
- 64B/66B and 8B/10B encoding modes
- Subclass-1 support for deterministic latency
- Compatible with JESD204B receivers
- Optional internal sampling clock generation
- Internal PLL and VCO (7.2-8.2 GHz)
- SYSREF Windowing eases synchronization
- Four clock outputs simplify system clocking
- Reference clocks for FPGA or adjacent ADC
- Reference clock for SerDes transceivers
- Timestamp input and output for pulsed systems
- Power consumption (1 GSPS):
- Quad Channel: $450 \mathrm{~mW} /$ channel
- Dual channel: $625 \mathrm{~mW} /$ channel
- Single channel: 940 mW
- Power supplies: 1.1 V, 1.9 V


## 2 Applications

- Light detection and ranging (LiDAR)
- Handheld test equipment
- Multi-channel oscilloscopes and digitizers
- Wireless communications test equipment
- Optical coherent tomography (OCT)
- Satellite communications (SATCOM)


## 3 Description

ADC09xJ1300 is a family of quad, dual and single channel, 9-bit, 1.3 GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 9-bit resolution makes the ADC09xJ1300 ideally suited for suited for a variety of multi-channel communications and test systems.

Full-power input bandwidth ( -3 dB ) of 6 GHz enables direct RF sampling of of L-band and S-band.

Device Information

| PART NUMBER | PACKAGE ${ }^{(1)}$ | BODY SIZE (NOM) |
| :--- | :---: | :---: |
| ADC09QJ1300 |  |  |
| ADC09DJ1300 | FCBGA (144) | $10.0 \mathrm{~mm} \times 10.0 \mathrm{~mm}$ |
| ADC09SJ1300 |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.


Quad Channel Block Diagram

## Table of Contents

1 Features. ..... 1
8.4 Device Functional Modes. ..... 74
2 Applications ..... 1
3 Description. .....
4 Revision History ..... 2
5 Description (continued) ..... 3
6 Pin Configuration and Functions ..... 4
7 Specifications ..... 11
7.1 Absolute Maximum Ratings. ..... 11
7.2 ESD Ratings ..... 12
7.3 Recommended Operating Conditions. ..... 12
7.4 Thermal Information ..... 13
7.5 Electrical Characteristics: DC Specifications ..... 14
7.6 Electrical Characteristics: Power Consumption ..... 16
7.7 Electrical Characteristics: AC Specifications ..... 19
7.8 Timing Requirements. ..... 24
7.9 Switching Characteristics ..... 25
7.10 Typical Characteristics ..... 28
8 Detailed Description ..... 50
8.1 Overview ..... 50
8.2 Functional Block Diagram. ..... 51
8.3 Feature Description. ..... 54
8.5 Programming. ..... 95
8.6 SPI_Register_Map Registers ..... 97
9 Application and Implementation ..... 135
9.1 Application Information ..... 135
9.2 Typical Applications. ..... 135
10 Power Supply Recommendations ..... 142
10.1 Power Sequencing ..... 144
11 Layout. ..... 145
11.1 Layout Guidelines. ..... 145
11.2 Layout Example ..... 146
12 Device and Documentation Support ..... 149
12.1 Device Support. ..... 149
12.2 Documentation Support. ..... 149
12.3 Receiving Notification of Documentation Updates 14
12.4 Support Resources. ..... 149
12.5 Trademarks ..... 149
12.6 Electrostatic Discharge Caution. ..... 149
12.7 Glossary ..... 149
13 Mechanical, Packaging, and Orderable
Information ..... 149

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE | REVISION | NOTES |
| :---: | :---: | :---: |
| October 2021 | $*$ | Initail release |

## 5 Description (continued)

A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.

JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16 Gbps , to allow the optimal configuration for each application.

6 Pin Configuration and Functions

Figure 6-1. Quad Channel AAV Package, 144-Ball Flip Chip BGA (Top View)


Figure 6-2. Dual Channel AAV Package, 144-Ball Flip Chip BGA (Top View)


Not to scale
Figure 6-3. Single Channel AAV Package, 144-Ball Flip Chip BGA (Top View)
Table 6-1. Pin Functions

| PIN |  | I/O |  |
| :--- | :--- | :--- | :--- |
| NO. | NAME |  |  |
| A1, A4, A5, A8, |  |  |  |
| B1, B2, B3, B4, |  |  |  |
| B5, B6, B7, B8, |  |  |  |
| C2, C5, C6, D2, |  |  |  |
| D3, E1, E2, E4, |  |  |  |
| E7, F4, F7, G4, | AGND | - | Analog supply ground. Tie AGND, PGND, SE_GND and DGND to a common ground plane (GND) on the circuit <br> G7, H1, H2, H4, <br> H7, J2, K2, L1, <br> L2, L3, L4, L5, <br> L6, L7, L8, M1, <br> M4, M5, M8 |
|  |  |  |  |

Table 6-1. Pin Functions (continued)

| PIN |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NO. | NAME |  |  |
| C3 | BG | 0 | Band-gap voltage output. This pin is capable of sourcing only small currents and driving limited capacitive loads, as specified in the Recommended Operating Conditions table. This pin can be left disconnected if not used. |
| B9 | CALSTAT | O | Foreground calibration status output or device alarm output. Functionality is programmed through CAL_STATUS_SEL. This pin can be left disconnected if not used. |
| A9 | CALTRIG | 1 | Foreground calibration trigger input. This pin is only used if hardware calibration triggering is selected in CAL_TRIG_EN, otherwise software triggering is performed using CAL_SOFT_TRIG. Tie this pin to GND if not used. |
| G1 | CLK- | 1 | Device (sampling) clock negative input or differential PLL reference clock negative input. TI strongly recommends using AC-coupling for best performance. This pin can be left disconnected if SE_CLK is used to apply the reference clock. |
| F1 | CLK+ | 1 | Device (sampling) clock positive input or differential PLL reference clock negative input. The clock signal is strongly recommended to be AC-coupled to this input for best performance. This differential input has an internal $100-\Omega$ differential termination and is self-biased to the optimal input common-mode voltage as long as DEVCLK_LVPECL_EN is set to 0 . This pin can be left disconnected if SE_CLK is used to apply the reference clock when the PLL is used. |
| C7 | CLKCFG0 | 1 | CLKCFG0 and CLKCFG1 can be used enable additional clock outputs on ORC and ORD when the C-PLL is used (PLL_EN is set high). Tie this pin to ground if not used. |
| D7 | CLKCFG1 | I | CLKCFG0 and CLKCFG1 can be used enable additional clock outputs on ORC and ORD when the C-PLL is used (PLL_EN is set high). Tie this pin to ground if not used. |
| K12 | D0- | 0 | High-speed serialized data output for lane 0 , negative connection. This pin can be left disconnected if not used. |
| J12 | D0+ | 0 | High-speed serialized data output for lane 0 , positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| H12 | D1- | 0 | High-speed serialized data output for lane 1, negative connection. This pin can be left disconnected if not used. |
| G12 | D1+ | 0 | High-speed serialized data output for lane 1, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| F12 | D2- | 0 | High-speed serialized data output for lane 2, negative connection. This pin can be left disconnected if not used. |
| E12 | D2+ | O | High-speed serialized data output for lane 2, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| D12 | D3- | 0 | High-speed serialized data output for lane 3, negative connection. This pin can be left disconnected if not used. |
| C12 | D3+ | 0 | High-speed serialized data output for lane 3, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| K11 | D4- | 0 | High-speed serialized data output for lane 4, negative connection. Not used for single channel devices. This pin can be left disconnected if not used. |
| J11 | D4+ | 0 | High-speed serialized data output for lane 4, positive connection. Not used for single channel devices. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| H11 | D5- | O | High-speed serialized data output for lane 5, negative connection. Not used for single channel devices. This pin can be left disconnected if not used. |
| G11 | D5+ | 0 | High-speed serialized data output for lane 5, positive connection. Not used for single channel devices. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| F11 | D6- | 0 | High-speed serialized data output for lane 6, negative connection. Not used for single channel devices. This pin can be left disconnected if not used. |
| E11 | D6+ | 0 | High-speed serialized data output for lane 6, positive connection. Not used for single channel devices. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| D11 | D7- | 0 | High-speed serialized data output for lane 7, negative connection. Not used for single channel devices. This pin can be left disconnected if not used. |
| C11 | D7+ | 0 | High-speed serialized data output for lane 7, positive connection. Not used for single channel devices. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |
| A11, A12, B11, B12, C10, F10, G10, K10, L9, L11, L12, M11, M12 | DGND | - | Digital supply ground. Tie AGND, PGND, SE_GND and DGND to a common ground plane (GND) on the circuit board. |

## Table 6-1. Pin Functions (continued)

| PIN |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NO. | NAME |  |  |
| A3 | INA- | 1 | Channel A analog input negative connection for quad, dual and single channel devices. See INA+ for detailed description. This input is terminated to VA11 through a $50-\Omega$ termination resistor. This pin can be left disconnected if not used. |
| A2 | INA+ | 1 | Channel A analog input positive connection for quad, dual and single channel devices. The differential full-scale input voltage is determined by the FS_RANGE register (see the Full-Scale Voltage (VFS) Adjustment section). This input is terminated to VA11 through a $50-\Omega$ termination resistor. The input common-mode voltage is internally self-biased to VA11 ( 1.1 V nominally) and must follow the recommendations in the Recommended Operating Conditions table. This input can be AC coupled to the source if DC signals are not required. If DC signals are required then a DC-coupled fully differential driving amplifier must be used with its output common-mode voltage set to the VA11 supply voltage. This pin can be left disconnected if not used. |
| A7 | INB- | 1 | Channel B analog input negative connection for quad and dual channel devices. Do not connect for single channel device. See INB+ for detailed description. This input is terminated to VA11 through a $50-\Omega$ termination resistor. This pin can be left disconnected if not used. |
| A6 | INB+ | 1 | Channel B analog input positive connection for quad and dual channel devices. Do not connect for single channel device. The differential full-scale input voltage is determined by the FS_RANGE register (see the Full-Scale Voltage (VFS) Adjustment section). This input is terminated to VA11 through a $50-\Omega$ termination resistor. The input common-mode voltage is internally self-biased to VA11 ( 1.1 V nominally) and must follow the recommendations in the Recommended Operating Conditions table. This input can be AC coupled to the source if DC signals are not required. If DC signals are required then a DC-coupled fully differential driving amplifier must be used with its output common-mode voltage set to the VA11 supply voltage. This pin can be left disconnected if not used. |
| M7 | INC- | 1 | Channel $C$ analog input negative connection for quad channel device. Do not connect for single and dual channel devices. See INC+ for detailed description. This input is terminated to VA11 through a $50-\Omega$ termination resistor. This pin can be left disconnected if not used. |
| M6 | INC+ | 1 | Channel C analog input positive connection for quad channel device. Do not connect for single and dual channel devices. The differential full-scale input voltage is determined by the FS_RANGE register (see the Full-Scale Voltage (VFS) Adjustment section). This input is terminated to VA11 through a $50-\Omega$ termination resistor. The input common-mode voltage is internally self-biased to VA11 ( 1.1 V nominally) and must follow the recommendations in the Recommended Operating Conditions table. This input can be AC coupled to the source if DC signals are not required. If DC signals are required then a DC-coupled fully differential driving amplifier must be used with its output common-mode voltage set to the VA11 supply voltage. This pin can be left disconnected if not used. |
| M3 | IND- | 1 | Channel D analog input negative connection for quad channel device. Do not connect for single and dual channel devices. See IND+ for detailed description. This input is terminated to VA11 through a $50-\Omega$ termination resistor. This pin can be left disconnected if not used. |
| M2 | IND+ | 1 | Channel D analog input positive connection for quad channel device. Do not connect for single and dual channel devices. The differential full-scale input voltage is determined by the FS_RANGE register (see the Full-Scale Voltage (VFS) Adjustment section). This input is terminated to VA11 through a 50- $\Omega$ termination resistor. The input common-mode voltage is internally self-biased to VA11 ( 1.1 V nominally) and must follow the recommendations in the Recommended Operating Conditions table. This input can be AC coupled to the source if DC signals are not required. If DC signals are required then a DC-coupled fully differential driving amplifier must be used with its output common-mode voltage set to the VA11 supply voltage. This pin can be left disconnected if not used. |
| C9 | ORA | 0 | Fast over-range detection status output for channel $A$. When the analog input for channel $A$ exceeds the threshold programmed into OVR_T, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the ADC Overrange Detection section for more information. This pin can be left disconnected if not used. |
| D9 | ORB | 0 | Fast over-range detection status output for channel B. Only used for quad and dual channel devices. Do not connect for single channel device. When the analog input for channel B exceeds the threshold programmed into OVR_T, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the ADC Overrange Detection section for more information. This pin can be left disconnected if not used. |
| E9 | ORC | 0 | Fast over-range detection status output for channel C or additional clock output. The fast over-range detection function is only available for quad channel device. When the analog input for channel C exceeds the threshold programmed into OVR_T, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the ADC Overrange Detection section for more information. This pin can alternatively be used as an additional clock output (DIVREF_C) when enabled by CLKCFG[1:0] or through the SPI register configuration and when PLL_EN is high. When CLKCFG0 and CLKCFG1 are both set low (or disabled through SPI) the ORC output is used to output the over-range signal for ADC channel C.ORC can be programmed as a copy of PLLREFO (CLKCFG[1:0] = 0x1) or as a divide-by-2 (CLKCFG[1:0] = 0x2) or divide-by-4 (CLKCFG[1:0] = 0x3) copy of PLLREFO. The clock at ORC is available at device power up if PLL_EN is set high, PD is set low and CLKCFG[1:0] are configured appropriately. This pin can be left disconnected if not used. |

Table 6-1. Pin Functions (continued)

| PIN |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NO. | NAME |  |  |
| F9 | ORD | 0 | Fast over-range detection status output for channel $D$ or additional clock output. The fast over-range detection function is only available for quad channel device. When the analog input for channel $D$ exceeds the threshold programmed into OVR_T, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the ADC Overrange Detection section for more information. This pin can alternatively be used as an additional clock output (DIVREF_D) when enabled by CLKCFG[1:0] or through the SPI register configuration and when PLL_EN is high. When CLKCFG0 and CLKCFG1 are both set low (or disabled through SPI) the ORD output is used to output the over-range signal for ADC channel D.ORD can be programmed as a copy of PLLREFO when any or both of CLKCFG[1:0] are set which will be available at startup if PLL_EN is set high and PD is held low. ORD can be set as a divide-by-2 or divide-by-4 copy of PLLREFO when overridden through the SPI register. A clock out of ORD is only available if a clock is also output from ORC. If only one clock is required then use ORC. This pin can be left disconnected if not used. |
| M9 | PD | 1 | CMOS input to power down the device for power savings or temperature diode calibration. Setting PD high disables PLLREFO and the ORC and ORD clock outputs and therefore this pin should not be used if these clocks are critical for system operation. Tie this pin to GND if not used. |
| J3, K5 | PGND | - | PLL supply ground. Tie AGND, PGND, SE_GND and DGND to a common ground plane (GND) on the circuit board. |
| D8 | PLL_EN | 1 | CMOS input to enable the internal PLL for sampling clock generation if set high or to disable and bypass the PLL if set low. Tie this pin to GND if PLL is not used. |
| C8 | PLLREF_SE | 1 | CMOS input to select the single-ended PLL reference clock input (SE_CLK) if set high or the differential clock input (CLK $\pm$ ) if set low. Only CLK $\pm$ can be used for the sampling clock if the PLL is disabled. Tie this pin to GND if the PLL is not used or if CLK $\pm$ is used as the reference clock input. |
| K7 | PLLREFO- | 0 | Negative LVDS PLL reference clock output. The clock is repeated from the selected PLL reference clock input (CLK $\pm$ or SE_CLK). It is available at device power up to clock other devices when PLL_EN is set high and PD is held low. This pin can be left disconnected if not used. |
| J7 | PLLREFO+ | 0 | Positive LVDS PLL reference clock output. The clock is repeated from the selected PLL reference clock input (CLK $\pm$ or SE_CLK). It is available at device power up to clock other devices when PLL_EN is set high and PD is held low. This pin can be left disconnected if not used. |
| F8 | SCLK | I | Serial interface clock. This pin functions as the serial-interface clock input that clocks the serial programming data in and out. The Using the Serial Interface section describes the serial interface in more detail. Supports 1.1-V to 1.9-V CMOS levels. |
| E8 | SCS | 1 | Serial interface chip select active low input. The Using the Serial Interface section describes the serial interface in more detail. Supports $1.1-\mathrm{V}$ to $1.9-\mathrm{V}$ CMOS levels. This pin has a $82-\mathrm{k} \Omega$ pull-up resistor to VD11. |
| G8 | SDI | 1 | Serial interface data input. The Using the Serial Interface section describes the serial interface in more detail. Supports $1.1-\mathrm{V}$ to $1.9-\mathrm{V}$ CMOS levels. |
| G9 | SDO | 0 | Serial interface data output. The Using the Serial Interface section describes the serial interface in more detail. This pin is high impedance during normal device operation. This pin outputs 1.9-V CMOS levels during serial interface read operations. This pin can be left disconnected if not used. |
| F2 | SE_CLK | 1 | Single-ended PLL reference clock input. This input is selected when PLL_EN is held high and PLLREF_SE is held high. When PLLREF_SE is set low, CLK $\pm$ is used as the differential PLL reference input. This pin should be tied to GND if not used. |
| G2 | SE_GND | - | Ground reference for single-ended PLL reference clock input. Tie AGND, PGND, SE_GND and DGND to a common ground plane (GND) on the circuit board. |
| C4 | SYNCSE | 1 | Single-ended JESD204C SYNC signal. This input is an active low input that is used to initialize the JESD204C serial link in $8 \mathrm{~B} / 10 \mathrm{~B}$ modes when SYNC_SEL is set to 0 . The $64 \mathrm{~B} / 66 \mathrm{~B}$ modes do not use the SYNC signal. When toggled low in $8 \mathrm{~B} / 10 \mathrm{~B}$ modes this input initiates code group synchronization (see the Code Group Synchronization (CGS) section). After code group synchronization, this input must be toggled high to start the initial lane alignment sequence (see the Initial Lane Alignment Sequence (ILAS) section). Tie this pin to ground if TMSTP $\pm$ or JSYNC_N is used as the JESD204C SYNC signal or for 64B/66B encoded JESD204C modes. |
| K1 | SYSREF- | 1 | SYSREF negative input. Leave this pin disconnected if not used and power down the SYSREF $\pm$ receiver using SYSREF_RECV_EN. |
| J1 | SYSREF+ | 1 | The SYSREF positive input is used to achieve synchronization and deterministic latency across the JESD204C interface. This differential input (SYSREF+ to SYSREF-) has an internal untrimmed 100- $\Omega$ differential termination and can be AC-coupled when SYSREF_LVPECL_EN is set to 0 . This input is self-biased when SYSREF_LVPECL_EN is set to 0 . The termination changes to $50 \Omega$ to ground on each input pin (SYSREF+ and SYSREF-) and can be DC-coupled when SYSREF_LVPECL_EN is set to 1. This input is not self-biased when SYSREF_LVPECL_EN is set to 1 and must be biased externally to the input common-mode voltage range provided in the Recommended Operating Conditions table. Leave this pin disconnected if not used and power down the SYSREF $\pm$ receiver using SYSREF_RECV_EN. |
| K4 | TDIODE- | I | Temperature diode negative (cathode) connection. This pin can be left disconnected if not used. |
| K3 | TDIODE+ | I | Temperature diode positive (anode) connection. An external temperature sensor can be connected to TDIODE+ and TDIODE- to monitor the junction temperature of the device. This pin can be left disconnected if not used. |
| D1 | TMSTP- | I | Timestamp input negative connection. This pin can be left disconnected and the TMSTP receiver powered down (TMSTP_RECV_EN = 0) if timestamp is not required. |

## Table 6-1. Pin Functions (continued)

| PIN |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NO. | NAME |  |  |
| C1 | TMSTP+ | 1 | Timestamp input positive connection. This input is a timestamp input, used to mark a specific sample, when TIME_STAMP_EN is set to 1 . For additional usage information, see the Timestamp section. <br> TMSTP_RECV_EN must be set to 1 to use this input. This differential input (TMSTP+ to TMSTP-) has an internal untrimmed 100- $\Omega$ differential termination and can be AC-coupled when TMSTP_LVPECL_EN is set to 0 . The termination changes to $50 \Omega$ to ground on each input pin (TMSTP+ and TMSTP-) and can be DC coupled when TMSTP_LVPECL_EN is set to 1 . This pin is not self-biased and therefore must be externally biased for both AC- and DC-coupled configurations. The common-mode voltage must be within the range provided in the Recommended Operating Conditions table when both AC and DC coupled. Can also be used as a differential SYNC input for the JESD204C interface with 8b/10b encoding. This pin can be left disconnected and the TMSTP receiver powered down (TMSTP_RECV_EN = 0 ) if timestamp is not required. |
| K9 | TRIGOUT- | 0 | Negative LVDS output for trigger repeated from TMSTP $\pm$ or clock output generated from the SerDes PLL. This output can be enabled by setting TRIGOUT_EN to 1 and configured by TRIGOUT_MODE. Setting the PD pin high disables this output. This pin can be left disconnected if not used. |
| J9 | TRIGOUT+ | 0 | Positive LVDS output for trigger repeated from TMSTP $\pm$ or clock output generated from the SerDes PLL. This output can be enabled by setting TRIGOUT_EN to 1 and configured by TRIGOUT_MODE. Setting the PD pin high disables this output. This pin can be left disconnected if not used. |
| $\begin{aligned} & \text { D6, E3, E5, F3, } \\ & \text { F5, G3, G5, H3, } \\ & \text { H5, J6 } \end{aligned}$ | VA11 | - | 1.1-V analog supply |
| $\begin{aligned} & \text { D4, D5, E6, F6, } \\ & \text { G6, H6 } \end{aligned}$ | VA19 | - | 1.9-V analog supply |
| $\begin{aligned} & \text { A10, B10, D10, } \\ & \text { E10, H8, H9, } \\ & \text { H10, J10, L10, } \\ & \text { M10 } \end{aligned}$ | VD11 | - | 1.1-V digital supply |
| J4, J5 | VPLL19 | - | 1.9-V supply for internal PLL and VCO |
| K6 | VREFO | - | 1.9-V supply for PLLREFO $\pm$ output driver and PLL charge pump |
| J8, K8 | VTRIG | - | $1.1-\mathrm{V}$ to 1.9-V supply for TRIGOUT $\pm$ output driver |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Measured to AGND.
(3) Measured to PGND.
(4) Measured to SE_GND.
(5) Measured to DGND.
(6) Maximum voltage not to exceed VA11 absolute maximum rating.
(7) Maximum voltage not to exceed VD11 absolute maximum rating.
(8) Maximum voltage not to exceed VA19 absolute maximum rating.
(9) Maximum voltage not to exceed VREFO absolute maximum rating.
(10) Maximum voltage not to exceed VTRIG absolute maximum rating.
(11) The $1.1-\mathrm{V}$ supplies (VA11, VD11) must not be more than 0.5 V above any of the $1.9-\mathrm{V}$ supplies (VA19, VPLL19, VREFO) or VTRIG (1.1 V or 1.9 V ) during power up, normal operation or power down. See Power Sequencing section.

### 7.2 ESD Ratings

| $\mathrm{V}_{\text {(ESD) }}$ |  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | VALUE |
| :--- | :--- | :--- | :---: | :---: |
| (1) UNIT |  |  |  |  |
|  | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 ${ }^{(2)}$ | $\pm 500$ | V |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Supply voltage range | VA19, analog 1.9-V supply ${ }^{(2)}$ | 1.8 | 1.9 | 2.0 | V |
|  |  | VPLL19, PLL supply ${ }^{(3)}$ | 1.8 | 1.9 | 2.0 |  |
|  |  | VREFO, PLLREFO $\pm$ and PLL charge pump supply ${ }^{(2)}$ | 1.8 | 1.9 | 2.0 |  |
|  |  | VTRIG, TRIGOUT $\pm$ supply ${ }^{(4)}$ | 1.05 | 1.1 or 1.9 | 2.0 |  |
|  |  | VA11, analog 1.1-V supply ${ }^{(2)}$ | 1.05 | 1.1 | 1.15 |  |
|  |  | VD11, digital 1.1-V supply ${ }^{(4)}$ | 1.05 | 1.1 | 1.15 |  |
| $\mathrm{V}_{\mathrm{CMI}}$ | Input common-mode voltage | $\begin{aligned} & \text { INA+, INA-, INB+, INB-, INC+, INC-, IND+, } \\ & \text { IND-(2) } \end{aligned}$ | 1.05 | 1.1 | 1.15 | V |
|  |  | CLK+, CLK-, SYSREF+, SYSREF-(2) (5) | 0 | 0.3 | 0.55 |  |
|  |  | TMSTP+, TMSTP_(4) (6) | 0 | 0.3 | 0.55 |  |
| $V_{\text {ID(DIFF) }}$ | Input voltage, peak-to-peak differential | CLK+ to CLK-, SYSREF+ to SYSREF-, TMSTP+ to TMSTP- | 0.4 | 1.0 | 2.0 | $V_{\text {PP-DIFF }}$ |
|  |  | $\begin{aligned} & \text { INA+, INA-, INB+, INB-, INC+, INC-, IND+, } \\ & \text { IND- } \end{aligned}$ |  |  | $1.0{ }^{(7)}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | SE_CLK | 0.9 | 1.8 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | SE_CLK |  | 0 | 0.3 | V |
| $\mathrm{IC}_{\text {CTD }}$ | Temperature diode input current | TDIODE+ to TDIODE- |  | 100 |  | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{L}}$ | BG maximum load capacitance |  |  |  | 50 | pF |
| $\mathrm{I}_{0}$ | BG maximum output current | Current at -2\% drop from nominal voltage |  | 140 |  | $\mu \mathrm{A}$ |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
| Tj | Operating junction temperature |  |  |  | $125^{(1)}$ | ${ }^{\circ} \mathrm{C}$ |

(1) Prolonged use above a junction temperature of $105^{\circ} \mathrm{C}$ may increase the device failure-in-time (FIT) rate.
(2) Measured to AGND.
(3) Measured to PGND.
(4) Measured to DGND.
(5) TI strongly recommends that CLK $\pm$ be AC-coupled with DEVCLK_LVPECL_EN set to 0 to allow CLK $\pm$ to self-bias to the optimal input common-mode voltage for best performance. TI recommends AC-coupling for SYSREF $\pm$ unless DC-coupling is required, in which case, the LVPECL input mode must be used (SYSREF_LVPECL_EN = 1).
(6) TMSTP $\pm$ does not have internal biasing that requires TMSTP $\pm$ to be biased externally whether AC-coupled with TMSTP_LVPECL_EN $=0$ or DC-coupled with TMSTP_LVPECL_EN $=1$.
(7) The ADC output code saturates when $\mathrm{V}_{\mathrm{ID}}$ for INA $\pm$ or INB $\pm$ exceeds the programmed full-scale voltage( $\mathrm{V}_{\mathrm{FS}}$ ) set by FS_RANGE.

### 7.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | ADC09xJ1300 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | AAV (FCBGA) |  |
|  |  | 144 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 20.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 1.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 6.54 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter | 0.21 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 6.52 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance (n/a) | n/a | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

SBASAF6 - OCTOBER 2021

### 7.5 Electrical Characteristics: DC Specifications

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}$, VREFO $=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |  |
|  | Resolution | Resolution with no missing codes |  | 9 |  | Bits |
| DNL | Differential nonlinearity | Maximum positive excursion from ideal step size |  | 0.16 |  | LSB |
|  |  | Maximum negative excursion from ideal step size |  | -0.15 |  |  |
| INL | Integral nonlinearity | Maximum positive excursion from ideal transfer function |  | 0.33 |  | LSB |
|  |  | Maximum negative excursion from ideal transfer function |  | -0.3 |  |  |
| ANALOG INPUTS (INA+, INA-, INB+, INB-, INC+, INC--, IND+, IND-) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OFF }}$ | Offset error | CAL_OS = 0 |  | $\pm 0.4$ |  | mV |
|  |  | CAL_OS = 1 |  | $\pm 0.4$ |  | mV |
| V ${ }_{\text {OFF_ADJ }}$ | Input offset voltage adjustment range | Available offset correction range (see OFSx or OFSxCh registers) |  | $\pm 33$ |  | mV |
| V ${ }_{\text {OFF_DRIFT }}$ | Offset drift | Foreground calibration at nominal temperature only, CAL_OS = 1 | -1.2 |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | Foreground calibration at each temperature, CAL_OS = 1 | 0.25 |  |  |  |
| $V_{\text {FS }}$ | Analog differential input full-scale range | Default full-scale voltage (FS_RANGE = 0xA000), measured at DC | 750 | 800 | 850 | $m V_{P P}$ |
|  |  | Maximum full-scale voltage (FS_RANGE = 0xFFFF), measured at DC | 980 | 1040 |  |  |
|  |  | Minimum full-scale voltage (FS_RANGE $=0 \times 2000$ ), measured at DC |  | 480 | 500 |  |
| $V_{\text {FS_DRIFT }}$ | Analog differential input full-scale range drift | Default FS_RANGE setting, foreground calibration at nominal temperature only, inputs driven by a $50-\Omega$ source, includes effect of $\mathrm{R}_{\mathrm{IN}}$ drift |  | . 0015 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
|  |  | Default FS_RANGE setting, foreground calibration at each temperature, inputs driven by a $50-\Omega$ source, includes effect of $\mathrm{R}_{\mathrm{IN}}$ drift | -. 000018 |  |  |  |
| $\mathrm{V}_{\text {FS_MATCH }}$ | Analog differential input full-scale range matching | Matching between any two channels (e.g. INA $\pm$ and INB $\pm$ ), default full-scale voltage, measured at DC |  | 1\% |  |  |
| $\mathrm{R}_{\mathrm{IN}}$ | Differential input resistance | Center of differential resistance is terminated to $\mathrm{V}_{\mathrm{CM}}$, measured at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 92 | 100 | 108 | $\Omega$ |
| $\mathrm{R}_{\text {IN_TEMPCO }}$ | Input termination linear temperature coefficient |  |  | 38 |  | $\mathrm{m} \Omega /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\text {IN }}$ | Single-ended input capacitance | Measured at DC |  | 0.6 |  | pF |
| TEMPERATURE DIODE CHARACTERISTICS (TDIODE+, TDIODE-) |  |  |  |  |  |  |
| $\Delta \mathrm{V}_{\mathrm{BE}}$ | Temperature diode voltage slope | Forced forward current of $100 \mu \mathrm{~A}$. Offset voltage (approximately 0.792 V at $0^{\circ} \mathrm{C}$ ) varies with process and must be measured for each part. Offset measurement must be done with the device unpowered or with the PD pin asserted to minimize device self-heating. |  | -1.6 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| BAND-GAP VOLTAGE OUTPUT (BG) |  |  |  |  |  |  |
| $V_{B G}$ | Internal band-gap reference and $V_{C M}$ reference output voltage | $\mathrm{l}_{\mathrm{L}} \leq 100 \mu \mathrm{~A}$ |  | 1.1 |  | V |
| $\mathrm{V}_{\text {BG_DRIFT }}$ | $V_{\text {BG }}$ output temperature drift | $\mathrm{l}_{\mathrm{L}} \leq 100 \mu \mathrm{~A}$ |  | -117 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| DIFFERENTIAL CLOCK AND TIMESTAMP INPUTS (CLK+, CLK-, SYSREF+, SYSREF-, TMSTP+, TMSTP-) |  |  |  |  |  |  |
| $\mathrm{Z}_{\mathrm{T}}$ | Internal termination | Differential termination with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN = 0, and TMSTP_LVPECL_EN = 0 |  | 100 |  | $\Omega$ |
|  |  | Single-ended termination to GND (per pin) with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN $=0$, and TMSTP_LVPECL_EN $=0$ |  | 50 |  |  |

### 7.5 Electrical Characteristics: DC Specifications (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right), \mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CM}}$ | Input common-mode voltage, selfbiased | Self-biasing common-mode voltage for CLK $\pm$ when AC-coupled (DEVCLK_LVPECL_EN must be set to 0) |  | 0.3 |  | V |
|  |  | Self-biasing common-mode voltage for SYSREF $\pm$ when AC-coupled (SYSREF_LVPECL_EN must be set to 0) and with receiver enabled (SYSREF_RECV_EN = 1) |  | 0.3 |  |  |
|  |  | Self-biasing common-mode voltage for SYSREF $\pm$ when AC-coupled (SYSREF_LVPECL_EN must be set to 0 ) and with receiver disabled (SYSREF_RECV_EN = 0) |  | VA11 |  |  |
| $\mathrm{C}_{\text {L_DIFF }}$ | Differential input capacitance | Between positive and negative differential input pins |  | 0.1 |  | pF |
| $\mathrm{C}_{\text {L_SE }}$ | Single-ended input capacitance | Each input to ground |  | 0.5 |  | pF |

CLOCK AND TRIGGER OUTPUTS (PLLREFO+, PLLREFO-, TRIGOUT+, TRIGOUT-)

| $V_{\text {DIFF }}$ | Differential output voltage, peak-topeak, DC measurement | 100- $\Omega$ load | 400720 | 900 | mV PP-DIFF |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CM(PLLREFO) }}$ | PLLREFO $\pm$ output common-mode voltage |  | $1.31^{(1)}$ |  | V |
| $\mathrm{V}_{\text {CM(TRIGOUT) }}$ | TRIGOUT $\pm$ output common-mode voltage, tracks with VTRIG | VTRIG $=1.9$ | $1.31^{(2)}$ |  | V |
|  |  | VTRIG = 1.1 | $0.5{ }^{(2)}$ |  |  |
| $\mathrm{Z}_{\text {DIFF }}$ | Differential output impedance | Measured at DC | 300 |  | $\Omega$ |
| SERDES OUTPUTS (D[7:0]+, D[7:0]-) |  |  |  |  |  |
| $V_{\text {OD }}$ | Differential output voltage, peak-topeak | 100- $\Omega$ load | 600 |  | $m \mathrm{~V}_{\text {PP-DIFF }}$ |
| $\mathrm{V}_{\text {CM }}$ | Output common-mode voltage | AC coupled | 0.54 |  | V |
| $\mathrm{Z}_{\text {DIFF }}$ | Differential output impedance |  | 100 |  | $\Omega$ |

CMOS INTERFACE (SCLK, SDI, SDO, SCS, PD, CALSTAT, CALTRIG, CLKCFG0, CLKCFG1, PLL_EN, PLLREF_SE, ORA, ORB, ORC, ORD, SYNCSE)

(1) TI recommends AC-coupling PLLREFO $\pm$ to the load device when PLLREFO $\pm$ is enabled.
(2) TI recommends AC-couping TRIGOUT $\pm$ to the load device when TRIGOUT $\pm$ is enabled and used as a clock output (from S-PLL). TRIGOUT $\pm$ can be DC-coupled to the load device when TRIGOUT $\pm$ is used as a trigger output (from TMSTP $\pm$ ).

SBASAF6 - OCTOBER 2021

### 7.6 Electrical Characteristics: Power Consumption

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}$, VREFO $=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IVA19 | 1.9-V analog supply current | Power mode 1a: Quad channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), FG calibration, PLL_EN = 0, $\mathrm{f}_{\mathrm{S}}=1.3 \mathrm{GSPS}$, High Performance Mode | 667 |  | mA |
| $\mathrm{I}_{\mathrm{VPLL} 19}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VA11 }}$ | 1.1-V analog supply current |  | 576 |  | mA |
| lvD11 | 1.1-V digital supply current |  | 600 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 2.56 |  | W |
| lVA19 | 1.9-V analog supply current | Power mode 1b: Duad channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), FG calibration, PLL_EN $=0, \mathrm{fS}=1.3 \mathrm{GSPS}$, High Performance Mode | 385 |  | mA |
| $\mathrm{I}_{\mathrm{VPLL} 19}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| IVtRIG | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 452 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 379 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 1.64 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 1c: Single channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), FG calibration, PLL_EN =0, fS = 1.3 GSPS, High Performance Mode | 257 |  | mA |
| $\mathrm{I}_{\mathrm{VPLL} 19}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 419 |  | mA |
| $\mathrm{I}_{\mathrm{VD11}}$ | 1.1-V digital supply current |  | 236 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 1.2 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 2a: Quad channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN $=0, f_{S}=1.0 \mathrm{GSPS}$, Low Power Mode | 565 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 400 |  | mA |
| $\mathrm{I}_{\mathrm{VD11}}$ | 1.1-V digital supply current |  | 387 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $1.95{ }^{(1)}$ |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 2b: Dual channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN $=0, \mathrm{f}_{\mathrm{S}}=1.0 \mathrm{GSPS}$, Low Power Mode | 347 |  | mA |
| IVPLL19 | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 344 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 239 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $1.3{ }^{(1)}$ |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 2c: Single channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN = 0, $\mathrm{f}_{\mathrm{S}}=1.0$ GSPS, Low Power Mode | 240 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 322 |  | mA |
| $\mathrm{l}_{\mathrm{VD11}}$ | 1.1-V digital supply current |  | 179 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $1.01{ }^{(1)}$ |  | W |

### 7.6 Electrical Characteristics: Power Consumption (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 3a: Quad channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN = 1, PLLREF_SE = 1, $\mathrm{f}_{\text {REF }}=50 \mathrm{MHz}$, TRIGOUT $\pm$ enabled, $\mathrm{f}_{\mathrm{S}}=$ 1.0 GSPS, Low Power Mode | 565 |  | mA |
| IVPLL19 | PLL analog supply current |  | 60 |  | mA |
| IVREFO | PLLREFO $\pm$ analog supply current |  | 12 |  | mA |
| IVTRIG | TRIGOUT $\pm$ analog supply current |  | 5.4 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 375 |  | mA |
| $\mathrm{I}_{\mathrm{VD11}}$ | 1.1-V digital supply current |  | 387 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $2.07{ }^{(1)}$ |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 3b: Dual channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN = 1, PLLREF_SE = 1, $\mathrm{f}_{\mathrm{REF}}=50 \mathrm{MHz}, \mathrm{TRIGOUT} \pm$ enabled, $\mathrm{f}_{\mathrm{S}}=$ 1.0 GSPS, Low Power Mode | 348 |  | mA |
| IVPLL19 | PLL analog supply current |  | 58 |  | mA |
| IVREFO | PLLREFO $\pm$ analog supply current |  | 12 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 5.4 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 332 |  | mA |
| lvD11 | 1.1-V digital supply current |  | 239 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $1.45{ }^{(1)}$ |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 3c: Single channel, JMODE 8 (9-bit, 4 lanes, 64B/66B encoding), LPBG calibration, PLL_EN = 1, PLLREF_SE $=1, f_{\text {REF }}=50 \mathrm{MHz}$, TRIGOUT $\pm$ enabled, $\mathrm{f}_{\mathrm{S}}=1.0 \mathrm{GSPS}$, Low Power Mode | 241 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 59 |  | mA |
| IVREFO | PLLREFO $\pm$ analog supply current |  | 12.5 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 5.4 |  | mA |
| $\mathrm{I}_{\text {VA11 }}$ | 1.1-V analog supply current |  | 312 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 178 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | $1.15{ }^{(1)}$ |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 4a: Quad channel, JMODE 7 (8-bit, 4 lanes, 64B/66B encoding), FG calibration, PLL_EN = 0, $\mathrm{f}_{\mathrm{S}}=1.0 \mathrm{GSPS}$, Low Power Mode | 540 |  | mA |
| IVPLL19 | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 371 |  | mA |
| lvD11 | 1.1-V digital supply current |  | 295 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 1.74 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 4b: Dual channel, JMODE 7 (8-bit, 4 lanes, 64B/66B encoding), FG calibration, PLL_EN $=0, \mathrm{f}_{\mathrm{S}}=1.0 \mathrm{GSPS}$, Low Power Mode | 335 |  | mA |
| IVPLL19 | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| IVTRIG | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\mathrm{VA11}}$ | 1.1-V analog supply current |  | 323 |  | mA |
| $\mathrm{I}_{\mathrm{VD} 11}$ | 1.1-V digital supply current |  | 180 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 1.19 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 4c: Single channel, JMODE 7 (8-bit, 4 lanes, 64B/66B encoding), FG calibration, PLL_EN $=0, \mathrm{f}_{\mathrm{S}}=1.0 \mathrm{GSPS}$, Low Power Mode | 228 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| IVTRIG | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 301 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 136 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 0.91 |  | W |

### 7.6 Electrical Characteristics: Power Consumption (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right), \mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 5a: Quad channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), BG calibration, PLL_EN = 1, PLLREF_SE $=0$, $\mathrm{f}_{\mathrm{REF}}=50 \mathrm{MHz}$, TRIGOUT $\pm$ enabled, $\mathrm{f}_{\mathrm{S}}=$ 1.3 GSPS, High Performance Mode | 815 |  | mA |
| IVPLL19 | PLL analog supply current |  | 60 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 13 |  | mA |
| IVTRIG | TRIGOUT $\pm$ analog supply current |  | 6 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 607 |  | mA |
| lvD11 | 1.1-V digital supply current |  | 580 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 3.04 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 5b: Dual channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), BG calibration, PLL_EN $=1$, PLLREF_SE $=0$, $\mathrm{f}_{\text {REF }}=50 \mathrm{MHz}$, TRIGOUT $\pm$ enabled, $\mathrm{f}_{\mathrm{S}}=$ 1.3 GSPS, High Performance Mode | 528 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 59 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 12.5 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 5.4 |  | mA |
| $\mathrm{I}_{\mathrm{VA} 11}$ | 1.1-V analog supply current |  | 504 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 380 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 2.13 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 5c: Single channel, JMODE 0 (9-bit, 8 lanes, 8B/10B encoding), BG calibration, PLL_EN = 1, PLLREF_SE $=0$, $\mathrm{f}_{\mathrm{REF}}=50 \mathrm{MHz}$, TRIGOUT $\pm$ enabled, $\mathrm{f}_{\mathrm{S}}=$ 1.3 GSPS, High Performance Mode | 392 |  | mA |
| IVPLL19 | PLL analog supply current |  | 59 |  | mA |
| $\mathrm{I}_{\text {VREFO }}$ | PLLREFO $\pm$ analog supply current |  | 13 |  | mA |
| $\mathrm{I}_{\text {VTRIG }}$ | TRIGOUT $\pm$ analog supply current |  | 5.4 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 470 |  | mA |
| lvD11 | 1.1-V digital supply current |  | 245 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 1.68 |  | W |
| $\mathrm{I}_{\mathrm{VA} 19}$ | 1.9-V analog supply current | Power mode 6: Power-down enabled (PD =1) | 48 |  | mA |
| $\mathrm{I}_{\text {VPLL19 }}$ | PLL analog supply current |  | 0 |  | mA |
| IVREFO | PLLREFO $\pm$ analog supply current |  | 0 |  | mA |
| IVTRIG | TRIGOUT $\pm$ analog supply current |  | 0 |  | mA |
| IVA11 | 1.1-V analog supply current |  | 32 |  | mA |
| IVD11 | 1.1-V digital supply current |  | 17 |  | mA |
| $\mathrm{P}_{\text {DIS }}$ | Power dissipation |  | 0.155 |  | W |

(1) Low-power background (LPBG) calibration supply current and power dissipation numbers are in the calibration sleep state. The power dissipation in this mode increases to the background (BG) calibration power consumption during the calibration state. The sleep period can be controlled by the user and long sleep periods will average out the calibration state power dissipation contribution.

### 7.7 Electrical Characteristics: AC Specifications

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.


### 7.7 Electrical Characteristics: AC Specifications (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

|  | PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-noise and distortion ratio, excluding DC offset | $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 52.9 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 53.3 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ |  | 53.6 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 53.0 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 53.4 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.9 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=997 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | 51 | 53.1 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 53.3 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.8 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\text {PP }}$ |  | 53.6 |  |  |
|  |  | $\mathrm{fiN}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ |  | 52.1 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 53.0 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.6 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ |  | 49.5 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 51.7 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.6 |  |  |
|  |  | $\mathrm{fiN}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 47.1 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ |  | 50.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 53.5 |  |  |
| ENOB | Effective number of bits, excluding DC offset | $\mathrm{fiN}^{\prime}=97 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 8.5 |  | bits |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ |  | 8.6 |  |  |
|  |  | $\mathrm{fiN}=497 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ |  | 8.5 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ |  | 8.5 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.5 |  |  |
|  |  | $\mathrm{f}_{\text {IN }}=997 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | 8.1 | 8.5 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ |  | 8.6 |  |  |
|  |  | $\mathrm{fiN}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ |  | 8.4 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ |  | 8.5 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 7.9 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 8.3 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.6 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ |  | 7.5 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ |  | 8.1 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ |  | 8.6 |  |  |

### 7.7 Electrical Characteristics: AC Specifications (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to $C L K \pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

| PARAMETER |  |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SFDR | Spurious-free dynamic range | $\mathrm{fiN}=97 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | 64 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | 68 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 76 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | 67 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | 66 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | 66 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 76 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=997 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | $55 \quad 67$ |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | 69 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 77 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | 69 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | 61 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ | 67 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 76 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | 54 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | 60 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 76 |  |  |
|  |  | $\mathrm{ffiN}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | 49 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | 56 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | 76 |  |  |
| HD2 | 2nd-order harmonic distortion | $\mathrm{fiN}=97 \mathrm{MHz}$ | AIN $=-1 \mathrm{dBFS}$ | -64 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -70 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -81 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\text {FS }}=1.0 \mathrm{~V}_{\text {PP }}$ | -67 |  |  |
|  |  | $\mathrm{fiN}=497 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -67 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -67 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -81 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=997 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -68 | -55 |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -71 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -80 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\text {FS }}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | -70 |  |  |
|  |  | $\mathrm{fiN}_{\mathrm{IN}}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -65 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -68 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -80 |  |  |
|  |  | $\mathrm{fiN}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -59 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -64 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -80 |  |  |
|  |  | $\mathrm{fiN}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -57 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -61 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -78 |  |  |

### 7.7 Electrical Characteristics: AC Specifications (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right)$, $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

| PARAMETER |  |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HD3 | 3rd-order harmonic distortion | $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}$ | AIN $=-1 \mathrm{dBFS}$ | -67 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -71 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -83 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | -71 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -68 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -79 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -79 |  |  |
|  |  | $\mathrm{fiN}^{\mathrm{N}}=997 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -74 | -55 |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -75 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -82 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\text {PP }}$ | -74 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -61 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -69 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -78 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -54 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -60 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -81 |  |  |
|  |  | $\mathrm{fiN}^{\text {a }}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -49 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ | -56 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -76 |  |  |
| SPUR | Worst spur, excluding DC, HD2, HD3 | $\mathrm{fiN}=97 \mathrm{MHz}$ | AIN $=-1 \mathrm{dBFS}$ | -77 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -77 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -79 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | -79 |  |  |
|  |  | $\mathrm{fiN}^{\text {a }}=497 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -75 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ | -80 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -80 |  |  |
|  |  | $\mathrm{fiN}=997 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -76 | -65 |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -79 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -80 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}_{\mathrm{PP}}$ | -77 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=1797 \mathrm{MHz}$ | $\mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ | -75 |  |  |
|  |  |  | $\mathrm{A}_{\mathrm{IN}}=-3 \mathrm{dBFS}$ | -78 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -75 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=2697 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -75 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -77 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -81 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=3497 \mathrm{MHz}$ | $\mathrm{A}_{\text {IN }}=-1 \mathrm{dBFS}$ | -73 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-3 \mathrm{dBFS}$ | -76 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-12 \mathrm{dBFS}$ | -79 |  |  |

### 7.7 Electrical Characteristics: AC Specifications (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1$ V , default full-scale voltage $\left(\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}\right), \mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

| PARAMETER |  | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IMD3 | 3rd-order intermodulation distortion | $\begin{aligned} & \mathrm{f}_{1}=93 \mathrm{MHz}, \\ & \mathrm{f}_{2}=103 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -78 |  | dBFS |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -85 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -89 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone, $\mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V}$ PP | -83 |  |  |
|  |  | $\begin{aligned} & \mathrm{f}_{1}=493 \mathrm{MHz}, \\ & \mathrm{f}_{2}=503 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -82 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -85 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -84 |  |  |
|  |  | $\begin{aligned} & \mathrm{f}_{1}=993 \mathrm{MHz}, \\ & \mathrm{f}_{2}=1003 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -75 |  |  |
|  |  |  | $A_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -80 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -84 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone, $\mathrm{V}_{\mathrm{FS}}=1.0 \mathrm{~V} \mathrm{PP}$ | -79 |  |  |
|  |  | $\begin{aligned} & \mathrm{f}_{1}=1793 \mathrm{MHz}, \\ & \mathrm{f}_{2}=1803 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -66 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -73 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -89 |  |  |
|  |  | $\begin{aligned} & \mathrm{f}_{1}=2693 \mathrm{MHz}, \\ & \mathrm{f}_{2}=2703 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -56 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -63 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -83 |  |  |
|  |  | $\begin{aligned} & f_{1}=3493 \mathrm{MHz}, \\ & f_{2}=3503 \mathrm{MHz} \end{aligned}$ | $\mathrm{A}_{\text {IN }}=-7 \mathrm{dBFS}$ per tone | -50 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ per tone | -57 |  |  |
|  |  |  | $\mathrm{A}_{\text {IN }}=-18 \mathrm{dBFS}$ per tone | -90 |  |  |

(1) Full-power input bandwidth (FPBW) is defined as the input frequency where the reconstructed output of the ADC has dropped 3 dB below the power of a full-scale input signal at a low input frequency. Useable bandwidth may exceed the $-3-\mathrm{dB}$, full-power input bandwidth.

### 7.8 Timing Requirements

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC SAMPLING CLOCK |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{S}}$ | ADC core sampling clock frequency | High Performance Mode | $500{ }^{(1)}$ |  | $1300{ }^{(1)}$ | MHz |
|  |  | Low Power Mode | $500{ }^{(1)}$ |  | $1000{ }^{(1)}$ |  |
|  | ADC core minimum sampling clock frequency | Low Power Mode |  | $500{ }^{(1)}$ |  | MHz |
| $t_{s}$ | ADC core sampling clock period | High Performance Mode | $770{ }^{(1)}$ |  | $2000{ }^{(1)}$ | ps |
|  |  | Low Power Mode | $1000{ }^{(1)}$ |  | $2000{ }^{(1)}$ |  |
|  | ADC core maximum sampling clock period | Low Power Mode | $2000{ }^{(1)}$ |  |  | ps |
| CLOCK INPUTS (CLK+, CLK-, SE_CLK) |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK }}$ | $C L K \pm$ input frequency | PLL Disabled | 500 |  | 1300 | MHz |
|  |  | PLL Enabled, PLLREF_SE $=0$ | 50 |  | 500 |  |
| $\mathrm{f}_{\text {SE_CLK }}$ | SE_CLK input frequency | PLL Enabled, PLLREF_SE $=1$ | 50 |  | 500 | MHz |
| DC (CLKMIN) | Minimum Input clock duty cycle (CLK $\pm$ and SE_CLK) | Input clock duty cycle (CLK $\pm$ and SE_CLK) | 40\% |  |  |  |
| DC (CLKMAX) | Maximum Input clock duty cycle (CLK $\pm$ and SE_CLK) |  |  | 60\% |  |  |
| PHASE-LOCKED LOOP (PLL) AND VOLTAGE-CONTROLLED OSCILLATOR (VCO) |  |  |  |  |  |  |
| fPLLPFD | PLL phase-frequency detector (PFD) frequency | PLL Enabled | 50 |  | 500 | MHz |
| fVco | Closed-loop voltage-controlled oscillator (VCO) frequency | PLL Enabled | 7200 |  | 8200 | MHz |
| SYSREF (SYSREF+, SYSREF-) |  |  |  |  |  |  |
| $\mathrm{t}_{\text {INV(SYSREF) }}$ | Width of invalid SYSREF capture region of CLK $\pm$ period, indicating setup or hold time violation, as measured by SYSREF_POS status register ${ }^{(2)}$ |  | 250 |  |  | ps |
| $\mathrm{t}_{\mathrm{INV} \text { (TEMP) }}$ | Drift of invalid SYSREF capture region over temperature, positive number indicates a shift toward MSB of SYSREF_POS register |  |  | 0.033 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\mathrm{INV} \text { (VA11) }}$ | Drift of invalid SYSREF capture region over VA11 supply voltage, positive number indicates a shift toward MSB of SYSREF_POS register |  |  | -0.127 |  | ps/mV |
| $\mathrm{t}_{\text {STEP(SP) }}$ | Delay of SYSREF_POS LSB | SYSREF_ZOOM = 0 |  | 125 |  | ps |
|  |  | SYSREF_ZOOM = 1 |  | 69 |  |  |
| DC ${ }_{\text {(SYSREF) }}$ | SYSREF duty cycle (asserted) when using a periodic SYSREF signal |  |  | 50\% | 55\% |  |
| $\mathrm{t}_{\text {(PH_SYS) }}$ | Minimum SYSREF $\pm$ assertion duration after SYSREF $\pm$ rising edge event |  |  | 4 |  | ns |
| JESD204C SYNC TIMING (SYNCSE) |  |  |  |  |  |  |
| SERIAL PROGRAMMING INTERFACE (SCLK, SDI, $\overline{\text { SCS }}$ ) |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK (SCLK) }}$ | Serial clock frequency |  | 0 |  | 15.625 | MHz |
| $\mathrm{t}_{(\mathrm{PH})}$ | Serial clock high value pulse duration |  |  | 32 |  | ns |
| $\mathrm{t}_{(\mathrm{PL})}$ | Serial clock low value pulse duration |  |  | 32 |  | ns |
| $\mathrm{t}_{\text {SU }}(\overline{\mathrm{SCS}})$ | Setup time from $\overline{\text { SCS }}$ to rising edge of SCLK |  |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{H}(\mathrm{SCS})}$ | Hold time from rising edge of SCLK to $\overline{\text { SCS }}$ |  |  | 3 |  | ns |
| $\mathrm{t}_{\text {SU(SDI) }}$ | Setup time from SDI to rising edge of SCLK |  |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{H} \text { (SDI) }}$ | Hold time from rising edge of SCLK to SDI |  |  | 3 |  | ns |

(1) Unless functionally limited to a smaller range in the tables Operating Modes for Quad Channel Device through Operating Modes for Single Channel Device based on programmed JMODE.
(2) Use SYSREF_POS to select an optimal SYSREF_SEL value for the SYSREF capture, see the section SYSREF Windowing for more information on SYSREF windowing. The invalid region, specified by $t_{I N V(S Y S R E F)}$, indicates the portion of the CLK $\pm$ period( $t_{C L K}$ ), as measured by SYSREF_SEL, that may result in a setup and hold violation. Verify that the timing skew between SYSREF $\pm$ and CLK $\pm$ over system operating conditions from the nominal conditions (that used to find optimal SYSREF_SEL) does not result in the invalid region occurring at the selected SYSREF_SEL position in SYSREF_POS, otherwise a temperature dependent SYSREF_SEL selection may be needed to track the skew between CLK $\pm$ and SYSREF $\pm$.

### 7.9 Switching Characteristics

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V}$ RIG $=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1 \mathrm{~V}$, default full-scale voltage $\left(V_{F S}=0.8 \mathrm{~V}_{P P}\right), \mathrm{f}_{I N}=97 \mathrm{MHz}, \mathrm{A}_{I N}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE $=0$, High Performance Mode and foreground calibration, SER_PE $=4$ (unless otherwise noted), VA11Q and VCLK11 noise suppression on when CPLL on; minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC SAMPLING CLOCK |  |  |  |  |  |  |
| $t_{\text {AD }}$ | Sampling (aperture) delay from the clock falling edge to sampling instant | PLL disabled, CLK $\pm$ |  | 305 |  | ps |
|  |  | PLL enabled, CLK $\pm$ |  | 314 |  | ps |
|  |  | PLL enabled, SE_CLK |  | 332 |  | ps |
| $t_{\text {AJ }}$ | Aperture jitter, rms | Dither disabled (ADC_DITH_EN = 0) |  | 50 |  | fs |
|  |  | Dither enabled (ADC_DITH_EN = 1) |  | 54 |  | fs |
| $\mathrm{t}_{\text {(PLL) }}$ | PLL additive jitter, rms | PLL enabled (PLL_EN $=1$ ), $\mathrm{f}_{\text {PLLREF }}=50 \mathrm{MHz}$ |  | 465 |  | fs |
| $\mathrm{t}_{(\text {(PLL) }}$ | PLL additive jitter, rms | PLL enabled (PLL_EN = 1), f flLLREF $=325 \mathrm{MHz}$ |  | 370 |  | fs |
| CLOCK AND TRIGGER OUTPUTS (PLLREFO $\pm$, TRIGOUT $\pm$, ORC, ORD) |  |  |  |  |  |  |
| $\mathrm{f}_{\text {PLLREFO }}$ | PLLREFO $\pm$ frequency range | PLL Enabled, PLLREFO $\pm$ enabled | 50 |  | 500 | MHz |
| foivrefo | ORC and ORD frequency range when programmed to output divided PLL reference clock | PLL Enabled, DIVREF_C_MODE > 0 , DIVREF_D_MODE > 0 | 12.5 |  | 100 | MHz |
| $t_{\text {PW(TRIGOUT) }}$ | Minimum TRIGOUT $\pm$ pulse width | TRIGOUT_SRC = 0 (TMSTP $\pm$ ) |  | 1 |  | $\mathrm{t}_{\text {CLK }}$ |
| $\mathrm{f}_{\text {TRIGOUT }}$ | TRIGOUT $\pm$ frequency range | TRIGOUT_SRC = 1 (S-PLL) |  |  | 800 | MHz |
| $\mathrm{t}_{\mathrm{PD}(\text { REF })}$ | Input clock to PLLREFO $\pm$ propagation delay | PLLREF_SE $=0$ (CLK $\pm$ used), nominal supply voltage, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 280 | 359 | 440 | ps |
|  |  | PLLREF_SE = 1 (SE_CLK used), nominal supply voltage, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 380 | 469 | 560 |  |
| $\mathrm{t}_{\text {PD-TEMPCO }}$ | Input clock to PLLREFO $\pm$ propagation delay temperature coefficient | PLLREF_SE = 0 (CLK $\pm$ used), nominal supply voltage | 250 | 330 | 420 | fs $/{ }^{\circ} \mathrm{C}$ |
|  |  | PLLREF_SE = 1 (SE_CLK used), nominal supply voltage | 280 | 365 | 450 |  |
| $\mathrm{t}_{\text {PD-VOLTCO }}$ | Input clock to PLLREFO $\pm$ propagation delay supply voltage coefficient | PLLREF_SE $=0$ (CLK $\pm$ used), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -533 | -397 | -186 | $\mathrm{fs} / \mathrm{mV}$ |
|  |  | PLLREF_SE $=1$ (SE_CLK used), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -480 | -372 | -180 |  |

SERIAL DATA OUTPUTS (D[7:0]+, D[7:0]-)

| $\mathrm{f}_{\text {SERDES }}$ | Serialized output bit rate |  | 2.5 | 17.16 | Gbps |
| :---: | :---: | :---: | :---: | :---: | :---: |
| UI | Serialized output unit interval |  | 58.3 | 400 | ps |
| $\mathrm{t}_{\text {TL }}$ | Low-to-high transition time (differential) | 20\% to 80\%, 8H8L test pattern, 16.5 Gbps | 28 |  | ps |
| $\mathrm{t}_{\text {THL }}$ | High-to-low transition time (differential) | $20 \%$ to $80 \%, 8 \mathrm{H} 8 \mathrm{~L}$ test pattern, 16.5 Gbps | 28 |  | ps |
| DDJ | Data dependent jitter, peak-to-peak | PRBS-7 test pattern, JMODE $=0,10.4 \mathrm{Gbps}$ | 9.89 |  | ps |
|  |  | PRBS-9 test pattern, JMODE $=4,16.5 \mathrm{Gbps}, \mathrm{f}_{\mathrm{S}}=$ 1GSPS | 6.9 |  |  |
|  |  | PRBS-9 test pattern, JMODE $=8,16.0875 \mathrm{Gbps}$ | 7.29 |  |  |
| DCD | Even-odd jitter, peak-to-peak | PRBS-7 test pattern, JMODE $=0,10.4 \mathrm{Gbps}$ | 0.05 |  | ps |
|  |  | PRBS-9 test pattern, JMODE $=4,16.5 \mathrm{Gbps}, \mathrm{f}_{\mathrm{S}}=$ 1GSPS | 0.01 |  |  |
|  |  | PRBS-9 test pattern, JMODE $=8,16.0875 \mathrm{Gbps}$ | 0.02 |  |  |
| EBUJ | Effective bounded uncorrelated jitter, peak-topeak | PRBS-7 test pattern, JMODE $=0,10.4 \mathrm{Gbps}$ | 1.45 |  | ps |
|  |  | PRBS-9 test pattern, JMODE $=4,16.5 \mathrm{Gbps}, \mathrm{f}_{\mathrm{S}}=$ 1GSPS | 0.85 |  |  |
|  |  | PRBS-9 test pattern, JMODE $=8,16.0875 \mathrm{Gbps}$ | 2.26 |  |  |
| RJ | Unbounded random jitter, RMS | 8H8L test pattern, JMODE $=0,10.4 \mathrm{Gbps}$ | 0.61 |  | ps |
|  |  | 8H8L test pattern, JMODE $=4,16.5 \mathrm{Gbps}, \mathrm{f}_{\mathrm{S}}=$ 1GSPS | 0.72 |  |  |
|  |  | 8H8L test pattern, JMODE $=8,16.0875 \mathrm{Gbps}$ | . 84 |  |  |

### 7.9 Switching Characteristics (continued)

typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VA} 19=1.9 \mathrm{~V}, \mathrm{VPLL} 19=1.9 \mathrm{~V}, \mathrm{VREFO}=1.9 \mathrm{~V}, \mathrm{~V} T R I G=1.1 \mathrm{~V}, \mathrm{VA} 11=1.1 \mathrm{~V}, \mathrm{VD} 11=1.1 \mathrm{~V}$, default full-scale voltage ( $\mathrm{V}_{\mathrm{FS}}=0.8 \mathrm{~V}_{\mathrm{PP}}$ ), $\mathrm{f}_{\mathrm{IN}}=97 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{CLK}}=1.3 \mathrm{GHz}$, filtered 1- $\mathrm{V}_{\mathrm{PP}}$ sine-wave clock applied to CLK $\pm$, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration, SER_PE = 4 (unless otherwise noted), VA11Q and VCLK11 noise suppression on when CPLL on; minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TJ | Total jitter, peak-to-peak, with unbounded random jitter portion defined with respect to a $B E R=1 \mathrm{e}-15(\mathrm{Q}=7.94)$ | PRBS-7 test pattern, JMODE $=0$, 10.4 Gbps |  | 22.04 |  | ps |
|  |  | PRBS-9 test pattern, JMODE $=4,16.5 \mathrm{Gbps}, \mathrm{f}_{\mathrm{S}}=$ 1GSPS |  | 18.01 |  |  |
|  |  | PRBS-9 test pattern, JMODE $=8,16.0875 \mathrm{Gbps}$ |  | 22.34 |  |  |
| ADC CORE LATENCY |  |  |  |  |  |  |
| $t_{\text {ADC }}$ | Deterministic delay from the CLK $\pm$ edge that samples the reference sample to the CLK $\pm$ edge that samples SYSREF going high ${ }^{(1)}$ | JMODE $=0$ |  | -2 |  | $t_{\text {cLK }}$ cycles |
|  |  | JMODE $=1$ |  | 1 |  |  |
|  |  | JMODE $=2$ |  | -1 |  |  |
|  |  | JMODE $=3$ |  | -1 |  |  |
|  |  | JMODE $=4$ |  | -1 |  |  |
|  |  | JMODE $=5$ |  | -1 |  |  |
|  |  | JMODE $=6$ |  | 1 |  |  |
|  |  | JMODE $=7$ |  | -1 |  |  |
|  |  | JMODE $=8$ |  | -1 |  |  |
|  |  | JMODE = 9 |  | -1 |  |  |
|  |  | JMODE $=10$ |  | -2 |  |  |
|  |  | JMODE $=11$ |  | -2 |  |  |
|  |  | JMODE $=12$ |  | -1 |  |  |
|  |  | JMODE $=13$ |  | 2 |  |  |
|  |  | JMODE $=14$ |  | -2 |  |  |
|  |  | JMODE $=15$ |  | -2 |  |  |
| JESD204C AND SERIALIZER LATENCY |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{T} X}$ | Delay from the CLK $\pm$ rising edge that samples SYSREF high to the first bit of the multiframe (8B/10B encoding) or extended multiblock (64B/66B encoding) on the JESD204C serial output lane corresponding to the reference sample of $t_{\text {ADC }}{ }^{(2)}$ | JMODE = 0 | 49.8 |  | 56.6 | $t_{\text {CLK }}$ cycles |
|  |  | JMODE $=1$ | 45.5 |  | 52.8 |  |
|  |  | JMODE = 2 | 45.5 |  | 52.8 |  |
|  |  | JMODE $=3$ | 44.3 |  | 50.5 |  |
|  |  | JMODE $=4$ | 42.1 |  | 48 |  |
|  |  | JMODE $=5$ | 42.1 |  | 48 |  |
|  |  | JMODE $=6$ | 53.3 |  | 60.2 |  |
|  |  | JMODE $=7$ | 53.3 |  | 60.2 |  |
|  |  | JMODE $=8$ | 47.1 |  | 54.2 |  |
|  |  | JMODE $=9$ | 58.4 |  | 65 |  |
|  |  | JMODE $=10$ | 56.2 |  | 63.1 |  |
|  |  | JMODE $=11$ | 66.3 |  | 74.5 |  |
|  |  | JMODE $=12$ | 87.2 |  | 94.8 |  |
|  |  | JMODE $=13$ | 72.9 |  | 83.9 |  |
|  |  | JMODE $=14$ | 61.7 |  | 68.1 |  |
|  |  | JMODE $=15$ | 94 |  | 103.3 |  |
| SERIAL PROGRAMMING INTERFACE (SDO) |  |  |  |  |  |  |
| $\mathrm{t}_{\text {(OZD })}$ | Delay from the falling edge of the 16th SCLK cycle during read operation for SDO transition from tri-state to valid data |  | 1 |  |  | ns |
| $\mathrm{t}_{\text {(ODZ })}$ | Delay from the $\overline{\text { SCS }}$ rising edge for SDO transition from valid data to tri-state |  |  |  | 10 | ns |
| t(OD) | Delay from the falling edge of SCLK during read operation to SDO valid |  | 1 |  | 10 | ns |

(1) $t_{A D C}$ is an exact, unrounded, deterministic delay. The delay can be negative if the reference sample is sampled after the SYSREF high capture point, in which case the total latency is smaller than the delay given by $\mathrm{t}_{\mathrm{TX}}$.
(2) The values given for $\mathrm{t}_{\mathrm{TX}}$ include deterministic and non-deterministic delays. Over process, temperature, and voltage, the delay will vary. JESD204B accounts for these variations when operating in subclass-1 mode in order to achieve deterministic latency. Proper receiver RBD values must be chosen such that the elastic buffer release point does not occur within the invalid region of the local multiframe clock (LMFC) cycle.

### 7.10 Typical Characteristics

Typical values at $25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{F}_{\mathrm{S}}=1300 \mathrm{MSPS}$, High power mode, FG calibration, JMODE 0, CPLL off, CPLL ${ }_{\text {REF }}=50 \mathrm{MHz}$ and VA11Q and VCLK11 noise suppression on when CPLL on, nominal supply voltages, unless otherwise noted. SNR results exclude DC, HD2 to HD9; SINAD, ENOB, and SFDR results exclude DC.


Figure 7-1. DNL vs Code


Figure 7-3. Input Fullscale vs Input Frequency


High Power Mode
Figure 7-5. Single Tone FFT at 497 MHz and -1 dBFS


Figure 7-2. INL vs Code


High Power Mode
Figure 7-4. Single Tone FFT at 347 MHz and -1 dBFS


High Power Mode
Figure 7-6. Single Tone FFT at 997 MHz and -1 dBFS


High Power Mode
Figure 7-7. Single Tone FFT at 1497 MHz and -1 dBFS


High Power Mode
Figure 7-9. Single Tone FFT at 2697 MHz and -1 dBFS

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-11. Single Tone FFT at 99.997 MHz and -1 dBFS


High Power Mode
Figure 7-8. Single Tone FFT at 1797 MHz and -1 dBFS


Figure 7-10. Single Tone FFT at 3497 MHz and -1 dBFS

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-12. Single Tone FFT at 347 MHz and -1 dBFS

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-13. Single Tone FFT at 1197 MHz and -1 dBFS


Figure 7-15. SFDR vs Input Frequency


Figure 7-17. SINAD vs Input Frequency

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-14. Single Tone FFT at $1797 \mathbf{~ M H z}$ and -1 dBFS


Figure 7-16. SNR vs Input Frequency


Figure 7-18. ENOB vs Input Frequency


Figure 7-19. HD2 vs Input Frequency


Figure 7-21. SFDR vs Sample Rate


Figure 7-23. SINAD vs Sample Rate


Figure 7-20. HD3 vs Input Frequency


Figure 7-22. SNR vs Sample Rate


Figure 7-24. ENOB vs Sample Rate

## SBASAF6 - OCTOBER 2021


$\mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-25. SFDR vs Sample Rate

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-27. SINAD vs Sample Rate


Figure 7-29. SFDR vs Input Amplitude

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-26. SNR vs Sample Rate

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-28. ENOB vs Sample Rate


Figure 7-30. SNR vs Input Amplitude

$F_{S}=1000 \mathrm{MSPS}, \mathrm{F}_{\mathrm{IN}}=100 \mathrm{MHz}$,Low Power Mode
Figure 7-31. SFDR vs Input Amplitude


Figure 7-33. SFDR vs Clock Amplitude


Figure 7-35. SNR, SFDR and SINAD vs Temperature

$F_{S}=1000 \mathrm{MSPS}, \mathrm{F}_{\mathrm{IN}}=100 \mathrm{MHz}$, Low Power Mode
Figure 7-32. SNR vs Input Amplitude


Figure 7-34. SNR vs Clock Amplitude

$\mathrm{F}_{\mathrm{IN}}=997 \mathrm{MHz}$
Figure 7-36. HD2, HD3 and worst non-HD Spur vs Temperature

$\mathrm{F}_{\mathrm{IN}}=997 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature

Figure 7-37. SINAD vs Temperature and Calibration Mode

$\mathrm{F}_{\mathrm{IN}}=997 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature

Figure 7-39. SFDR vs Temperature and Calibration Mode


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature
Figure 7-41. SINAD vs Temperature and Calibration Mode

$\mathrm{F}_{\mathrm{IN}}=997 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature
Figure 7-38. ENOB vs Temperature and Calibration Mode


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature
Figure 7-40. SNR vs Temperature and Calibration Mode


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature

Figure 7-42. ENOB vs Temperature and Calibration Mode


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{FG} 25^{\circ} \mathrm{C}$ means calibration at $25^{\circ} \mathrm{C}$ and held across temperature
Figure 7-43. SFDR vs Temperature and Calibration Mode

$\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}$
Figure 7-45. HD2, HD3 and Worst non-HD Spur vs Supply Voltage


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$
Figure 7-47. HD2, HD3 and Worst non-HD Spur vs Supply Voltage

$\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}$
Figure 7-44. SNR, SFDR and SINAD vs Supply Voltage


Low Power Mode, $\mathrm{F}_{\mathrm{IN}}=347 \mathrm{MHz}, \mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$
Figure 7-46. SNR, SFDR and SINAD vs Supply Voltage


Figure 7-48. Two Tone FFT at 95.07 MHz Center

ADC09QJ1300, ADC09DJ1300, ADC09SJ1300
www.ti.com


Figure 7-49. Two Tone FFT at 348 MHz Center


Figure 7-51. Two Tone FFT at 998 MHz Center


Figure 7-53. Two Tone FFT at 2698 MHz Center


Figure 7-50. Two Tone FFT at 498 MHz Center


Figure 7-52. Two Tone FFT at $1798 \mathbf{M H z}$ Center


Low Power Mode, $\mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$, 10 MHz Tone Spacing
Figure 7-54. Two Tone FFT at 95.07 MHz Center


Low Power Mode, $\mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$, 10 MHz Tone Spacing
Figure 7-55. Two Tone FFT at 348 MHz Center


Figure 7-57. IMD3 vs Input Frequency


Figure 7-59. Crosstalk to Channel A vs $\mathrm{F}_{\text {IN }}$


Low Power Mode, Fs $=1000 \mathrm{MSPS}, 10 \mathrm{MHz}$ Tone Spacing
Figure 7-56. Two Tone FFT at 998 MHz Center


Low Power Mode, Fs $=1000 \mathrm{MSPS}, 10 \mathrm{MHz}$ Tone Spacing
Figure 7-58. IMD3 vs Input Frequency


Figure 7-60. Crosstalk to Channel B vs $\mathrm{F}_{\text {IN }}$


Figure 7-61. SFDR vs Reference Clock Frequency

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-63. SNR vs Input Frequency and CPLL

$F_{S}=1000 \mathrm{MSPS}$
Figure 7-65. SFDR vs Input Frequency and CPLL

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-62. SFDR vs Input Frequency and CPLL


Figure 7-64. ENOB vs Input Frequency and CPLL

$\mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$
Figure 7-66. SNR vs Input Frequency and CPLL

$\mathrm{F}_{\mathrm{S}}=1000 \mathrm{MSPS}$
Figure 7-67. SINAD vs Input Frequency and CPLL

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-69. SNR vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-71. SINAD vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1000 \mathrm{MSPS}$
Figure 7-68. ENOB vs Input Frequency and CPLL

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-70. SFDR vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-72. ENOB vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1300 \mathrm{MSPS}$, High Power Mode
Figure 7-74. HD3 vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-76. SFDR vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-78. ENOB vs Input Frequency, CPLL and Input Amplitude

$F_{S}=1000 \mathrm{MSPS}$, Low Power Mode
Figure 7-79. HD2 vs Input Frequency, CPLL and Input Amplitude


Figure 7-81. Quad Channel, Power Dissipation vs FS for JMODES 0-3


Figure 7-83. Quad Channel, Power Dissipation vs FS for JMODES 8-11

$F_{S}=1000 M S P S$, Low Power Mode
Figure 7-80. HD3 vs Input Frequency, CPLL and Input Amplitude


Figure 7-82. Quad Channel, Power Dissipation vs FS for JMODES 4-7


Figure 7-84. Quad Channel, Power Dissipation vs FS for JMODES 12-15

## SBASAF6 - OCTOBER 2021



Figure 7-85. Quad Channel, IVA19 vs FS


Figure 7-87. Quad Channel, IVD11 vs FS and JMODE 0-3


Figure 7-89. Quad Channel, IVD11 vs FS and JMODE 8-11


Figure 7-86. Quad Channel, Iva11 vs FS


Figure 7-88. Quad Channel, IVD11 vs FS and JMODE 4-7


Figure 7-90. Quad Channel, IVD11 vs FS and JMODE 12-15


Figure 7-91. Dual Channel, Power Dissipation vs FS for JMODES 0-3


Figure 7-93. Dual Channel, Power Dissipation vs FS for JMODES 8-11


Figure 7-95. Dual Channel, IVA19 vs FS


Figure 7-92. Dual Channel, Power Dissipation vs FS for JMODES 4-7


Figure 7-94. Dual Channel, Power Dissipation vs FS for JMODES 12-15


Figure 7-96. Dual Channel, IVA11 vs FS

## SBASAF6 - OCTOBER 2021



Figure 7-97. Dual Channel, IVD11 vs FS and JMODE 0-3


Figure 7-99. Dual Channel, IvD11 vs FS and JMODE 8-11


Figure 7-101. Single Channel, Power Dissipation vs FS for JMODES 0-3


Figure 7-98. Dual Channel, IvD11 vs FS and JMODE 4-7


Figure 7-100. Dual Channel, IvD11 vs FS and JMODE 12-15


Figure 7-102. Single Channel, Power Dissipation vs FS for JMODES 4-7


Figure 7-103. Single Channel, Power Dissipation vs FS for JMODES 8-11


Figure 7-105. Single Channel, IvA19 vs FS


Figure 7-107. Single Channel, IvD11 vs FS and JMODE 0-3


Figure 7-104. Single Channel, Power Dissipation vs FS for JMODES 12-15


Figure 7-106. Single Channel, IVA11 vs FS


Figure 7-108. Single Channel, IvD11 vs FS and JMODE 4-7


Figure 7-109. Single ChanneI, IVD11 vs FS and JMODE 8-11


Difference to foreground calibration, JMODE independent
Figure 7-111. Quad Channel, Power Dissipation Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-113. Single Channel, Power Dissipation Change with Calibration Mode


Figure 7-110. Single Channel, IVD11 vs FS and JMODE 12-15


Difference to foreground calibration, JMODE independent
Figure 7-112. Dual Channel, Power Dissipation Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-114. Quad Channel, IVA19 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-115. Dual Channel, IVA19 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-117. Quad Channel, IvA11 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-119. Single Channel, IVA11 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-116. Single Channel, IVA 19 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-118. Dual Channel, IVA11 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-120. Quad Channel, IvD11 Change with Calibration Mode


Difference to foreground calibration, JMODE independent
Figure 7-121. Dual Channel, IVD11 Change with Calibration Mode


Figure 7-123. Quad Channel, Power Dissipation vs Temperature


Figure 7-125. Single Channel, Power Dissipation vs Temperature


Difference to foreground calibration, JMODE independent
Figure 7-122. Dual Channel, IVD11 Change with Calibration Mode


Figure 7-124. Dual Channel, Power Dissipation vs Temperature


Figure 7-126. Background Calibration Core Transition (midscale voltage)


Figure 7-127. Background Calibration Core Transition (AC Signal)


Figure 7-128. Background Calibration Core Transition (AC Signal Zoomed)


Figure 7-129. Background Calibration Core Transition (DC Signal)

## 8 Detailed Description

### 8.1 Overview

The ADC09QJ1300 is a family of quad, dual and single channel 9-bit, 1.3-GSPS 12-bit, analog-to-digital converters (ADC). The devices have been optimized for low power consumption while maintaining high sampling rate and performance. The combination of power consumption, sampling rate and 9-bit resolution makes the device is ideally suited for light detection and ranging (LiDAR) systems. High channel density and wide input bandwidth also makes device an ideal fit for multi-channel oscilloscopes and digitizers.
The device has a buffered input with full-power input bandwidth ( -3 dB ) of 6 GHz . The wide input bandwidth provides flat frequency response for frequency domain applications, such as frequency modulated continuous wave (FMCW) LiDAR systems, and provides a narrow impulse response for time domain applications, such as pulse-based LiDAR to achieve increased spatial resolution. The device is capable of direct RF sampling of L-band ( $1-2 \mathrm{GHz}$ ) and S-band ( $2-4 \mathrm{GHz}$ ) for satellite communication equipment up to 4 GHz .
A number of clocking features are included to relax system timing requirements and simplify system architectures. The device has an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock from a low frequency reference eliminating the need for an external high frequency clock generator. The low frequency PLL reference also relaxes timing of the SYSREF timing reference to achieve deterministic latency and multi-device synchronization. The internal PLL can be bypassed in favor of sending the high frequency sampling clock directly to the device for highest performance. A SYSREF Windowing feature relaxes the setup and hold requirement of SYSREF by directly measuring and adjusting the SYSREF delay inside of the device without the need to meet external timing requirements. The PLL reference clock can be output from the device to clock the digital logic FPGA or ASIC or an adjacent device to eliminate external clock buffer and distribution devices. Two additional CMOS outputs can send copies or divided copies of the PLL reference clock to clock additional devices in the system. A fourth clock output can output a SerDes reference clock for the transceiver block in the FPGA or ASIC to provide a complete system clocking solution. A timestamp input can be used to mark a specific sample using an external trigger. The timestamp is output over the JESD204C interface to mark the sample in the FPGA or ASIC. The timestamp signal can optionally be output from the device instead of the SerDes reference clock to replicate the retimed trigger to other devices, such as the pulse driver for a laser diode.

The JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing by increasing the SerDes bitrate per lane and therefore decreasing the number of lanes required. JESD204C interface modes support from one to four lanes (single channel device) or two to eight lanes (dual and quad channel devices) and SerDes baud-rates up to 17.16 Gbps to allow each application to choose the optimal configuration. Both $8 \mathrm{~B} / 10 \mathrm{~B}$ and $64 \mathrm{~B} / 66 \mathrm{~B}$ data encoding options are available. The $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding modes are backwards compatible with JESD204B receivers while the 64B/66B encoding modes provide higher efficiency by reducing link overhead.

### 8.2 Functional Block Diagram



Figure 8-1. Quad Channel Functional Block Diagram


Figure 8-2. Dual Channel Functional Block Diagram


Figure 8-3. Single Channel Functional Block Diagram

### 8.3 Feature Description

### 8.3.1 Device Comparison

The devices listed in Table 8-1 are pin-to-pin compatible, providing a scalable family of devices for varying levels of performance, speed, and signal bandwidth.

Table 8-1. Device Family Comparison

| PART NUMBER (x= Q, D, S) | MAXIMUM <br> SAMPLING RATE | RESOLUTION |
| :--- | :---: | :---: |
| ADC12xJ1600 | 1.6 GSPS | 12-bit |
| ADC09xJ1300 | 1.3 GSPS | $9-\mathrm{bit}$ |
| ADC12xJ800 | 800 MSPS | $12-\mathrm{bit}$ |
| ADC09xJ800 | 800 MSPS | $9-\mathrm{bit}$ |

### 8.3.2 Analog Input

The analog input of the device has an internal buffer to enable high input bandwidth and to isolate sampling capacitor glitch noise from the input circuit. The analog input must be driven differentially because operation with a single-ended signal results in degraded performance. Both AC-coupling and DC-coupling of the analog input is supported. The analog input is designed for an input common-mode voltage ( $\mathrm{V}_{\mathrm{CmI}}$ ) of 1.1 V , which is terminated internally through single-ended, $50-\Omega$ resistors to the VA11 supply on each input pin. DC-coupled input signals must have a common-mode voltage that meets the device input common-mode requirements specified as $\mathrm{V}_{\text {CMI }}$ in the Recommended Operating Conditions table. The device includes internal analog input protection to protect the ADC input during over-range input conditions; see the Analog Input Protection section. Figure 8-4 provides a simplified analog input model.


Figure 8-4. Analog Input Internal Termination and Protection Diagram

### 8.3.2.1 Analog Input Protection

The analog input is protected against overdrive conditions by internal clamping diodes that are capable of sourcing or sinking input currents during over-range conditions, see the voltage and current limits in the Absolute Maximum Ratings table. The over-range protection is also defined for a peak RF input power in the Absolute Maximum Ratings table, which is frequency independent. Operation above the maximum conditions listed in the Recommended Operating Conditions table results in an increase in failure-in-time (FIT) rate, so the system must correct the overdrive condition as quickly as possible. Figure 8-4 shows the analog input protection diodes.

### 8.3.2.2 Full-Scale Voltage ( $V_{\text {FS }}$ ) Adjustment

Input full-scale voltage ( $\mathrm{V}_{\mathrm{FS}}$ ) adjustment is available, in fine increments, through FS_RANGE. All inputs are set to the same full-scale voltage setting. The available adjustment range is specified in the DC Specifications table. Larger full-scale voltages improve SNR and noise floor (in dBFS/Hz) performance.

INSTRUMENTS

### 8.3.2.3 Analog Input Offset Adjust

The input offset voltage for each analog input of the quad channel device can be adjusted through the OFSxy registers, where x represents the ADC core ( $0,1,2,3,4$ or 5 ) and y represents the analog input for ADC core 2 (A or B) and core 3 ( C or D ). The y parameter is omitted for ADC core $0,1,4$ and 5 since these cores always sample the same analog input. For the dual channel device, $x$ represents the ADC core ( 0,1 , or 2 ) and y represents the analog input for ADC core 2 ( A or B ). The y parameter is omitted for ADC core 0 and 1 since these cores always sample the same analog input. For the single channel device, $x$ represents the ADC core ( 0 or 2 ) and the y parameter is omitted for ADC core 0 since this core always samples the same analog input. The adjustment range is approximately 33 mV to -33 mV differential. See the Calibration Modes and Trimming section for more information.

### 8.3.3 ADC Core

The device consists of a total of six ADC cores for the quad channel device, three ADC cores for the dual channel device and two ADC cores for the single channel device. The cores are swapped on-the-fly for calibration as required by the operating mode. This section highlights the theory and key features of the ADC cores.

### 8.3.3.1 ADC Core Calibration

ADC core calibration is required to optimize the analog performance of the ADC cores. Calibration must be repeated when operating conditions change significantly, namely temperature, in order to maintain optimal performance. The device has a built-in calibration routine that can be run as a foreground operation or a background operation. Foreground operation requires ADC downtime, where the ADC is no longer sampling the input signal, to complete the process. Background calibration can be used to overcome this limitation and allow constant operation of the ADC. See the Calibration Modes and Trimming section for detailed information on each mode.

### 8.3.3.2 ADC Theory of Operation

The differential voltages at the analog inputs are captured by the rising edge of CLK $\pm$. After capturing the input signal the ADC converts the analog voltage to a digital value by comparing the voltage to the internal reference voltage. If the voltage on the negative input (that is, INA-) is higher than the voltage on the positive input (that is, $\mathrm{INA}^{+}$) then the digital output is a negative 2's complement value. If the voltage on the positive input is higher than the voltage on the negative input then the digital output is a positive 2's complement value. Equation 1 can calculate the differential voltage at the input pins from the digital output.

$$
\begin{equation*}
\mathrm{V}_{\mathbb{I N}}=\frac{\text { Code }}{2^{N}} \mathrm{~V}_{\mathrm{FS}} \tag{1}
\end{equation*}
$$

where

- Code is the signed decimal output code (for example, -256 to 255 )
- N is the ADC resolution
- and $\mathrm{V}_{\mathrm{FS}}$ is the full-scale input voltage of the ADC as specified in the DC Specifications table, including any adjustment performed by programming FS_RANGE


### 8.3.3.3 Analog Reference Voltage

The reference voltage for the device is derived from an internal band-gap reference. A buffered version of the reference voltage is available at the BG pin for user convenience. This output has an output-current capability of $\pm 100 \mu \mathrm{~A}$. The BG output must be buffered if more current is required. No provision exists for the use of an external reference voltage, but the full-scale input voltage can be adjusted through the full-scale-range register settings. Note that the VA11 supply voltage should be used to set the output common-mode voltage of a front-end fully-differential amplifier and the BG output should not be used for this purpose.

### 8.3.3.4 ADC Over-range Detection

To ensure that system gain management has the quickest possible response time, a low-latency configurable over-range function is included. The over-range function works by monitoring the converted 9 -bit samples at the

ADC to quickly detect if the ADC is near saturation or already in an over-range condition. The absolute value of the upper 8 bits of the ADC data are checked against a programmable threshold, OVR_TH. The threshold programmed into OVR_TH is used for all analog inputs. Table 8-2 lists how an ADC sample is converted to an absolute value for a comparison of the thresholds.

Table 8-2. Conversion of ADC Sample for Over-range Comparison

| ADC SAMPLE <br> (Offset Binary) | ADC SAMPLE <br> (2's Complement) | ABSOLUTE VALUE | UPPER 8 BITS USED FOR <br> COMPARISON |
| :--- | :--- | :--- | :--- |
| $111111111(511)$ | $011111111(+255)$ | $11111111(255)$ | $11111111(255)$ |
| $111111110(510)$ | $011111110(+254)$ | $11111110(254)$ | $11111110(254)$ |
| $100000000(256)$ | $000000000(0)$ |  | $00000000(0)$ |
| $000000010(2)$ | $100000010(-254)$ | $11111110(254)$ | $11111110(254)$ |
| $000000000(0)$ | $100000000(-256)$ | $11111111(255)$ | $11111111(255)$ |

Over-range detection is enabled by setting OVR_EN to 1 . If the upper 8 bits of the absolute value equal or exceed the OVR_TH threshold during the monitoring period, then the over-range bit associated with the over-ranged ADC channel is set to 1 , otherwise the over-range bit is 0 . For the Quad channel device, the over-range status can be monitored on the ORA, ORB, ORC or ORD output pins for ADC channels A, B, C and $D$, respectively. For the dual channel device, the over-range status can be monitored on the ORA or ORB output pins for ADC channels A and B, respectively. For the single channel device, the over-range status can be monitored on the ORA output pins. OVR_N can be used to set the output pulse duration from the last over-range event. Table $8-3$ lists the over-range pulse lengths for the various OVR_N settings.

Table 8-3. Over-range Monitoring Period

| OVR_N | over-range PULSE LENGTH SINCE LAST over-range EVENT <br> (DEVCLK Cycles) |
| :---: | :---: |
| 0 | 8 |
| 1 | 16 |
| 2 | 32 |
| 3 | 64 |
| 4 | 128 |
| 5 | 256 |
| 6 | 512 |
| 7 | 1024 |

Typically, the OVR_TH threshold is set near the 8-bit full-scale value (228 for example). When the threshold is triggered, a typical system turns down the system gain to avoid clipping. The downstream logic device then monitors the output samples to determine when the over-range condition no longer exists and then increases the system gain as desired.

### 8.3.3.5 Code Error Rate (CER)

ADC cores can generate bit errors within a sample, often called code errors (CER) or referred to as sparkle codes, resulting from meta-stability caused by non-ideal comparator limitations. The device uses a unique ADC architecture that inherently allows significant code error rate improvements from traditional pipelined flash or successive approximation register (SAR) ADCs. The code error rate of the device is multiple orders of magnitude better than what can be achieved in alternative architectures at equivalent sampling rates providing significant signal reliability improvements.

### 8.3.3.6 Temperature Monitoring Diode

A built-in thermal monitoring diode is made available on the TDIODE+ and TDIODE- pins. This diode facilitates temperature monitoring and characterization of the device in higher ambient temperature environments. Although the on-chip diode is not highly characterized, the diode can be used effectively by performing a baseline measurement (offset) at a known ambient or board temperature and creating a linear equation with

INSTRUMENTS
the diode voltage slope provided in the DC Specifications table. Perform offset measurement with the device unpowered or with the PD pin asserted to minimize device self-heating. Only assert the PD pin long enough to take the offset measurement. Recommended monitoring devices include the LM95233 device and similar remote-diode temperature monitoring products from Texas Instruments.

### 8.3.3.7 Timestamp

The TMSTP+ and TMSTP- differential input can be used as a time-stamp input to mark a specific sample based on the timing of an external trigger event relative to the sampled signal. The TMSTP $\pm$ input is retimed to the internal sampling clock and can be repeated out of the TRIGOUT $\pm$ output to trigger external devices, such as a laser driver, when TRIGOUT_EN is set to 1 to enable the TRIGOUT $\pm$ output and TRIGOUT_MODE is set to 3 . The TMSTP $\pm$ input can also be sent over the JESD204C interface to mark a specific ADC sample. TIME_STAMP_EN must be set in order to output the timestamp data. When enabled, the timestamp signal is sent over the JESD204C interface in place of the LSB of the JESD204C mode sample size (based on $\mathrm{N}^{\prime}$ parameter in Table 8-16, Table 8-17 and Table 8-18). For example, in JMODE 0 the JESD204C sample size (N') is 12 and therefore the timestamp information is sent at LSB ([0]) bit location and the 9 -bit sample is sent in the [11:3] bit location. The input applied to TMSTP $\pm$ can be asynchronous to the ADC sampling clock and is sampled at approximately the same time as the analog input. Effectively, the TMSTP $\pm$ input acts as a 1-bit ADC sampled in parallel with the ADC cores and both have matched latency through the device. The TMSTP $\pm$ input must be enabled (TMSTP_RECV_EN) to use the timestamp feature.

### 8.3.4 Clocking

The input to the clocking subsystem of the device includes two clock inputs (CLK $\pm$ and SE_CLK) and a synchronization signal (SYSREF $\pm$ ). An internal phase-locked loop (PLL) and voltage-controlled oscillator (VCO) can optionally be used to generate the ADC sampling clock from a low frequency reference by setting the PLL_EN pin high. The sampling clock PLL is called the converter PLL (C-PLL). The C-PLL reference can be provided to either the CLK $\pm$ differential input or the SE_CLK single-ended input. The single-ended C-PLL reference input is selected by setting the PLLREF_SE pin high. For highest performance, the internal C-PLL can be bypassed and the sampling clock provided directly to the CLK $\pm$ input when PLL_EN and PLLREF_SE are held low. Note that SE_CLK cannot be used if the C-PLL is disabled. The C-PLL reference clock can be sent to either an FPGA or ASIC or to an adjacent device through the PLLREFO $\pm$ LVDS output when the PLL is enabled. Two additional copies or divided copies of PLLREFO can be output on ORC and ORD when enabled through the CLKCFG[1:0] pins or through SPI. PLLREFO and the ORC and ORD clock outputs are available at device power up when the CMOS control pins (PLL_EN, CLKCFG0 and CLKCFG1) are set appropriately and if PD is held low. Toggling PD high to power down the device also powers down the clock outputs.

In addition, the SerDes block contains a PLL, called S-PLL, that generates the SerDes output clock from the ADC sampling clock. The S-PLL generated clock can be divided and output from the TRIGOUT $\pm$ LVDS output and sent to an FPGA or ASIC to clock the SerDes receivers. The SYSREF signal is captured by the chosen clock input (CLK $\pm$ or SE_CLK). A SYSREF Windowing block is used to measure and optimize the setup and hold timing of the SYSREF signal relative to the selected clock input. SYSREF Windowing relaxes the timing requirement of the external signals. Figure 8-5 shows the clocking subsystem.


Figure 8-5. Clocking Subsystem
The clock generated by the C-PLL when the PLL is enabled or the clock provided to CLK $\pm$ when the PLL is disabled is used as the sampling clock for the ADC core as well as the clocking for the digital processing and serializer S-PLL. Use a low-noise (low jitter) clock input, whether the PLL is enabled or disabled, to maintain high signal-to-noise ratio (SNR) within the ADC.

### 8.3.4.1 Converter PLL (C-PLL) for Sampling Clock Generation

An internal PLL with integrated VCO, called the converter PLL (C-PLL), is available for the high-speed sampling clock generation from a low-frequency reference signal to simplify system clocking architectures and to avoid routing of high speed clocks around the circuit board. The C-PLL architecture is shown in Figure 8-6. The PLL is enabled by setting the PLL_EN pin high.


Figure 8-6. Converter PLL (C-PLL) Architecture

The PLL takes a low-frequency reference clock from the CLK $\pm$ pins if the PLLREF_SE pin is set low or the SE_CLK pin if the PLLREF_SE pin is set high. The reference clock is applied directly to the phase-frequency detector (PFD). The PFD compares the reference clock phase to the phase of the clock divided-down from the VCO . Therefore, the VCO frequency ( $\mathrm{f}_{\mathrm{Vco}}$ ) divided by all of the dividers in the path ( $\mathrm{V}, \mathrm{P}, \mathrm{N}$ ) must be equal to the reference clock frequency ( $\mathrm{f}_{\mathrm{REF}}$ ). The sampling frequency ( $\mathrm{f}_{\mathrm{S}}$ ) is then the reference frequency times the N divider or the VCO frequency divided by the V and P dividers. The equations governing the PLL operation are given by Equation 2 and Equation 3.

$$
\begin{equation*}
f_{S}=f_{V C O} \div(V \times P) \tag{2}
\end{equation*}
$$

where

- $f_{S}$ is the ADC core sampling rate
- $\mathrm{f}_{\mathrm{Vco}}$ is the VCO frequency
- V is the VCO divider
- P is the VCO prescalar

$$
\begin{equation*}
f_{\text {REF }} \times N=f_{S} \tag{3}
\end{equation*}
$$

where

- $f_{R E F}$ is the PLL reference frequency
- N is the PLL feedback divider

Equation 4 can be used to calculate the product of the $V$ and $P$ dividers ( $V \times P$ ). Simply choose $V$ and $P$ such that their product equals the calculated product. Equation 5 can be used to calculate the N divider based on the desired sampling rate and reference frequency.

$$
\begin{align*}
& V \times P=f_{V C O} \div f_{S}  \tag{4}\\
& N=f_{S} \div f_{R E F} \tag{5}
\end{align*}
$$

The VCO in the device has a limited tuning range which limits the ADC sampling rates that can be generated by the PLL. The available VCO divisors (product of P and V ) and resulting sampling rates are provided in Table 8-4. Only the sampling rates in Table 8-4 are available in the device when the PLL is enabled. If the desired sampling rate is not supported by the PLL then the PLL must be disabled and the desired sampling clock provided to the $C L K \pm$ pins.

Table 8-4. Available VCO Divisors and Achievable ADC Sampling Rates

| VCO Divisor $(\mathbf{P} \times \mathbf{V})$ | Minimum ADC Core Sampling Rate | Maximum ADC Core Sampling Rate |
| :---: | :---: | :---: |
| 6 | 1200 MSPS | 1300 MSPS |
| 8 | 900 MSPS | 1025 MSPS |
| 10 | 720 MSPS | 820 MSPS |
| 12 | 600 MSPS | 683 MSPS |
| 16 | 500 MSPS | 513 MSPS |

The C-PLL should be held in reset before changing any of the C-PLL settings by setting register CPLL_RESET to 1 (address $=0 \times 5 \mathrm{C}$ CPLL_RESET). The C-PLL dividers can be programmed using registers PLL_P_DIV (address = 0x3D CPLL_FBDIV1), PLL_V_DIV (address = 0x03D CPLL_FBDIV1) and PLL_N_DIV (address $=0 \times 3 E$ CPLL_FBDIV2). After programming the dividers the VCO calibration should be run by first setting register VCO_CAL_EN to 1 (address = $0 \times 5 \mathrm{D}$ VCO_CAL_CNTL). The VCO calibration is run when register CPLL_RESET (address $=0 \times 5 \mathrm{C}$ CPLL_RESET) is set to 0 to take the C-PLL out of reset. Calibration is finished and the C-PLL is locked when register VCO_CAL_DONE (address $=0 \times 5 \mathrm{E}$ VCO_CAL_STATUS) returns 1 and register CPLL_LOCKED (address $=0 \times 208$ JESD_STATUS) is 1 .

The C-PLL includes noise suppression options for the VA11Q and VCLK11 that reduce the sampling jitter and reference clock input spur at the expense of approximately 20 mA of current each. The control bits are found in the CLK_CTRL2 register (address = 0x2B CLK_CTRL2).

### 8.3.4.2 LVDS Clock Outputs (PLLREFO $\pm$, TRIGOUT $\pm$ )

Two LVDS clock outputs are provided to simplify system clocking architectures. These outputs are shown in Figure 8-5. The first LVDS clock output is PLLREFO $\pm$. PLLREFO $\pm$ repeats the PLL reference clock directly from the selected reference clock input (CLK $\pm$ or SE_CLK) as determined by PLLREF_SE. The PLLREFO $\pm$ output is automatically enabled when the C-PLL is enabled, but can be disabled by setting PLLREFO_EN to 0 . This output is only available when the PLL_EN pin is set high and when PD is set low. Setting PD high disables this output; and therefore, PD should not be used if PLLREFO $\pm$ is necessary for system operation. Example use cases for PLLREFO $\pm$ include driving the digital core fabric of an FPGA or ASIC or it can be daisy chained to the CLK $\pm$ input pins of an additional device to provide the PLL reference clock for the second device. The PLLREFO $\pm$ outputs can be daisy chained to the CLK $\pm$ inputs of as many ADC09QJ1300 devices as required by the system. Note that SYSREF must be provided from a separate clock source (clock chip, FPGA, ASIC, etc) and setup and hold times must be met at each device relative to the reference clock input in order to achieve deterministic latency and synchronization.

The second LVDS clock output is TRIGOUT $\pm$. This output can come from either the TMSTP $\pm$ input (as a timestamp or trigger output) or from the JESD204C SerDes PLL (S-PLL). This clock output is not available at device startup and must be enabled through the SPI interface. The S-PLL can be divided by the RX_DIV divider and output from the TRIGOUT $\pm$ pins as a reference clock for FPGA or ASIC transceiver block. Enable the TRIGOUT $\pm$ output and set the TRIGOUT $\pm$ operating mode (including RX_DIV divider) through the TRIGOUT_CTRL register. The TRIGOUT $\pm$ clock output frequency can be calculated by Equation 6 when the S-PLL is chosen as the TRIGOUT $\pm$ source.

$$
\begin{equation*}
\mathrm{f}_{\text {TRIGOUT }}=\mathrm{f}_{\text {LINERATE }} \div \mathrm{RX} \text { DIV } \tag{6}
\end{equation*}
$$

where

- $\mathrm{f}_{\text {TRIGOUT }}$ is the TRIGOUT $\pm$ output clock frequency $(\mathrm{MHz})$
- flinerate is the SerDes linerate (Mbps)
- RX_DIV is the S-PLL output divider


### 8.3.4.3 Optional CMOS Clock Outputs (ORC, ORD)

Additional CMOS PLL reference clock outputs are available on ORC and ORD when configured through CLKCFG[1:0] or through SPI. The clock outputs are available at device power up when CLKCFG[1:0] are used to enable the clock outputs and when PD is held low. Setting the PD pin high disables these outputs; and therefore, the PD pin should not be used when these clocks are necessary for system operation. SPI register overrides are available for the CLKCFG[1:0] pins through the DIVREF_C_MODE and DIVREF_D_MODE SPI register settings. Note that CLKCFG[1:0] can be used to enable or disable ORC and ORD and set the output divider for ORC, but cannot set the output divider for ORD (enable or disable only). The DIVREF_C and DIVREF_D functionality has higher priority than over-range as reflected in Table 8-5 and Table 8-6. Using these outputs as clock outputs results in spurs in the ADC output spectrum at the output frequency and harmonics of the output frequency. Limit the capacitive loading on these outputs to less than 10 pF to limit the noise impact.

## Note

The DIVREF_D function is only available if DIVREF_C is also enabled (DIVREF_C_MODE > 0). If only one clock output is required connect the external device to ORC and enable the DIVREF_C function.

Table 8-5. Setting ORC Functionality

| CPLL_OVR_EN | CLKCFG1 | CLKCFGO | DIVREF_C_MODE | OVR_EN | ORC Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $X$ | 0 | Disabled |

Table 8-5. Setting ORC Functionality (continued)

| CPLL_OVR_EN | CLKCFG1 | CLKCFGO | DIVREF_C_MODE | OVR_EN | ORC Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | X | 1 | Quad channel: Overrange for channel C Dual/single channel: Disabled |
| 0 | 0 | 1 | X | X | PLL Reference |
| 0 | 1 | 0 | X | X | PLL Reference / 2 |
| 0 | 1 | 1 | X | X | PLL Reference / 4 |
| 1 | X | X | 0x0 | 0 | Disabled |
| 1 | X | X | $0 \times 0$ | 1 | Quad channel: Overrange for channel C Dual/single channel: Disabled |
| 1 | X | X | 0x1 | X | PLL Reference |
| 1 | X | X | 0x2 | X | PLL Reference / 2 |
| 1 | X | X | 0x3 | X | PLL Reference / 4 |

Table 8-6. Setting ORD Functionality

| CPLL_OVR_EN | CLKCFG1 | CLKCFGO | DIVREF_D_MODE | OVR_EN | ORD Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | X | 0 | Disabled |
| 0 | 0 | 0 | X | 1 | Quad channel: Overrange for channel C Dual/single channel: Disabled |
| 0 | 0 | 1 | X | X | PLL Reference |
| 0 | 1 | 0 | X | X | PLL Reference |
| 0 | 1 | 1 | X | X | PLL Reference |
| 0 | 0 | 0 | 0x0 | 0 | Disabled |
| 1 | X | X | 0x0 | 1 | Quad channel: Overrange for channel C Dual/single channel: Disabled |
| 1 | X | X | 0x1 | X | PLL Reference |
| 1 | X | X | $0 \times 2$ | X | PLL Reference / 2 |
| 1 | X | X | 0x3 | X | PLL Reference / 4 |

### 8.3.4.4 SYSREF for JESD204C Subclass-1 Deterministic Latency

SYSREF is a system timing reference used for JESD204C subclass-1 implementations of deterministic latency. SYSREF is used to achieve deterministic latency and for multi-device synchronization. SYSREF must be captured by the correct device clock edge in order to achieve repeatable latency and synchronization. The device includes a SYSREF Windowing feature to ease the requirements on the external clocking circuits and to simplify the synchronization process. SYSREF Windowing replaces the traditional setup and hold times as these are no longer required when SYSREF Windowing is used. SYSREF can be implemented as a single pulse or as a periodic clock. In periodic implementations, SYSREF must be equal to, or an integer division of, the local multiframe clock frequency in $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding modes or the local extended multiblock clock frequency in $64 \mathrm{~B} / 66 \mathrm{~B}$ encoding modes. Equation 7 is used to calculate valid SYSREF frequencies in $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding modes. In $64 \mathrm{~B} / 66 \mathrm{~B}$ modes, the denominator changes to $66 \times 32 \times \mathrm{E} \times \mathrm{n}$, where E is the number of multiblocks in an extended multiblock.

$$
\begin{equation*}
\mathrm{f}_{\mathrm{SYSREF}}=\frac{\mathrm{R} \times \mathrm{f}_{\mathrm{CLK}}}{10 \times \mathrm{F} \times \mathrm{K} \times \mathrm{n}} \tag{7}
\end{equation*}
$$

where

- $R$ and $F$ are set by the JMODE setting (see Table 8-16, Table 8-17 and Table 8-18)
- $\mathrm{f}_{\mathrm{CLK}}$ is the device clock frequency (CLK $\pm$ )
- K is the programmed multiframe length (see Table 8-16, Table 8-17 and Table 8-18 for valid K settings)
- and n is any positive integer


### 8.3.4.4.1 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency

The clocking subsystem is largely responsible for achieving multi-device synchronization and deterministic latency. The device uses the JESD204C subclass-1 method to achieve deterministic latency and synchronization. Subclass 1 requires that the SYSREF signal be captured by a deterministic clock (CLK $\pm$ or SE_CLK) edge at each system power-on and at each device in the system. This requirement imposes setup and hold constraints on SYSREF relative to CLK $\pm$, which can be difficult to meet at giga-sample clock rates over all system operating conditions. The device includes a number of features to simplify this synchronization process and to relax system timing constraints:

- The ADC09QJ1300 includes an integrated PLL and VCO to generate the high frequency sampling clock, relaxing the timing requirement by requiring timing to only be met relative to a low frequency reference clock.
- A SYSREF position detector (relative to CLK $\pm$ or SE_CLK) and selectable SYSREF sampling position aid the user in meeting setup and hold times over all conditions; see the SYSREF Windowing section


### 8.3.4.4.2 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)

The SYSREF Windowing block is used to first detect the position of SYSREF relative to the input clock (CLK $\pm$ or SE_CLK) rising edge and then to select a desired SYSREF sampling instance, which is a delayed version of the input clock, to maximize setup and hold timing margins. In many cases a single SYSREF sampling position (SYSREF_SEL) is sufficient to meet timing for all systems (device-to-device variation) and conditions (temperature and voltage variations). However, this feature can also be used by the system to expand the timing window by tracking the movement of SYSREF as operating conditions change or to remove system-to-system variation at production test by finding a unique optimal value at nominal conditions for each system.
This section describes proper usage of the SYSREF Windowing block. First, apply the device clock and SYSREF to the device. The location of SYSREF relative to the device clock cycle is determined and stored in the SYSREF_POS field. Each bit of SYSREF_POS represents a potential SYSREF sampling position. If a bit in SYSREF_POS is set to 1, then the corresponding SYSREF sampling position has a potential setup or hold violation. Upon determining the valid SYSREF sampling positions (the positions of SYSREF_POS that are set to 0 ) the desired sampling position can be chosen by setting SYSREF_SEL to the value corresponding to that SYSREF_POS position. In general, the middle sampling position between two setup and hold instances is chosen. Ideally, SYSREF_POS and SYSREF_SEL are performed at the nominal operating conditions of the system (temperature and supply voltage) to provide maximum margin for operating condition variations. This process can be performed at final test and the optimal SYSREF_SEL setting can be stored for use at every system power up. Further, SYSREF_POS can be used to characterize the skew between CLK $\pm$ and SYSREF $\pm$ over operating conditions for a system by sweeping the system temperature and supply voltages. For systems that have large variations in CLK $\pm$ to SYSREF $\pm$ skew, this characterization can be used to track the optimal SYSREF sampling position as system operating conditions change. In general, a single value can be found that meets timing over all conditions for well-matched systems, such as those where CLK $\pm$ and SYSREF $\pm$ come from a single clocking device.
The step size between each SYSREF_POS sampling position can be adjusted using SYSREF_ZOOM. When SYSREF_ZOOM is set to 0 , the delay steps are coarser. When SYSREF_ZOOM is set to 1 , the delay steps are finer. See the Timing Requirements table for delay step sizes when SYSREF_ZOOM is enabled and disabled. In general, SYSREF_ZOOM is recommended to always be used (SYSREF_ZOOM = 1) unless a transition region (defined by 1's in SYSREF_POS) is not observed, which can be the case for low clock rates. Bits 0 and 23 of SYSREF_POS are always be set to 1 because there is insufficient information to determine if these settings are close to a timing violation, although the actual valid window can extend beyond these sampling positions. The value programmed into SYSREF_SEL is the decimal number representing the desired bit location in SYSREF_POS. Table 8-7 lists some example SYSREF_POS readings and the optimal SYSREF_SEL settings. Although $2 \overline{4}$ sampling positions are provided by the SYSREF_POS status register, SYSREF_SEL- only allows selection of the first 16 sampling positions, corresponding to SYSREF_POS bits 0 to 15 . The additional

SYSREF_POS status bits are intended only to provide additional knowledge of the SYSREF valid window. In general, lower values of SYSREF_SEL are selected because of delay variation over supply voltage, however in the fourth example a value of 15 provides additional margin and can be selected instead.

Table 8-7. Examples of SYSREF_POS Readings and SYSREF_SEL Selections

\left.| SYSREF_POS[23:0] |  |  | OPTIMAL SYSREF_SEL |
| :---: | :---: | :---: | :---: |
| SETTING |  |  |  |$\right]$| 0x02E[7:0] |
| :---: |
| (Largest Delay) |

(1) Red coloration indicates the bits that are selected, as given in the last column of this table.

### 8.3.4.5 JESD204C Interface

The device uses a JESD204C high-speed serial interface for data converters to transfer data from the ADC to the receiving logic device. The device serialized lanes are capable of operating with both $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding and 64B/66B encoding. The JESD204C output formats using 8B/10B encoding are backwards compatible with existing JESD204B receivers. A maximum of 8 lanes can be used to lower lane rates for interfacing with speed-limited logic devices. There are a few differences between 8B/10B and 64B/66B encoded JESD204C, which is highlighted throughout this section. Figure $8-7$ shows a simplified block diagram of the 8B/10B encoded JESD204C interface and Figure $8-8$ shows a simplified block diagram of the 64B/66B encoded JESD204C interface.


Figure 8-7. Simplified 8B/10B Encoded JESD204C Interface Diagram

SBASAF6 - OCTOBER 2021

JESD204C Block


Figure 8-8. Simplified 64B/66B Encoded JESD204C Interface Diagram
The various signals used in the JESD204C interface and the associated ADC09QJ1300 pin names are summarized briefly in Table 8-8 for reference. Most of the signals are common between 8B/10B and 64B/66B encoded JESD204C, except for SYNC which is not needed to achieve block synchronization for $64 \mathrm{~B} / 66 \mathrm{~B}$ encoding. The sync header encoded into the data stream is used for block synchronization instead of the SYNC signal.

Table 8-8. Summary of JESD204C Signals

| SIGNAL NAME | PIN NAMES | 8B/10B | 64B/66B | DESCRIPTION |
| :---: | :--- | :---: | :---: | :--- |
| Data | Quad/dual channel: D[7:0]+, D[7:0]- <br> Single channel: D[3:0]+, D[3:0]- | Yes | Yes | High-speed serialized data <br> after 8B/10B or 64B/66B <br> encoding |
| SYNC | SYNCSE | Yes | No | Link initialization signal <br> (handshake), toggles low <br> to start code group <br> synchronization (CGS) <br> process. Not used for <br> 64B/66B encoding modes, <br> unless it is used for NCO <br> synchronization purposes. |
| Device clock | CLK+, CLK- or SE_CLK | Yes | Yes | ADC sampling clock or PLL <br> reference clock, also used <br> for clocking digital logic and <br> output serializers |
| SYSREF | SYSREF+, SYSREF- | Yes | Yes | System timing reference used <br> to deterministically reset the <br> internal local multiframe clock <br> (LMFC) or local extended <br> multiblock clock (LEMC) <br> counters in each JESD204C <br> device |

Not all optional features of JESD204C are supported by ADC09QJ1300. The list of features that are supported and the features that are not supported is provided in Table 8-9.

Table 8-9. Declaration of Supported JESD204C Features

| LETTER IDENTIFIER | REFERENCE <br> CLAUSE | FEATURE | SUPPORT IN ADC09QJ1300 |
| :---: | :---: | :---: | :---: |
| a | clause 8 | $8 \mathrm{~B} / 10 \mathrm{~B}$ link layer | Supported |
| b | clause 7 | $64 \mathrm{~B} / 66 \mathrm{~B}$ link layer | Supported |

Table 8-9. Declaration of Supported JESD204C Features (continued)

| LETTER IDENTIFIER | REFERENCE <br> CLAUSE | FEATURE | SUPPORT IN ADC09QJ1300 |
| :---: | :---: | :---: | :---: |
| c | clause 7 | 64B/80B link layer | Not supported |
| d | clause 7 | The command channel when using the <br> 64B/66B or 64B/80B link layer | Not supported |
| e | clause 7 | Forward error correction (FEC) when using <br> the 64B/66B or 64B/80B link layer | Supported |
| f | clause 7 | CRC3 when using the 64B/66B or 64B/80B <br> link layer | Not supported |
| g | clause 8 | A physical SYNC pin when using the 8B/10B |  |
| link layer |  |  |  |$\quad$| Subclass 0 |
| :---: |

### 8.3.4.5.1 Transport Layer

The transport layer takes samples from the ADC output and maps the samples into octets inside of frames. These frames are then mapped onto the available lanes. The mapping of octets into frames and frames onto lanes is defined by the transport layer settings such as $L, M, F, S, N$ and $N$. An octet is 8 bits (before $8 B / 10 B$ or 64B/66B encoding), a frame consists of $F$ octets and the frames are mapped onto $L$ lanes. Samples are $N$ bits, but sent as N ' bits across the link. The samples come from M converters and there are S samples per converter per frame cycle. M is sometimes artificially increased in order to obtain a more desirable mapping, for instance lower latency may be achieved with a larger M value for long frames.

There are a number of predefined transport layer modes in the device that are defined in Table 8-16, Table 8-17 and Table 8-18. The high level configuration parameters for the transport layer in the device are described in Table 8-14. The transport layer mode is chosen by simply setting the JMODE register setting. For reference, the various configuration parameters for JESD204C are defined in Table 8-15.
The link layer further maps the frames into multiframes when using $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding or blocks, multiblocks and extended multiblocks when using 64B/66B encoding.

### 8.3.4.5.2 Scrambler

A data scrambler is available to scramble the data before transmission across the channel. Scrambling is used to remove the possibility of spectral peaks in the transmitted data due to repetitive data streams. The scrambler is optional for $8 \mathrm{~B} / 10 \mathrm{~B}$ encoded modes, however it is mandatory for $64 \mathrm{~B} / 66 \mathrm{~B}$ encoded modes in order to have sufficient spectral content for clock recovery and adaptive equalization. The scrambler operates on the data before encoding, such that the $8 \mathrm{~B} / 10 \mathrm{~B}$ scrambler scrambles the 8 -bit octets before 10 -bit encoding and the 64B/66B scrambler scrambles the 64-bit block before the sync header insertion (66-bit encoding). The JESD204C receiver automatically synchronizes its descrambler to the incoming scrambled data stream. For $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding, the initial lane alignment sequence (ILA) is never scrambled. Scrambling can be enabled by setting SCR for $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding modes, but it is automatically enabled in $64 \mathrm{~B} / 66 \mathrm{~B}$ modes. The scrambling polynomial is different for $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding and $64 \mathrm{~B} / 66 \mathrm{~B}$ encoding schemes as defined by the JESD204C standard.

### 8.3.4.5.3 Link Layer

The link layer serves multiple purposes in JESD204C for both 8B/10B and 64B/66B encoding schemes, however there are some differences in implementation for each encoding scheme. In general, the link layer responsibilities include scrambling of the data (see Scrambler), establishing the code (8B/10B) or block (64B/ 66 B ) boundaries and the multiframe ( $8 \mathrm{~B} / 10 \mathrm{~B}$ ) or multiblock ( $64 \mathrm{~B} / 66 \mathrm{~B}$ ) boundaries, initializing the link, encoding the data, and monitoring the health of the link. This section is split into an $8 \mathrm{~B} / 10 \mathrm{~B}$ section ( $8 \mathrm{~B} / 10 \mathrm{~B}$ Link Layer) and a $64 \mathrm{~B} / 66 \mathrm{~B}$ section ( $64 \mathrm{~B} / 66 \mathrm{~B}$ Link Layer) in order to cover the specific implementation for each encoding scheme.

### 8.3.4.5.4 8B/10B Link Layer

This section covers the link layer for the $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding operating modes including initialization of the character, frame and multiframe boundaries, alignment of the lanes, $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding and monitoring of the frame and multiframe alignment during operation.

### 8.3.4.5.4.1 Data Encoding ( $8 B / 10 B$ )

The data link layer converts the 8 -bit octets from the transport layer into 10 -bit characters for transmission across the link using $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding. $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding ensures DC balance to allow use of AC -coupling between the SerDes transmitter and receiver and specify a sufficient number of edge transitions for the receiver to reliably recover the data clock. $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding also provides some error detection since a single bit error in a character likely results in either not being able to find the 10-bit character in the $8 \mathrm{~B} / 10 \mathrm{~B}$ decoder lookup table or an incorrect character disparity.

### 8.3.4.5.4.2 Multiframes and the Local Multiframe Clock (LMFC)

The frames from the transport layer are combined into multiframes which are used in the process of achieving deterministic latency in subclass 1 implementations. The length of a multiframe is set by the K parameter which defines the number of frames in a multiframe. JESD204C increases the maximum allowed number of frames per multiframe ( K ) from 32 in JESD204B to 256 in JESD204C to allow a longer multiframe to ease deterministic latency requirements. The total allowed range of K is defined by the inequality ceil(17/F) $\leq \mathrm{K} \leq \min (256$, floor(1024/F)) where ceil() and floor() are the ceiling and floor function, respectively. The local multiframe clock (LMFC) keeps track of the start and end of a multiframe for deterministic latency and data synchronization purposes. The LMFC is reset by the SYSREF signal to a deterministic phase in both the transmitter and receiver in order to act as a timing reference for deterministic latency. The LMFC clock frequency is given in Equation 8 where $f_{B I T}$ is the serialized bit rate (line rate) of the SerDes interface and $F$ and $K$ are as defined above. The frequency of SYSREF must equal to or an integer division of $\mathrm{f}_{\mathrm{LMFC}}$ when using 8B/10B encoding modes if SYSREF is a continuous signal.

$$
\begin{equation*}
f_{\text {LMFC }}=f_{\text {BIT }} /(10 \times F \times K) \tag{8}
\end{equation*}
$$

### 8.3.4.5.4.3 Code Group Synchronization (CGS)

The first step in initializing the JESD204C link, after the LMFC is deterministically reset by SYSREF, is for the receiver to find the boundaries of the encoded 10-bit characters sent across each SerDes lane. This process is called code group synchronization (CGS). The receiver first asserts the SYNC signal (set to logic '0') when ready to initialize the link. The transmitter responds to the request by sending a stream of K28.5 comma characters. The receiver aligns its character clock to the K28.5 character sequence and CGS is achieved after successfully receiving four consecutive K28.5 characters. The receiver deasserts SYNC (set to logic '1') on the next LMFC edge after CGS is achieved and waits for the transmitter to start the initial lane alignment sequence (ILAS).

### 8.3.4.5.4.4 Initial Lane Alignment Sequence (ILAS)

After the transmitter detects the $\overline{\text { SYNC }}$ signal deassert (logic ' 0 ' to logic ' 1 ' transition), the transmitter waits until its next LMFC edge to start sending the initial lane alignment sequence (ILAS). The ILAS consists of four multiframes each containing a predetermined sequence. The receiver searches for the start of the ILAS to determine the frame and multiframe boundaries. Each multiframe of the ILAS starts with a /R/ character (K28.0) and ends with a/A/ character (K28.3) and either can be used to detect the boundary of a multiframe. Each lane starts buffering its data in the elastic buffer once the ILAS reaches the receiver, starting with the $/ R /$ character, until all receivers have received the ILAS and subsequently release the ILAS from all lanes at the same time in
order to align the lanes. The elastic buffer release point is chosen to avoid ambiguity in the release of the data caused by variation in the data delay (arrival of the ILAS at the receiver for each lane). The second multiframe of the ILAS contains configuration parameters for the JESD204C link configuration that can be used by the receiver to verify that the transmitter and receiver configurations match.

### 8.3.4.5.4.5 Frame and Multiframe Monitoring

The device supports frame and multiframe monitoring for verifying the health of the JESD204C link when using $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding. The scheme changes depending on the use of scrambling. The implementation when scrambling is disabled is covered first. If the last octet of the current frame matches the last octet of the previous frame, then the last octet of the current frame is encoded as an $/ F /(K 28.7)$ character. If the current frame is also the last frame of a multiframe, then an /A/ (K28.3) character is used instead. Neither an /F/ or /A/ character should occur in a normal data stream, except when replaced by the transmitter for alignment monitoring. When the receiver detects an /F/ or /A/ character in the normal data stream the receiver checks to see if the character occurs at the location expected to be the end of a frame or multiframe. If the character occurs at a location other than the end of a frame or multiframe then either the transmitter or receiver has become misaligned. The receiver replaces the alignment character with the appropriate data character upon reception of a properly aligned /F/ or /A/ character. The appropriate data character is the last octet of the previously received frame. This scheme increases the probability of an alignment character for non-scrambled data streams.

The implementation when scrambling is enabled is slightly different since the octets are randomized. If the last octet of a frame is 0xFC (before 8B/10B encoding) then the transmitter encodes the octet as an /F/ (/K28.7/) character. If the last octet of a multiframe is $0 x 7 \mathrm{C}$ (before $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding) then the transmitter encodes the octet as an /A/ (/K28.3/) character. The location of the /A/ and /F/ characters is monitored to verify proper frame and multiframe alignment. The receiver replaces the alignment characters by simply replacing an /F/ character with the $0 x F C$ octet and an $/ \mathrm{A} /$ character with the $0 \times 7 \mathrm{C}$ octet.

The receiver can report an error if multiple alignment characters occur in the incorrect location or do not occur when expected. Upon detection of a frame or multiframe misalignment, the receiver should trigger a link realignment by asserting SYNC. SYSREF should also be reissued to verify that the LMFC in the transmitter and receiver have proper alignment before restarting the link.

### 8.3.4.5.5 64B/66B Link Layer

This section covers the link layer for the 64B/66B encoding operating modes which includes scrambling of the data, addition of the sync headers ( $64 \mathrm{~B} / 66 \mathrm{~B}$ encoding), the structure of the block and multiblock, the sync header, cyclic redundancy checking (CRC), forward error correction (FEC) and link alignment.

### 8.3.4.5.5.1 64B/66B Encoding

The frames formed by the transport layer are packed into 8-octet long blocks ( 64 bits). This 64-bit block is scrambled and then a 2-bit sync header (SH) is appended to form a 66-bit transmission block. The sync header is used for block synchronization by marking the end of a block as well as allowing for cyclic redundancy checking (CRC), forward error correction (FEC) or a command channel. The structure of a block is given in Table 8-10 where SH represents the appended 2-bit sync header.

Table 8-10. Structure of 64B/66B Block with Sync Header

| SH | OCTET0 | OCTET1 | OCTET2 | OCTET3 | OCTET4 | OCTET5 | OCTET6 | OCTET7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[0: 1]$ | $[2: 9]$ | $[10: 17]$ | $[18: 25]$ | $[26: 33]$ | $[34: 41]$ | $[42: 49]$ | $[50: 57]$ | $[58: 65]$ |

### 8.3.4.5.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)

A multiblock is a 32 block container which consists of a concatenation of 32 blocks. An extended multiblock is a concatenation of multiple multiblocks, where $E$ defines the number of multiblocks in an extended multiblock. A frame can be split between blocks and multiblocks, but there must be an integer number of frames in an extended multiblock. An extended multiblock is only necessary when a multiblock does not have an integer number of frames. If an extended multiblock is not used, because a multiblock contains an integer number of frames, then the E parameter is equal to 1 to indicate that there is one multiblock in an extended multiblock.

An extended multiblock is analogous to a multiframe in the $8 \mathrm{~B} / 10 \mathrm{~B}$ transport layer. The local extended mutiblock clock (LEMC) keeps track of the start and end of a multiblock for deterministic latency and data synchronization
purposes in the same way the LMFC tracks the start and end of a multiframe in $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding. The LEMC is reset by the SYSREF signal to a deterministic phase in both the transmitter and receiver in order to act as a timing reference for deterministic latency. The LEMC clock frequency is defined by Equation 9 where $f_{B I T}$ is the serialized bit rate (line rate) of the SerDes interface. The frequency of SYSREF must equal to or an integer division of $f_{\text {LMFC }}$ when using 64B/66B encoding modes if SYSREF is a continuous signal.

$$
\begin{equation*}
f_{\text {LEMC }}=f_{\text {BIT }} /(66 \times 32 \times E) \tag{9}
\end{equation*}
$$

### 8.3.4.5.5.2.1 Block, Multiblock and Extended Multiblock Alignment using Sync Header

The sync header contains two bits that are always opposite of each other (either 01 or 10). The JESD204C receiver can find the block boundaries by looking for a 66-bit boundary that always contains a 0 to 1 or 1 to 0 transition. Although 0 to 1 and 1 to 0 transitions occur at other locations in a block, it is impossible for the sequence to appear at a fixed location, other than the proper sync header location, in successive blocks for a long period of time. The sync header indicates the start of a block and can be used for block alignment monitoring. If a 00 or a 11 bit sequence is seen at the assumed sync header location of a block, then block alignment may have been lost. Multiple occurrences of incorrect sync header bits should trigger a search for the sync header after sending SYSREF to all devices to reset LEMC alignment.

A sync header ([0:1]) of 01 corresponds to transmission of a 1 while a sync header of 10 corresponds to a transmission of a 0 . The transmitted bit from the sync header of each block of a multiblock are combined into a 32 -bit word called the sync header stream. The sync header stream is used to transmit data in parallel with the user data in order to synchronize the link by marking the borders of multiblocks and extended multiblocks. In addition, the sync header stream provides one of either CRC, FEC or a command channel. ADC09QJ1300 supports CRC-12 and FEC and does not support CRC-3 or the command channel.
The 32-bit sync header stream always ends with a 00001 bit sequence, called the end-of-multiblock (EoMB) signal, that indicates the end of a multiblock. For CRC and command channel modes, a 00001 sequence never occur in any other location in the sync header stream. For FEC mode, it is possible for a 00001 sequence to appear in another location within the sync header stream, however it is improbable to see the 00001 sequence in the same location within a sequence of multiple multiblocks. Therefore, in FEC mode it may take more than one multiblock to find the end of a multiblock. The end of an extended multiblock is found for all modes by monitoring bit 22 of the sync header stream, the EoEMB bit, which indicates the end of an extended multiblock when set to a 1. The EoMB (00001) and EoEMB signals, as well as fixed 1s in the sync header stream for CRC and command channel modes, form the pilot signal of the sync header stream.
The defined format for each form of the sync header stream are defined in the following sections.

### 8.3.4.5.5.2.1.1 Cyclic Redundancy Check (CRC) Mode

The cyclic redundancy check (CRC) mode is available to allow detection of potential bit errors during transmission. Support for the 12 -bit word CRC-12 mode is required by JESD204C, while a 3 -bit word CRC-3 mode is optional. The device does not support the CRC-3 mode and therefore this section is specific to the CRC-12 mode only. The transmitter computes the CRC-12 parity bits from the scrambled data bits of the 32 blocks of a multiblock. The 12-bit CRC parity word is then transmitted in the sync header stream of the next multiblock. The receiver computes the 12-bit parity word of the received multiblock and compares it against the received 12-bit parity word of the next multiblock. A difference indicates that there is at least one error in the received data bits or in the received 12 -bit parity word. The minimum latency to the detection of a bit error in the first data bit of a multiblock is 46 blocks. Enable CRC-12 mode by setting SHMODE to 0 .
The mapping of the sync header stream when using the CRC-12 mode is shown in Table 8-11. CRC[x] corresponds to bit x of the 12 -bit CRC word. Cmd[x] corresponds to bit x of the 7 bit command word, which are always set to 0 s in the device. The 00001 bit sequence at the end of the sync header stream is the pilot signal that is used to identify the end of a multiblock. The 1s that occur throughout the sync header ensure that the pilot signal can only be seen at the end of the sync header, allowing multiblock alignment after only a single multiblock has been received. EoEMB is the end-of-extended-multiblock bit, which is set to 1 for the last multiblock of an extended multiblock.

Table 8-11. Sync Header Stream Bit Mapping for CRC-12 Mode

| Bit | Function | Bit | Function | Bit | Function | Bit | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | CRC[11] | 8 | CRC[5] | 16 | Cmd[6] | 24 | Cmd[2] |
| 1 | CRC[10] | 9 | CRC[4] | 17 | Cmd[5] | 25 | Cmd[1] |
| 2 | CRC[9] | 10 | CRC[3] | 18 | Cmd[4] | 26 | Cmd[0] |
| 3 | 1 | 11 | 1 | 19 | 1 | 27 | 0 |
| 4 | $C R C[8]$ | 12 | $C R C[2]$ | 20 | $C m d[3]$ | 28 | 0 |
| 5 | $C R C[7]$ | 13 | $C R C[1]$ | 21 | 1 | 29 | 0 |
| 6 | $C R C[6]$ | 14 | $C R C[0]$ | 22 | EoEMB | 30 | 0 |
| 7 | 1 | 15 | 1 | 23 | 1 | 31 | 1 |

The CRC-12 encoder takes in a multiblock of 32 scrambled blocks (2048 bits) and computes the 12-bit parity word using the generator polynomial given by Equation 10. The polynomial is sufficient to detect all 2-bit errors in a multiblock, spanning any distance, and burst error sequences of up to 12 -bits in length. The probability of not detecting a 3 -bit error spanning any distance in a multiblock is approximately $0.004 \%$.

$$
\begin{equation*}
0 \times 987==x^{12}+x^{9}+x^{8}+x^{3}+x^{2}+x+1 \tag{10}
\end{equation*}
$$

The full parity bit generation for CRC-12 is shown in Figure 8-9. The input is a 2048 bit sequence, built from the 32 scrambled blocks of a multiblock (sync header is not included). The 12-bit parity word, CRC[11:0], is taken from the $S_{x}$ blocks after the full 2048 bit sequence is processed. The $S_{x}$ blocks are initialized with 0s before processing each multiblock. For more information on the CRC-12 parity word generation, refer to the JESD204C standard.


Figure 8-9. CRC-12 Parity Bit Generator

### 8.3.4.5.5.2.1.2 Forward Error Correction (FEC) Mode

Forward error correction (FEC) is an optional feature in JESD204C and is supported by ADC09QJ1300. Whereas CRC-12 mode can only detect errors on the link, FEC is able to detect and correct errors in order to improve the bit error rate (BER) for error-sensitive applications. Many applications can tolerate random bit errors, however some applications, such as an oscilloscope, rely on long error-free measurements in order to detect a certain response from the device under test (DUT). An error in these applications may result in a false-positive detection of the response. Enable FEC mode by setting SHMODE to 2.

A scrambled multiblock of 32 blocks (2048 bits) is input into the FEC parity bit generator to generate the 26 -bit parity word. The parity word is sent in the sync header stream of the next multiblock. The receiver then calculates its own 26-bit parity word and calculates the difference between the locally generated and received parity word, called the syndrome of the received bits. If the syndrome is 0 , then all bits are assumed to have been received correctly, while any value other than 0 indicates at least one error in either the data bits or the parity word. If the syndrome is non-zero, then it can be used to determine the most likely error and then correct the error. The minimum latency from a bit error to detection and correct of a bit error in the first bit of a multiblock is 58 blocks.

The mapping of the sync header stream when using FEC mode is shown in Table 8-12. FEC[x] corresponds to bit $x$ of the 26 -bit FEC word. The 00001 bit sequence at the end of the sync header stream is the pilot signal that is used to identify the end of a multiblock. It is possible for a 00001 sequence to appear in another location within the sync header stream in FEC mode, however it is improbable to see the 00001 sequence in the same location within a sequence of multiple multiblocks. Therefore, in FEC mode it may take more than one multiblock to find the end of a multiblock. EoEMB is the end-of-extended-multiblock bit, which is set to 1 for the last multiblock of an extended multiblock.

Table 8-12. Sync Header Stream Bit Mapping for FEC Mode

| Bit | Function | Bit | Function | Bit | Function | Bit | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | FEC[25] | 8 | FEC[17] | 16 | FEC[9] | 24 | FEC[2] |
| 1 | FEC[24] | 9 | FEC[16] | 17 | FEC[8] | 25 | FEC[1] |
| 2 | FEC[23] | 10 | FEC[15] | 18 | FEC[7] | 26 | FEC[0] |
| 3 | FEC[22] | 11 | FEC[14] | 19 | FEC[6] | 27 | 0 |
| 4 | FEC[21] | 12 | FEC[13] | 20 | FEC[5] | 28 | 0 |
| 5 | FEC[20] | 13 | FEC[12] | 21 | FEC[4] | 29 | 0 |
| 6 | FEC[19] | 14 | FEC[11] | 22 | EoEMB | 30 | 0 |
| 7 | FEC[18] | 15 | FEC[10] | 23 | FEC[3] | 31 | 1 |

The FEC encoder takes in a multiblock of 32 scrambled blocks ( 2048 bits) and computes the 26 -bit parity word using the generator polynomial given by Equation 11. The 2048 scrambled input bits plus 26 parity bits forms a shortened $(2074,2048)$ binary cyclic code. The $(2074,2048)$ binary cyclic code is shortened from the cyclic Fire code ( 8687,8661 ). This polynomial can correct up to a 9-bit burst error per multiblock.

$$
\begin{equation*}
g(x)=\left(x^{17}+1\right)\left(x^{9}+x^{4}+1\right)=x^{26}+x^{21}+x^{17}+x^{9}+x^{4}+1 \tag{11}
\end{equation*}
$$

The full 26 -bit FEC parity word generation is shown in Figure 8-10. The input is a 2048 bit sequence, built from the 32 scrambled blocks of a multiblock (sync header is not included). The 26 -bit parity word, FEC[25:0], is taken from the $S_{x}$ blocks after the full 2048 bit sequence is processed. The $S_{x}$ blocks are initialized with 0s before processing each multiblock. For more information on the FEC parity word generation, refer to the JESD204C standard.


Figure 8-10. FEC Parity Bit Generator
FEC decoding and error correction are not covered here. For full details on FEC decoding and error correction, refer to the JESD204C standard.

### 8.3.4.5.5.3 Initial Lane Alignment

The 64B/66B link layer does not use an initial lane alignment sequence (ILAS) like the $8 \mathrm{~B} / 10 \mathrm{~B}$ link layer. Therefore, the receiver must use a different scheme to align lanes using the elastic buffer. In $8 \mathrm{~B} / 10 \mathrm{~B}$ mode, the ILAS triggers the elastic buffer to start buffering the data for each lane. After all lanes have started buffering the data, the elastic buffers for each lane are released at a release point determined by the release buffer delay (RBD) parameter and the phase of the LMFC. In 64B/66B mode, the process starts by having all lanes achieve block, multiblock and extended multiblock alignment. Once all lanes have achieved alignment, the receiver can begin buffering data in the elastic buffers at the start of the next extended multiblock on each lane. The data is released at the next release point after all lanes have seen the start of an extended multiblock and have started

INSTRUMENTS
buffering the data. The release point is defined relative to the LEMC edge and the programmed RBD value, the most intuitive of which is to release on the LEMC edge itself. The release point must be chosen to avoid the region of the LEMC containing variation in the data delay on each lane from startup to startup.

### 8.3.4.5.5.4 Block, Multiblock and Extended Multiblock Alignment Monitoring

Synchronization of blocks, multiblocks and extended multiblocks by monitoring the sync header of each block and EoMB and EoEMB bit of the sync header stream. A block always begins with a 0 to 1 or 1 to 0 transition (sync header). A single missed sync header can occur due to a bit error, however if there are a number of sync header errors within a set number of blocks, then block synchronization has been lost and block synchronization should be reinitialized. It is possible to still have block synchronization, but to lose multiblock or extended multiblock synchronization. Multiblock synchronization is monitored by looking for the EoMB signal, 00001, at the end of the sync header stream for each multiblock. If multiple EoMB signals are erroneous within a number of blocks, multiblock synchronization has been lost and multiblock synchronization should be reinitialized. If an erroneous EoEMB bit is received for multiple extended multiblocks within a number of extended multiblocks, such as a 1 for a multiblock that is not the end of an extended multiblock or a 0 for a multiblock that is the end of an extended multiblock, then multiblock synchronization is lost and extended multiblock synchronization should be reinitialized. If multiblock or extended multiblock synchronizaton is lost, SYSREF should be applied to the erroneous devices in order to reestablish the LEMC before the synchronization process begins.

### 8.3.4.5.6 Physical Layer

The JESD204C physical layer consists of a current mode logic (CML) output driver and receiver. The receiver consists of a clock detection and recovery (CDR) unit to extract the data clock from the serialized data stream and can contain a continuous time linear equalizer (CTLE) and/or discrete feedback equalizer (DFE) to correct for the low-pass response of the physical transmission channel. Likewise, the transmitter can contain pre-equalization to account for frequency dependent losses across the channel. The total reach of the SerDes links depends on the data rate, board material, connectors, equalization, noise and jitter, and required bit-error performance. The SerDes lanes do not have to be matched in length because the receiver aligns the lanes during the initial lane alignment sequence.

### 8.3.4.5.6.1 SerDes Pre-Emphasis

The ADC09QJ1300 high-speed output drivers can pre-equalize the transmitted data stream by using preemphasis in order to compensate for the low-pass response of the transmission channel. Configurable preemphasis settings allow the output drive waveform to be optimized for different PCB materials and signal transmission distances. The pre-emphasis setting is adjusted through the serializer pre-emphasis setting SER_PE. Higher values increase the pre-emphasis to compensate for more lossy PCB materials. This adjustment is best used in conjunction with an eye-diagram analysis capability in the receiver. Adjust the pre-emphasis setting to optimize the eye-opening for the specific hardware configuration and line rates needed.

### 8.3.4.5.7 JESD204C Enable

The JESD204C interface must be disabled through JESD_EN while any of the other JESD204C parameters are being changed. When JESD_EN is set to 0 the block is held in reset and the serializers are powered down. The clocks for this section are also gated off to further save power. When the parameters are set as desired, the JESD204C block can be enabled (JESD_EN is set to 1).

### 8.3.4.5.8 Multi-Device Synchronization and Deterministic Latency

JESD204C subclass 1 outlines a method to achieve deterministic latency across the serial link. If two devices achieve the same deterministic latency then they can be considered synchronized. This latency must be achieved from system startup to startup to be deterministic. There are two key requirements to achieve deterministic latency. The first is proper capture of SYSREF for which the device provides a number of features to simplify this requirement at giga-sample clock rates (see the SYSREF Capture section for more information). SYSREF resets either the LMFC in 8B/10B encoding mode or the LEMC is $64 \mathrm{~B} / 66 \mathrm{~B}$ encoding mode. The LMFC and LEMC are analogous between the two modes and is now referred to as LMFC/LEMC.
The second requirement is to choose a proper elastic buffer release point in the receiver. Because the device is an ADC, the device is the transmitter (TX) in the JESD204C link and the logic device is the receiver (RX). The elastic buffer is the key block for achieving deterministic latency, and does so by absorbing variations in the
propagation delays of the serialized data as the data travels from the transmitter to the receiver. A proper release point is one that provides sufficient margin against delay variations. An incorrect release point results in a latency variation of one LMFC/LEMC period. Choosing a proper release point requires knowing the average arrival time of data at the elastic buffer, referenced to an LMFC/LEMC edge, and the total expected delay variation for all devices. With this information the region of invalid release points within the LMFC/LEMC period can be defined, which stretches from the minimum to maximum delay for all lanes. Essentially, the designer must ensure that the data for all lanes arrives at all devices after the previous release point occurs and before the next release point occurs.
Figure 8-11 provides a timing diagram that demonstrates this requirement. In this figure, the data for two ADCs is shown. The second ADC has a longer routing distance ( $\mathrm{t}_{\mathrm{PCB}}$ ) and results in a longer link delay. First, the invalid region of the LMFC/LEMC period is marked off as determined by the data arrival times for all devices. Then, the release point is set by using the release buffer delay (RBD) parameter to shift the release point an appropriate number of frame clocks from the LMFC/LEMC edge so that the release point occurs within the valid region of the LMFC/LEMC cycle. In the case of Figure $8-11$, the LMFC/LEMC edge ( $\mathrm{RBD}=0$ ) is a good choice for the release point because there is sufficient margin on each side of the valid region.


Figure 8-11. LMFC/LEMC Valid Region Definition for Elastic Buffer Release Point Selection
The TX and RX LMFC/LEMCs do not necessarily need to be phase aligned, but knowledge of their phase is important for proper elastic buffer release point selection. Also, the elastic buffer release point occurs within every LMFC/LEMC cycle, but the buffers only release when all lanes have arrived. Therefore, the total link delay can exceed a single LMFC/LEMC period; see JESD204B multi-device synchronization: Breaking down the requirements for more information.

### 8.3.4.5.9 Operation in Subclass 0 Systems

The device can operate with subclass 0 compatibility provided that multi-ADC synchronization and deterministic latency are not required. With these limitations, the device can operate without the application of SYSREF. The internal LMFC/LEMC is automatically self-generated with unknown timing. SYNC is used as normal to initiate the CGS and ILAS in 8B/10B mode.

### 8.3.4.5.10 Alarm Monitoring

A number of built-in alarms are available to monitor internal events. Several types of alarms and upsets are detected by this feature:

1. C-PLL is not locked
2. S-PLL is not locked
3. JESD204C link is not transmitting data (not in the data transmission state)
4. SYSREF causes internal clocks to be realigned
5. An upset that impacts the internal clocks
6. A read or write error generated by the digital to serializer synchronizing FIFO

When an alarm occurs, a bit for each specific alarm is set in ALM_STATUS. Each alarm bit remains set until the host system writes a 1 to clear the alarm. If the alarm type is not masked (see the ALM_MASK register), then the alarm is also indicated by the ALARM register. The CALSTAT output pin can be configured as an alarm output that goes high when an alarm occurs; see CAL_STATUS_SEL.

### 8.3.4.5.10.1 Clock Upset Detection

The CLK_ALM register bit indicates if the internal clocks have been upset. The clocks in channel A are continuously compared to channel B. If the clocks differ for even one DEVCLK / 2 cycle, the CLK_ALM register bit is set and remains set until cleared by the host system by writing a 1. For the CLK_ALM register bit to function properly, follow these steps:

1. Program JESD_EN $=0$
2. Ensure the part is configured to use both channels (PD_ACH $=0, P D \_B C H=0$ )
3. Program JESD_EN = 1
4. Write CLK_ALM $=1$ to clear CLK_ALM
5. Monitor the CLK_ALM status bit or the CALSTAT output pin if CAL_STATUS_SEL is properly configured
6. When exiting global power-down (via MODE or the PD pin), the CLK_ALM status bit may be set and must be cleared by writing a 1 to CLK_ALM

### 8.3.4.5.10.2 FIFO Upset Detection

The FIFO_LANE_ALM register bits indicate if an error has occurred in the synchronizing FIFO between the digital logic block and serializer outputs. If the FIFO pointers are upset due to an undesired clock shift or other single event or incorrect clocking frequencies the FIFO_LANE_ALM bit for the erroneous lane is set to 1 . Toggling JESD_EN to 0 and then 1 resets the FIFO logic.

### 8.4 Device Functional Modes

The device can be configured to operate in a number of functional modes. These modes are described in this section.

### 8.4.1 Low Power Mode and High Performance Mode

Device power consumption can be reduced at the tradeoff of performance by programming the device into the Low Power Mode. This mode is only available when operating at 1 GSPS or less and is recommended to only be used for $1^{\text {st }}$ Nyquist zone applications. The default operating mode is High Performance Mode which is enabled by the default register values. Table 8-13 shows the register writes to switch between the lowest power configuration of Low Power Mode and High Performance Mode. These writes should only be performed when CAL_EN is set to 0 and JESD_EN is set to 0 .

Table 8-13. Low Power Mode Register Writes

| Register Name (Address) | Low Power Mode Value | High Performance Mode Value (Default <br> Mode) |
| :---: | :---: | :---: |
| LOW_POWER1 (0x037) | $0 \times 46$ | $0 \times 4 \mathrm{~B}$ |
| LOW_POWER2 (0x29A) | $0 \times 06$ | $0 \times 0 \mathrm{~F}$ |
| LOW_POWER3 (0x29B) | $0 \times 00$ | $0 \times 04$ |
| LOW_POWER4 (0x29C) | $0 \times 14$ | $0 \times 1 \mathrm{~B}$ |

The magnitude of the glitch during the transition between ADC cores during background calibration and low power background calibration is affected by the setting of the LOW_POWER3 register setting (Address = $0 \times 29 B)$. A lower power can be traded off vs larger glitch magnitude. The ADC output during the transition between ADC cores for low power mode is shown in Figure 8-12 and the power dissipation change vs LOW_POWER3 setting is shown in Figure $8-13$. A setting of 4 reduces the glitch to the same magnitude as high performance mode.


Figure 8-12. Background Calibration Core Transition In Low Power Mode


Figure 8-13. Power Dissipation Change vs LOW_POWER3 register setting

In low power background calibration mode, the timing of the ADC transition can be controlled by setting register LP_TRIG $=1$. The ADC transition will occur in the ADC output data between 500 and 1000 ADC sample clocks after triggering by the CALTRIG ball or SPI write to CAL_SOFT_TRIG register (Address $=0 \times 6 \mathrm{C}$ ).
Foreground calibration mode has no ADC core transitions and no glitch.

### 8.4.2 JESD204C Modes

The device can be programmed for a number JESD204C output formats. Table 8-14 summarizes the basic operating mode configuration parameters and whether they are user configured or derived.

Table 8-14. ADC09QJ1300 Operating Mode Configuration Parameters

| PARAMETER | DESCRIPTION | USER CONFIGURED <br> OR DERIVED | VALUE |
| :--- | :--- | :--- | :--- |
| JMODE | JESD204C operating mode, automatically <br> derives the rest of the JESD204C parameters | User configured | Set by JMODE |
| R | Number of bits transmitted per lane per ADC <br> core sampling clock cycle. The JESD204C <br> line rate is the sampling clock frequency ( $f_{S}$ <br> times R. This parameter sets the SerDes PLL <br> multiplication factor. | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| K | Number of frames per multiframe (8B/10B <br> mode) | User configured | Set by KM1, see the allowed values in <br> Table 8-16, Table 8-17 and Table 8-18. This <br> parameter is ignored in 64B/66B modes. |
| E | Number of multiblocks per extended <br> multiblock (64B/66B mode) | Derived | Always set to '1' in ADC09QJ1300. This <br> parameter is ignored in 8B/10B modes. |

There are a number of parameters required to define the JESD204C transport layer format, all of which are sent across the link during the initial lane alignment sequence in $8 B / 10 \mathrm{~B}$ mode. $64 \mathrm{~B} / 66 \mathrm{~B}$ mode does not use the ILAS, however the transport layer uses the same parameters. In the device, most parameters are automatically derived based on the selected JMODE; however, a few are configured by the user. Table 8-15 describes these parameters.

Table 8-15. JESD204C Initial Lane Alignment Sequence Parameters

| PARAMETER | DESCRIPTION | USER CONFIGURED OR DERIVED | VALUE |
| :---: | :---: | :---: | :---: |
| ADJCNT | LMFC adjustment amount (not applicable) | Derived | Always 0 |
| ADJDIR | LMFC adjustment direction (not applicable) | Derived | Always 0 |
| BID | Bank ID | Derived | Always 0 |
| CF | Number of control words per frame | Derived | Always 0 |
| CS | Control bits per sample | Derived | Always set to 0 in ILAS, see Table 8-16, Table 8-17 and Table 8-18 for actual usage |
| DID | Device identifier, used to identify the link | User configured | Set by DID, see Table 8-19 |
| F | Number of octets (bytes) per frame (per lane) | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| HD | High-density format (samples split between lanes) | Derived | Always 0 |
| JESDV | JESD204 standard revision | Derived | Always 1 |
| K | Number of frames per multiframe | User configured | Set by the KM1 register |
| L | Number of serial output lanes per link | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| LID | Lane identifier for each lane | Derived | See Table 8-19 |
| M | Number of converters used to determine lane bit packing; may not match number of ADC channels in the device | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| N | Sample resolution (before adding control and tail bits) | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| $\mathrm{N}^{\prime}$ | Bits per sample after adding control and tail bits | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| S | Number of samples per converter (M) per frame | Derived | See Table 8-16, Table 8-17 and Table 8-18 |
| SCR | Scrambler enabled | User configured | Set by SCR |
| SUBCLASSV | Device subclass version | Derived | Always 1 |
| RES1 | Reserved field 1 | Derived | Always 0 |
| RES2 | Reserved field 2 | Derived | Always 0 |
| CHKSUM | Checksum for ILAS checking (sum of all above parameters modulo 256) | Derived | Computed based on parameters in this table |

Configuring the device is made easy by using a single configuration parameter called JMODE. Using Table 8-16 for the quad channel device, Table 8-17 for the dual channel device or Table 8-18 for the single channel device, the correct JMODE value can be found for the desired operating mode. The modes listed are the only available operating modes. This tables also gives a range and allowable step size for the K parameter (set by KM1), which sets the multiframe length in number of frames.

Table 8-16. Operating Modes for Quad Channel Device

| OPERATING MODE | USER-SPECIFIED PARAMETER |  | DERIVED PARAMETERS |  |  |  |  |  |  |  |  |  |  |  | INPUT <br> CLOCK <br> RANGE <br> (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JMODE | [Min:Step:Max] | Encoding | N | CS | N' | CF | L | M | F | S | HD | E | R (Fbit / Fclk) |  |
| 9-Bit, 8B/10B, 8 Lanes | 0 | 4:4:256 | 8B/10B | 9 | 0 | 12 | 0 | 8 | $8^{(1)}$ | 8 | 5 | 0 | - | 8 | 500-1300 |
| 9-Bit, 8B/10B, 6 Lanes | 1 | 16:16:256 | 8B/10B | 9 | 0 | 12 | 0 | 6 | 4 | 2 | 2 | 1 | - | 10 | 500-1300 |
| 8-Bit, 8B/10B, 4 Lanes | 2 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 4 | 4 | 1 | 1 | 0 | - | 10 | 500-1300 |
| 9-Bit, 8B/10B, 4 Lanes | 3 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 4 | 4 | 5 | 4 | 0 | - | 12.5 | 500-1300 |
| 9-Bit, 64B/66B, 3 Lanes | 4 | $128{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 3 | 4 | 2 | 1 | 1 | 3 | 16.5 | 500-1040 |
| 8-Bit, 64B/66B, 2 Lanes | 5 | $128{ }^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 2 | 4 | 2 | 1 | 0 | 1 | 16.5 | 500-1040 |
| 9-Bit, 64B/66B, 6 Lanes | 6 | $128{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 6 | 4 | 2 | 2 | 1 | 3 | 8.25 | 500-1300 |
| 8-Bit, 64B/66B, 4 Lanes | 7 | $256{ }^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 4 | 4 | 1 | 1 | 0 | 1 | 8.25 | 500-1300 |

Table 8-16. Operating Modes for Quad Channel Device (continued)

| OPERATING MODE | USER-SPECIFIED PARAMETER |  | DERIVED PARAMETERS |  |  |  |  |  |  |  |  |  |  |  | INPUT <br> CLOCK <br> RANGE <br> (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JMODE | K [Min:Step:Max] | Encoding | N | CS | N' | CF | L | M | F | S | HD | E | R (Fbit / Fclk) <br> Fclk) |  |
| 9-Bit, 64B/66B, 4 Lanes | 8 | 256 ${ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 4 | 4 | 3 | 2 | 0 | 3 | 12.375 | 500-1300 |
| 8-Bit, 8B/10B, 8 Lanes | 9 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 8 | 4 | 1 | 2 | 0 | - | 5 | 500-1300 |
| 9-Bit, 8B/10B, 8 Lanes | 10 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 8 | $8^{(1)}$ | 5 | 4 | 0 | - | 6.25 | 500-1300 |
| 9-Bit, 64B/66B, 8 Lanes | 14 | $256^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 8 | $8^{(1)}$ | 3 | 2 | 0 | 3 | 6.1875 | 500-1300 |

(1) $M$ equals $L$ in these modes to allow the samples to be sent in time-order over $L$ lanes without unnecessary buffering. The $M$ parameter does not represent the actual number of converters. Interleave the M sample streams from each link in the receiver to produce the correct sample data; see mode diagrams for more details.
(2) In the $64 \mathrm{~B} / 66 \mathrm{~B}$ modes, the K parameter is not directly programmable. K is related to E and F according to the equation $\mathrm{K}=8 \times 32 \times$ E/F. K is not an actual parameter of the 64B/66B link layer.

Table 8-17. Operating Modes for Dual Channel Device

| OPERATING MODE | USER-SPECIFIED PARAMETER |  | DERIVED PARAMETERS |  |  |  |  |  |  |  |  |  |  |  | INPUT <br> CLOCK <br> RANGE <br> (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JMODE | $\begin{gathered} \text { K } \\ \text { [Min:Step:Max] } \end{gathered}$ | Encoding | N | CS | N' | CF | L | M | F | S | HD | E |  |  |
| 9-Bit, 8B/10B, 4 Lanes | 0 | 4:4:256 | 8B/10B | 9 | 0 | 12 | 0 | 4 | $4^{(1)}$ | 8 | 5 | 0 | - | 8 | 500-1300 |
| 9-Bit, 8B/10B, 3 Lanes | 1 | 16:16:256 | 8B/10B | 9 | 0 | 12 | 0 | 3 | 2 | 2 | 2 | 1 | - | 10 | 500-1300 |
| 8-Bit, 8B/10B, 2 Lanes | 2 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 2 | 2 | 1 | 1 | 0 | - | 10 | 500-1300 |
| 9-Bit, 8B/10B, 2 Lanes | 3 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 2 | 2 | 5 | 4 | 0 | - | 12.5 | 500-1300 |
| 9-Bit, 64B/66B, 2 Lanes | 4 | $128^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 2 | 2 | 2 | 1 | 1 | 3 | 16.5 | 500-1040 |
| 8-Bit, 64B/66B, 1 Lane | 5 | $128^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 1 | 2 | 2 | 1 | 0 | 1 | 16.5 | 500-1040 |
| 9-Bit, 64B/66B, 3 Lanes | 6 | $128^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 3 | 2 | 2 | 2 | 1 | 3 | 8.25 | 500-1300 |
| 8-Bit, 64B/66B, 2 Lanes | 7 | $256{ }^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 2 | 2 | 1 | 1 | 0 | 1 | 8.25 | 500-1300 |
| 9-Bit, 64B/66B, 2 Lanes | 8 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 2 | 2 | 3 | 2 | 0 | 3 | 12.375 | 500-1300 |
| 8-Bit, 8B/10B, 4 Lanes | 9 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 3 | 2 | 1 | 2 | 0 | - | 5 | 500-1300 |
| 9-Bit, 8B/10B, 4 Lanes | 10 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 4 | $4^{(1)}$ | 5 | 4 | 0 | - | 6.25 | 500-1300 |
| 9-Bit, 8B/10B, 8 Lanes | 11 | 4:4:256 | 8B/10B | 9 | 0 | 12 | 0 | 8 | $8{ }^{(1)}$ | 8 | 5 | 0 | - | 4 | 500-1300 |
| 8-Bit, 8B/10B, 8 Lanes | 12 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 8 | 2 | 1 | 4 | 0 | - | 2.5 | 500-1300 |
| 9-Bit, 8B/10B, 8 Lanes | 13 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 8 | $8^{(1)}$ | 5 | 4 | 0 | - | 3.125 | 500-1300 |
| 9-Bit, 64B/66B, 4 Lanes | 14 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 4 | $4^{(1)}$ | 3 | 2 | 0 | 3 | 6.1875 | 500-1300 |
| 9-Bit, 64B/66B, 8 Lanes | 15 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 8 | $8^{(1)}$ | 3 | 2 | 2 | 2 | 3.09375 | 500-1300 |

(1) $M$ equals $L$ in these modes to allow the samples to be sent in time-order over $L$ lanes without unnecessary buffering. The $M$ parameter does not represent the actual number of converters. Interleave the M sample streams from each link in the receiver to produce the correct sample data; see mode diagrams for more details.
(2) In the $64 \mathrm{~B} / 66 \mathrm{~B}$ modes, the K parameter is not directly programmable. K is related to E and F according to the equation $\mathrm{K}=8 \times 32 \times$ E/F. K is not an actual parameter of the 64B/66B link layer.

Table 8-18. Operating Modes for Single Channel Device

| OPERATING MODE | USER-SPECIFIED PARAMETER |  | DERIVED PARAMETERS |  |  |  |  |  |  |  |  |  |  |  | INPUT CLOCK RANGE (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JMODE | [Min:Step:Max] | Encoding | N | CS | N' | CF | L | M | F | S | HD | E | R (Fbit / Fclk) |  |
| 9-Bit, 8B/10B, 2 Lanes | 0 | 4:4:256 | 8B/10B | 9 | 0 | 12 | 0 | 2 | $2^{(1)}$ | 8 | 5 | 0 | - | 8 | 500-1300 |
| 9-Bit, 8B/10B, 2 Lanes | 1 | 16:16:256 | 8B/10B | 9 | 0 | 12 | 0 | 2 | 1 | 2 | 2 | 1 | - | 10 | 500-1300 |
| 8-Bit, 8B/10B, 2 Lanes | 2 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 1 | 4 | 1 | 1 | 0 | - | 10 | 500-1300 |

Table 8-18. Operating Modes for Single Channel Device (continued)

| OPERATING MODE | USER-SPECIFIED PARAMETER |  | DERIVED PARAMETERS |  |  |  |  |  |  |  |  |  |  |  | INPUT <br> CLOCK <br> RANGE <br> (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JMODE | [Min:Step:Max] | Encoding | N | CS | N' | CF | L | M | F | S | HD | E | R (Fbit / Fclk) |  |
| 9-Bit, 8B/10B, 1 Lane | 3 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 1 | 4 | 5 | 4 | 0 | - | 12.5 | 500-1300 |
| 9-Bit, 64B/66B, 1 Lane | 4 | $128^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 1 | 4 | 2 | 1 | 1 | 3 | 16.5 | 500-1040 |
| 8-Bit, 64B/66B, 1 Lanes | 5 | $128^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 1 | 4 | 2 | 1 | 0 | 1 | 16.5 | 500-1040 |
| 9-Bit, 64B/66B, 2 Lanes | 6 | $128^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 2 | 4 | 2 | 2 | 1 | 3 | 8.25 | 500-1300 |
| 8-Bit, 64B/66B, 1 Lane | 7 | $256^{(2)}$ | 64B/66B | 8 | 0 | 8 | 0 | 1 | 4 | 1 | 1 | 0 | 1 | 8.25 | 500-1300 |
| 9-Bit, 64B/66B, 1 Lane | 8 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 1 | 4 | 3 | 2 | 0 | 3 | 12.375 | 500-1300 |
| 8-Bit, 8B/10B, 2 Lanes | 9 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 2 | 4 | 1 | 2 | 0 | - | 5 | 500-1300 |
| 9-Bit, 8B/10B, 2 Lanes | 10 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 2 | $2^{(1)}$ | 5 | 4 | 0 | - | 6.25 | 500-1300 |
| 9-Bit, 8B/10B, 4 Lanes | 11 | 4:4:256 | 8B/10B | 9 | 0 | 12 | 0 | 4 | $4^{(1)}$ | 8 | 5 | 0 | - | 4 | 500-1300 |
| 8-Bit, 8B/10B, 4 Lanes | 12 | 32:32:256 | 8B/10B | 8 | 0 | 8 | 0 | 4 | 1 | 1 | 4 | 0 | - | 2.5 | 500-1300 |
| 9-Bit, 8B/10B, 4 Lanes | 13 | 32:32:256 | 8B/10B | 9 | 0 | 10 | 0 | 4 | $4^{(1)}$ | 5 | 4 | 0 | - | 3.125 | 500-1300 |
| 9-Bit, 64B/66B, 2 Lanes | 14 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 2 | $2^{(1)}$ | 3 | 2 | 0 | 3 | 6.1875 | 500-1300 |
| 9-Bit, 64B/66B, 4 Lanes | 15 | $256{ }^{(2)}$ | 64B/66B | 9 | 0 | 12 | 0 | 4 | $4^{(1)}$ | 3 | 2 | 2 | 2 | 3.09375 | 500-1300 |

(1) $M$ equals $L$ in these modes to allow the samples to be sent in time-order over $L$ lanes without unnecessary buffering. The $M$ parameter does not represent the actual number of converters. Interleave the $M$ sample streams from each link in the receiver to produce the correct sample data; see mode diagrams for more details.
(2) In the $64 \mathrm{~B} / 66 \mathrm{~B}$ modes, the K parameter is not directly programmable. K is related to E and F according to the equation $\mathrm{K}=8 \times 32 \times$ $E / F$. $K$ is not an actual parameter of the $64 B / 66 B$ link layer.

The quad and dual channel devices have a total of 8 high-speed output drivers and the single channel device a total of 4 high-speed output drivers. The lanes and their derived configuration parameters are described in Table 8-19. For a specified JMODE, the lowest indexed lanes are used and the higher indexed lanes are automatically powered down. Always route the lowest indexed lanes to the logic device.

Table 8-19. ADC09QJ1300 Lane Assignment and Parameters

| DEVICE PIN <br> DESIGNATION | Devices | DID (User Configured) | LID (Derived) |
| :---: | :---: | :--- | :---: |
| D0 $\pm$ | All | Set by DID | 0 |
| D1 $\pm$ | All | Set by DID | 1 |
| D2 $\pm$ | All | Set by DID | 2 |
| D3 $\pm$ | All | Set by DID | 3 |
| D4 $\pm$ | Quad/Dual only | Set by DID | 4 |
| D5 $\pm$ | Quad/Dual only | Set by DID | 5 |
| D6 $\pm$ | Quad/Dual only | Set by DID | 6 |
| D7 $\pm$ | Quad/Dual only | Set by DID | 7 |

### 8.4.2.1 JESD204C Transport Layer Data Formats

The ADC core output samples are formatted in a specific fashion for each JMODE setting based on the transport layer settings for that JMODE. The following tables show the specific mapping formats for a single frame for each JMODE. The symbol definitions used in the JMODE tables is provided in Table 8-20. In all mappings the tail bits ( $T$ ) are 0 (zero). All samples are formatted as MSB first, LSB last. In JMODEs where N ' exceeds the N parameter, the LSBs are set to 0 .

Table 8-20. JMODE Table Symbol Definitions

| NOTATION |  |
| :---: | :--- |
| $A_{n}$ | Sample $n$ from channel $A$ |
| $B_{n}$ | Sample $n$ from channel $B$ |
| $C_{n}$ | Sample $n$ from channel C |
| $D_{n}$ | Sample $n$ from channel D |
| $T$ | Tail bits, always set to 0 |

Table 8-21. JMODE 0 (9-bit, 8/4/2 lanes, 8B/10B)

| OCTET |  | 0 |  |  |  |  |  | 3 |  |  |  |  |  | 6 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathrm{A}_{2}[8: 0], 000$ |  |  | $\mathrm{A}_{4}[8: 0], 000$ |  |  | $\mathrm{A}_{6}[8: 0], 000$ |  |  | $\mathrm{A}_{8}[8: 0], 000$ |  |  | T |
| D1 | $\mathrm{A}_{1}[8: 0], 000$ |  |  | $\mathrm{A}_{3}[8: 0], 000$ |  |  | $\mathrm{A}_{5}[8: 0], 000$ |  |  | $\mathrm{A}_{7}[8: 0], 000$ |  |  | Ag[8:0],000 |  |  | T |
| D2 | $\mathrm{B}_{0}[8: 0], 000$ |  |  | $\mathrm{B}_{2}[8: 0], 000$ |  |  | $\mathrm{B}_{4}[8: 0], 000$ |  |  | $\mathrm{B}_{6}[8: 0], 000$ |  |  | $\mathrm{B}_{8}[8: 0], 000$ |  |  | T |
| D3 | $\mathrm{B}_{1}[8: 0], 000$ |  |  | $\mathrm{B}_{3}[8: 0], 000$ |  |  | $\mathrm{B}_{5}[8: 0], 000$ |  |  | $\mathrm{B}_{7}[8: 0], 000$ |  |  | $\mathrm{B}_{9}[8: 0], 000$ |  |  | T |
| D4 (Quad only) | $\mathrm{C}_{0}[8: 0], 000$ |  |  | $\mathrm{C}_{2}[8: 0], 000$ |  |  | $\mathrm{C}_{4}[8: 0], 000$ |  |  | $\mathrm{C}_{6}[8: 0], 000$ |  |  | $\mathrm{C}_{8}[8: 0], 000$ |  |  | T |
| $\begin{aligned} & \text { D5 (Quad } \\ & \text { only) } \end{aligned}$ | $\mathrm{C}_{1}[8: 0], 000$ |  |  | $\mathrm{C}_{3}[8: 0], 000$ |  |  | $\mathrm{C}_{5}[8: 0], 000$ |  |  | $\mathrm{C}_{7}[8: 0], 000$ |  |  | $\mathrm{C}_{9}[8: 0], 000$ |  |  | T |
| $\begin{aligned} & \text { D6 (Quad } \\ & \text { only) } \end{aligned}$ | $\mathrm{D}_{0}[8: 0], 000$ |  |  | $\mathrm{D}_{2}[8: 0], 000$ |  |  | $\mathrm{D}_{4}, 000$ |  |  | $\mathrm{D}_{6}[8: 0], 000$ |  |  | $\mathrm{D}_{8}[8: 0], 000$ |  |  | T |
| $\begin{aligned} & \text { D7 (Quad } \\ & \text { only) } \end{aligned}$ | $\mathrm{D}_{1}[8: 0], 000$ |  |  | $\mathrm{D}_{3}[8: 0], 000$ |  |  | $\mathrm{D}_{5}[8: 0], 000$ |  |  | $\mathrm{D}_{7}[8: 0], 000$ |  |  | $\mathrm{D}_{9}[8: 0], 000$ |  |  | T |

Table 8-22. JMODE 1 (9-bit, 6/3/2 lanes, 8B/10B)

| OCTET | 0 |  | 1 |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathrm{A}_{1}[8: 5]$ |
| D1 | $\mathrm{A}_{1}[4: 0], 000$ |  | Dual or Quad: $\mathrm{B}_{0}[8: 1]$ Single: 0x00 |  |
| D2 (Quad or Dual only) | $\mathrm{B}_{0}[0], 000$ | $\mathrm{B}_{1}[8: 0], 000$ |  |  |
| D3 (Quad only) | $\mathrm{C}_{0}[8: 0], 000$ |  |  | $\mathrm{C}_{1}[8: 5]$ |
| D4 (Quad only) | $\mathrm{C}_{1}$ [4:0], 000 |  | $\mathrm{D}_{0}[8: 1]$ |  |
| D5 (Quad only) | $\mathrm{D}_{0}[0], 000$ | $\mathrm{D}_{1}$ [8:0], 000 |  |  |

Table 8-23. JMODE 2 (8-bit, 4/2/1 lanes, 8B/10B)

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ |  |
| D0 | $\mathrm{A}_{0}$ |  |
| D1 (Dual or Quad only) | $\mathrm{B}_{0}$ |  |
| D2 (Quad only) | $\mathrm{C}_{0}$ |  |
| D3 (Quad only) | $\mathrm{D}_{0}$ |  |

Table 8-24. JMODE 3 (9-bit, 4/2/1 lanes, 8B/10B)


Table 8-25. JMODE 4 (9-bit, 3/2/1lanes, 64B/66B)

| OCTET | 0 |  |  | 1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 |  | 1 | 2 | 3 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  |  | Quad or Dual: $B_{0}[8: 5]$ Single: $0 \times 0$ |
| D1 (Dual or Quad only) | $\mathrm{B}_{0}[4: 0], 000$ |  |  | Quad: $\mathrm{C}_{0}[9: 1]$ <br> Dual: 0x00 |  |

ADC09QJ1300, ADC09DJ1300, ADC09SJ1300
Table 8-25. JMODE 4 (9-bit, 3/2/1lanes, 64B/66B) (continued)

| OCTET | $\mathbf{0}$ |  | $\mathbf{1}$ |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |
| D2 (Quad only) | $\mathrm{C}_{0}[0], 000$ |  | $\mathrm{D}_{0}[8: 0], 000$ |  |

Table 8-26. JMODE 5 (8-bit, 2/1/1 lanes, 64B/66B)

| OCTET | $\mathbf{0}$ | $\mathbf{2}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |  |  |  |
| D0 | Quad or Dual: $B_{0}$ <br> Single: 0x00 |  |  |  |  |  |  |
| D1 (Quad Only) | $\mathrm{A}_{0}$ | $\mathrm{D}_{0}$ |  |  |  |  |  |

Table 8-27. JMODE 6 (9-bit, 6/3/2 lanes, 64B/66B)

| OCTET | 0 |  | 1 |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathrm{A}_{1}[8: 5]$ |
| D1 | $\mathrm{A}_{1}[4: 0]$ ], 000 |  | Dual or Quad: $\mathrm{B}_{0}[8: 1]$ Single: 0x00 |  |
| D2 (Dual or Quad only) | $\mathrm{B}_{0}[0], 000$ | $\mathrm{B}_{1}[8: 0], 000$ |  |  |
| D3 (Quad only) | $\mathrm{C}_{0}[8: 0], 000$ |  |  | $\mathrm{C}_{1}[8: 5]$ |
| D4 (Quad only) |  |  | $\mathrm{D}_{0}[8: 1]$ |  |
| D5 (Quad only) | $\mathrm{D}_{0}[0], 000$ | $\mathrm{D}_{1}[8: 0], 000$ |  |  |

Table 8-28. JMODE 7 (8-bit, 4/2/1 lanes, 64B/66B)

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathrm{A}_{0}$ |
| D0 |  | $\mathrm{B}_{0}$ |
| D1 (Dual or Quad only) | $\mathrm{C}_{0}$ |  |
| D2 (Quad only) | $\mathrm{D}_{0}$ |  |
| D3 (Quad only) |  | $\mathbf{1}$ |

Table 8-29. JMODE 8 (12-bit, 4/2/1 lanes, 64B/66B)

| OCTET | 0 |  | 1 |  | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathrm{A}_{1}[8: 0], 000$ |  |  |
| D1 (Dual or Quad only) | $\mathrm{B}_{0}[8: 0], 000$ |  |  | $\mathrm{B}_{1}[8: 0], 000$ |  |  |
| D2 (Quad only) | $\mathrm{C}_{0}[8: 0], 000$ |  |  | $\mathrm{C}_{1}[8: 0], 000$ |  |  |
| D3 (Quad only) | $\mathrm{D}_{0}[8: 0], 000$ |  |  | $\mathrm{D}_{1}[8: 0], 000$ |  |  |

Table 8-30. JMODE 9 (8-bit, 8/4/2lanes, 8B/10B)

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ |
| D0 | $\mathrm{A}_{0}$ |  |
| D1 | $\mathrm{A}_{1}$ |  |
| D2 (Dual or Quad only) | $\mathrm{B}_{0}$ |  |
| D3 (Dual or Quad only) | $\mathrm{B}_{1}$ |  |
| D4 (Quad only) | $\mathrm{C}_{0}$ |  |
| D5 (Quad only) | $\mathrm{C}_{1}$ |  |
| D6 (Quad only) | $\mathrm{D}_{0}$ |  |
| D7 (Quad only) | $\mathrm{D}_{1}$ |  |

Table 8-31. JMODE 10 (9-bit, 8/4/2 lanes, 8B/10B)

| OCTET | 0 |  | 1 |  | 2 |  | 3 |  | 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| D0 | $\mathrm{A}_{0}[8: 0], 0$ |  | $\mathrm{A}_{2}[8: 0], 0$ |  |  | $\mathrm{A}_{4}[8: 0], 0$ |  |  | $\mathrm{A}_{6}[8: 0], 0$ |  |
| D1 | $\mathrm{A}_{1}[8: 0], 0$ |  | $\mathrm{A}_{3}[8: 0], 0$ |  |  | $\mathrm{A}_{5}[8: 0], 0$ |  |  | $\mathrm{A}_{7}[8: 0], 0$ |  |
| D2 (Dual or Quad only) | $\mathrm{B}_{0}[8: 0], 0$ |  | $\mathrm{B}_{2}[8: 0], 0$ |  |  | $B_{4}[8: 0], 0$ |  |  | $\mathrm{B}_{6}[8: 0], 0$ |  |
| D3 (Dual or Quad only) | $\mathrm{B}_{1}[8: 0], 0$ |  | $\mathrm{B}_{3}[8: 0], 0$ |  |  | $B_{5}[8: 0], 0$ |  |  | $\mathrm{B}_{7}[8: 0], 0$ |  |
| D4 (Quad only) | $\mathrm{C}_{0}[8: 0], 0$ |  | $\mathrm{C}_{2}[8: 0], 0$ |  |  | $\mathrm{C}_{4}[8: 0], 0$ |  |  | $\mathrm{C}_{6}$ [8:0], 0 |  |
| D5 (Quad only) | $\mathrm{C}_{1}[8: 0], 0$ |  | $\mathrm{C}_{3}[8: 0], 0$ |  |  | $\mathrm{C}_{5}[8: 0], 0$ |  |  | $\mathrm{C}_{7}[8: 0], 0$ |  |
| D6 (Quad only) | $\mathrm{D}_{0}[8: 0], 0$ |  | $\mathrm{D}_{2}[8: 0], 0$ |  |  | $\mathrm{D}_{4}[8: 0], 0$ |  |  | $\mathrm{D}_{6}$ [8:0], 0 |  |
| D7 (Quad only) | $\mathrm{D}_{1}[8: 0], 0$ |  | $\mathrm{D}_{3}[8: 0], 0$ |  |  | $\mathrm{D}_{5}[8: 0], 0$ |  |  | $\mathrm{D}_{7}[8: 0], 0$ |  |

Table 8-32. JMODE 11 (9-bit, Dual/Single channel only, 8/4 lanes, 8B/10B)

| $\begin{gathered} \text { ОСТЕТ } \\ \hline \text { NIBBLE } \end{gathered}$ |  | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathrm{A}_{4}[8: 0], 000$ |  |  | $\mathrm{A}_{8}[8: 0], 000$ |  |  | $\mathrm{A}_{12}[8: 0], 000$ |  |  | $\mathrm{A}_{16}[8: 0], 000$ |  |  | T |
| D1 | $\mathrm{A}_{1}[8: 0], 000$ |  |  | $\mathrm{A}_{5}[8: 0], 000$ |  |  | $\mathrm{A}_{9}[8: 0], 000$ |  |  | $\mathrm{A}_{13}[8: 0], 000$ |  |  | $\mathrm{A}_{17}[8: 0], 000$ |  |  | T |
| D2 | $\mathrm{A}_{2}[8: 0], 000$ |  |  | $\mathrm{A}_{6}[8: 0], 000$ |  |  | $\mathrm{A}_{10}[8: 0], 000$ |  |  | $\mathrm{A}_{14}[8: 0], 000$ |  |  | $\mathrm{A}_{18}[8: 0], 000$ |  |  | T |
| D3 | $\mathrm{A}_{3}[8: 0], 000$ |  |  | $\mathrm{A}_{7}[8: 0], 000$ |  |  | $\mathrm{A}_{11}[8: 0], 000$ |  |  | $\mathrm{A}_{15}[8: 0], 000$ |  |  | $\mathrm{A}_{19}[8: 0], 000$ |  |  | T |
| $\begin{aligned} & \text { D4 (Dual } \\ & \text { only) } \end{aligned}$ | $\mathrm{B}_{0}[8: 0], 000$ |  |  | $\mathrm{B}_{4}[8: 0], 000$ |  |  | $\mathrm{B}_{8}[8: 0], 000$ |  |  | $\mathrm{B}_{12}[8: 0], 000$ |  |  | $\mathrm{B}_{16}[8: 0], 000$ |  |  | T |
| $\begin{aligned} & \text { D5 (Dual } \\ & \text { only) } \end{aligned}$ | $\mathrm{B}_{1}[8: 0], 000$ |  |  | $\mathrm{B}_{5}[8: 0], 000$ |  |  | $\mathrm{B}_{9}[8: 0], 000$ |  |  | $\mathrm{B}_{13}[8: 0], 000$ |  |  | $\mathrm{B}_{17}[8: 0], 000$ |  |  | T |
| D6 (Dual only) only) | $\mathrm{B}_{2}[8: 0], 000$ |  |  | $\mathrm{B}_{6}[8: 0], 000$ |  |  | $\mathrm{B}_{10}[8: 0], 000$ |  |  | $\mathrm{B}_{14}[8: 0], 000$ |  |  | $\mathrm{B}_{18}[8: 0], 000$ |  |  | T |
| D7 (Dual only) | $\mathrm{B}_{3}[8: 0], 000$ |  |  | $\mathrm{B}_{7}[8: 0], 000$ |  |  | $\mathrm{B}_{11}[8: 0], 000$ |  |  | $\mathrm{B}_{15}[8: 0], 000$ |  |  | $\mathrm{B}_{19}[8: 0], 000$ |  |  | T |

Table 8-33. JMODE 12 (8-bit, Dual/Single channel only, $8 / 4$ lanes, 64B/66B)

| OCTET | $\mathbf{0}$ |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ |
| D0 | $\mathrm{A}_{0}$ |
| D1 | $\mathrm{A}_{1}$ |
| D2 | $\mathrm{A}_{2}$ |
| D3 | $\mathrm{A}_{3}$ |
| D4 (Dual only) | $\mathrm{B}_{0}$ |
| D5 (Dual only) | $\mathrm{B}_{1}$ |
| D6 (Dual only) | $\mathrm{B}_{2}$ |
| D7 (Dual only) | $\mathrm{B}_{3}$ |

Table 8-34. JMODE 13 (9-bit, Dual/Single channel only, 8/4lanes, 8B/10B)


Table 8-34. JMODE 13 (9-bit, Dual/Single channel only, 8/4lanes, 8B/10B) (continued)

| OCTET | 0 |  | 1 |  | 2 |  | 3 |  | 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| D6 (Dual only) | $\mathrm{B}_{2}[8: 0], 0$ |  |  | $\mathrm{B}_{6}[8: 0], 0$ |  | $\mathrm{B}_{10}[8: 0], 0$ |  |  | $\mathrm{B}_{14}$ |  |
| D7 (Dual only) | $\mathrm{B}_{3}[8: 0], 0$ |  |  | $\mathrm{B}_{7}[8: 0]$, 0 |  | $\mathrm{B}_{11}[8: 0], 0$ |  |  | $\mathrm{B}_{15}[8: 0], 0$ |  |

Table 8-35. JMODE 14 (9-bit, 8/4/2 lanes, 64B/66B)

| OCTET | $\mathbf{0}$ |  | $\mathbf{1}$ | $\mathbf{2}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathbf{5}$ |  |
| D1 | $\mathrm{A}_{1}[8: 0], 000$ | $\mathrm{~A}_{2}[8: 0], 000$ |  |  |  |
| D2 (Dual or Quad only) | $\mathrm{B}_{0}[8: 0], 000$ | $\mathrm{~A}_{3}[8: 0], 000$ |  |  |  |
| D3 (Dual or Quad only) | $\mathrm{B}_{1}[8: 0], 000$ | $\mathrm{~B}_{2}[8: 0], 000$ |  |  |  |
| D4 (Quad only) | $\mathrm{C}_{0}[8: 0], 000$ | $\mathrm{~B}_{3}[8: 0], 000$ |  |  |  |
| D5 (Quad only) | $\mathrm{C}_{1}[8: 0], 000$ | $\mathrm{C}_{2}[8: 0], 000$ |  |  |  |
| D6 (Quad only) | $\mathrm{D}_{0}[8: 0], 000$ | $\mathrm{C}_{3}[8: 0], 000$ |  |  |  |
| D7 (Quad only) | $\mathrm{D}_{1}[8: 0], 000$ | $\mathrm{D}_{2}[8: 0], 000$ |  |  |  |

Table 8-36. JMODE 15 (9-bit, Dual/Single channel only, $8 / 4$ lanes, 64B/66B)

| OCTET | $\mathbf{y y}$ | $\mathbf{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ |
| D0 | $\mathrm{A}_{0}[8: 0], 000$ |  |  | $\mathbf{5}$ |  |
| D1 | $\mathrm{A}_{1}[8: 0], 000$ | $\mathrm{~A}_{4}[8: 0], 000$ |  |  |  |
| D2 | $\mathrm{A}_{2}[8: 0], 000$ | $\mathrm{~A}_{5}[8: 0], 000$ |  |  |  |
| D3 | $\mathrm{A}_{3}[8: 0], 000$ | $\mathrm{~A}_{6}[8: 0], 000$ |  |  |  |
| D4 (Dual only) | $\mathrm{B}_{0}[8: 0], 000$ | $\mathrm{~A}_{7}[8: 0], 000$ |  |  |  |
| D5 (Dual only) | $\mathrm{B}_{1}[8: 0], 000$ | $\mathrm{~B}_{4}[8: 0], 000$ |  |  |  |
| D6 (Dual only) | $\mathrm{B}_{2}[8: 0], 000$ | $\mathrm{~B}_{5}[8: 0], 000$ |  |  |  |
| D7 (Dual only) | $\mathrm{B}_{3}[8: 0], 000$ | $\mathrm{~B}_{6}[8: 0], 000$ |  |  |  |

### 8.4.2.2 64B/66B Sync Header Stream Configuration

The sync header stream can be used to identify bit errors on the link or to correct bit errors. Two modes of operation are available in ADC09QJ1300. Cyclic redundancy checking (CRC) can be used to identify bit errors. ADC09QJ1300 only supports 12-bit CRC (CRC-12) and does not support the optional 3-bit CRC-3 described by JESD204C. Alternatively, forward error correction (FEC) can be used to identify bit errors and then correct bit errors. For information on CRC-12, see Cyclic Redundancy Check (CRC Mode). For information on FEC, see Forward Error Correction (FEC) Mode.

### 8.4.2.3 Redundant Data Mode (Alternate Lanes)

JMODEs that use four or less lanes allow the use of redundancy on the JESD204C output. For instance, a system may have two FPGAs or ASICs connected to a single device, if the FPGA or ASIC is deemed the weak point in system reliability. In this example system, only one FPGA or ASIC operates at a time with the redundant FPGA or ASIC only being enabled if a fault is detected in the default FPGA or ASIC. To use this mode, the lower four SerDes lanes (D3-D0) must be routed to a single FPGA or ASIC and the upper four SerDes lanes (D7-D4) routed to the redundant FPGA or ASIC. The lower four lanes are the "default" lanes and the upper four lanes are the "alternate" lanes. The desired lanes are chosen by setting ALT_LANES parameter to 0 for the default lanes or 1 for the alternate lanes. Only one set of SerDes outputs can be operated at a time.

### 8.4.3 Power-Down Modes

The PD input pin allows the device devices to be entirely powered down. Power-down can also be controlled by MODE. The serial data output drivers are disabled when PD is high. When the device returns to normal
operation, the JESD204 link must be re-established and the ADC pipelines contain meaningless information so the system must wait a sufficient time for the data to be flushed. The register configuration and calibration data is maintained during power down. A calibration cycle (foreground or background calibration) may be needed to return to optimal performance if the temperature changes drastically during the duration of power down. Pairs of channels can also be powered down using the CH EN register. Do not use CH _EN to power down all four channels, use MODE or the PD pin instead.

### 8.4.4 Test Modes

A number of device test modes are available. These modes insert known patterns of information into the device data path for assistance with system debug, development, or characterization.

### 8.4.4.1 Serializer Test-Mode Details

Test modes are enabled by setting JTEST to the desired test mode. Each test mode is described in detail in the following sections. Regardless of the test mode, the serializer outputs (number of lanes, rate) are powered up based on JMODE. Only enable the test modes when the JESD204C link is disabled. Figure 8-14 provides a diagram showing the various test mode insertion points.


Figure 8-14. Test Mode Insertion Points

### 8.4.4.2 PRBS Test Modes

The PRBS test modes bypass the JESD204C transport layer and link layer and are therefore neither scrambled nor encoded. These test modes produce pseudo-random bit streams that comply with the ITU-T O. 150 specification. These bit streams are used with lab test equipment or logic devices that can self-synchronize to the bit pattern. The initial phase of the pattern is not defined since the receiver self synchronizes.

The sequences are defined by a recursive equation. For example, Equation 12 defines the PRBS7 sequence.

$$
\begin{equation*}
y[n]=y[n-6] \oplus y[n-7] \tag{12}
\end{equation*}
$$

where

- bit $n$ is the XOR of bit $[n-6]$ and bit $[n-7]$, which are previously transmitted bits

Table 8-37 lists equations and sequence lengths for the available PRBS test modes where $\oplus$ is the XOR operation and $y[n]$ represents bit $n$ in the PRBS sequence. The initial phase of the pattern is unique for each lane.

Table 8-37. PBRS Mode Equations

| PRBS TEST MODE | SEQUENCE | SEQUENCE LENGTH (bits) |
| :--- | :--- | :--- |
| PRBS7 | $y[n]=y[n-6] \oplus y[n-7]$ | 127 |
| PRBS9 | $y[n]=y[n-5] \oplus y[n-9]$ | 511 |
| PRBS15 | $y[n]=y[n-14] \oplus y[n-15]$ | 32,767 |
| PRBS23 | $y[n]=y[n-18] \oplus y[n-23]$ | $8,388,607$ |

Table 8-37. PBRS Mode Equations (continued)

| PRBS TEST MODE | SEQUENCE | SEQUENCE LENGTH (bits) |
| :--- | :--- | :--- |
| PRBS31 | $\mathrm{y}[\mathrm{n}]=\mathrm{y}[\mathrm{n}-28] \oplus \mathrm{y}[\mathrm{n}-31]$ | $2,147,483,647$ |

### 8.4.4.3 Clock Pattern Mode

In the clock pattern mode, the JESD204C transport layer and link layer are bypassed, so the test sequence is neither scrambled nor encoded. The pattern consists of a 16-bit long sequence of 8 ones and 8 zeros (1111 1111 0000 0000) that repeats indefinitely.

### 8.4.4.4 Ramp Test Mode

In the ramp test mode, the JESD204C link layer operates normally, but the transport layer is disabled and the input from the formatter is ignored. In $8 \mathrm{~B} / 10 \mathrm{~B}$ modes, the pattern begins after the ILA sequence finishes. In 64B/66B mode, the pattern begins after the serializers are initialized. Each lane transmits an identical octet stream that is encoded and scrambled by the link layer. The octet stream increments from $0 \times 00$ to $0 x F F$ and repeats. This mode is available for both $8 \mathrm{~B} / 10 \mathrm{~B}$ and 64B/66B modes.

### 8.4.4.5 Short and Long Transport Test Mode

JESD204C defines both short and long transport test modes to verify that the transport layers in the transmitter and receiver are operating correctly. The short transport test pattern used by device is dependent on the JMODE and are provided in Short Transport Test Pattern. The device does not support long transport test modes.

### 8.4.4.5.1 Short Transport Test Pattern

Short transport test patterns send a predefined octet format that repeats every frame. The short transport test patterns for each JMODE are defined in this section.

Table 8-38. Short Transport Test Pattern for JMODE 0

| OCTET | 0 |  | 1 |  | 2 |  | 3 |  | 4 |  | 5 |  | 6 |  | 7 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| D0 | 0xF01 |  |  | 0xF02 |  |  | 0xF03 |  |  | 0xF04 |  |  | 0xF05 |  |  | T |
| D1 | 0xE11 |  |  | 0xE12 |  |  | 0xE13 |  |  | 0xE14 |  |  | 0xE15 |  |  | T |
| D2 (Dual or Quad only) | 0xD21 |  |  | 0xD22 |  |  | 0xD23 |  |  | 0xD24 |  |  | 0xD25 |  |  | T |
| D3 (Dual or Quad only) | 0xC31 |  |  | 0xC32 |  |  | 0xC33 |  |  | 0xC34 |  |  | 0xC35 |  |  | T |
| $\begin{aligned} & \text { D4 (Quad } \\ & \text { only) } \end{aligned}$ | 0xB41 |  |  | 0xB42 |  |  | 0xB43 |  |  | 0xB44 |  |  | 0xB45 |  |  | T |
| $\begin{aligned} & \hline \text { D5 (Quad } \\ & \text { only) } \end{aligned}$ | 0xA51 |  |  | 0xA52 |  |  | 0xA53 |  |  | 0xA54 |  |  | 0xA55 |  |  | T |
| $\begin{aligned} & \text { D6 (Quad } \\ & \text { only) } \end{aligned}$ | 0x961 |  |  | 0x962 |  |  | 0x963 |  |  | 0x964 |  |  | 0x965 |  |  | T |
| $\begin{aligned} & \text { D7 (Quad } \\ & \text { only) } \end{aligned}$ | 0x871 |  |  | 0x872 |  |  | 0x873 |  |  | 0x874 |  |  | 0x875 |  |  | T |

Table 8-39. Short Transport Test Pattern for JMODE 1

| OCTET | 0 |  | 1 |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 |
| D0 | 0xF01 |  |  | 0xF |
| D1 | 0x02 |  | 0xE1 |  |
| D2 (Dual or Quad only) | 0x1 | 0xE12 |  |  |
| D3 (Quad only) | 0xD21 |  |  | 0xD |
| D4 (Quad only) | 0x22 |  | $0 \times C 3$ |  |
| D5 (Quad only) | 0x1 | 0xC32 |  |  |

Table 8-40. Short Transport Test Pattern for JMODE 2

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $0 \times 01$ |
| D0 | $0 \times 11$ |  |
| D1 (Dual or Quad only) | $0 \times 21$ |  |
| D2 (Quad only) | $0 \times 31$ |  |
| D3 (Quad only) |  |  |

Table 8-41. Short Transport Test Pattern for JMODE 3

| OCTET | 0 |  | 1 |  | 2 |  | 3 |  | 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| D0 | 0x301 |  |  | 0x302 |  |  | 0x303 |  | 0x304 |  |
| D1 (Dual or Quad only) | 0x211 |  |  | 0x212 |  |  | 0x213 |  | 0x214 |  |
| D2 (Quad only) | 0x121 |  |  | 0x122 |  |  | 0x123 |  | 0x124 |  |
| D3 (Quad only) | 0x031 |  |  | 0x032 |  |  | 0x033 |  | 0x034 |  |

Table 8-42. Short Transport Test Pattern for JMODE 4

| OCTET | 0 |  | 1 |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 |
| D0 | 0xF01 |  |  | 0xE |
| D1 (Dual or Quad only) | $0 \times 11$ |  | 0xD2 |  |
| D2 (Quad only) | 0x1 |  | 0xC31 |  |

Table 8-43. Short Transport Test Pattern for JMODE 5

| OCTET | $\mathbf{y}$ | $\mathbf{1}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |
| D0 | $0 \times 01$ | $0 \times 11$ |  |  |
| D1 (Quad only) | $0 \times 21$ | $0 \times 31$ |  |  |

Table 8-44. Short Transport Test Pattern for JMODE 6


Table 8-45. Short Transport Test Pattern for JMODE 7

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ |  |
| D0 | $0 \times 01$ |  |
| D1 (Dual or Quad only) | $0 \times 11$ |  |
| D2 (Quad only) | $0 \times 21$ |  |
| D3 (Quad only) | $0 \times 31$ |  |

Table 8-46. Short Transport Test Pattern for JMODE 8

| OCTET | 0 |  | 1 |  | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 |
| D0 | 0xF01 |  |  | 0xF02 |  |  |
| D1 (Dual or Quad only) | 0xE11 |  |  | 0xE12 |  |  |
| D2 (Quad only) | 0xD21 |  |  | 0xD22 |  |  |
| D3 (Quad only) | 0xC31 |  |  | 0xC32 |  |  |

Table 8-47. Short Transport Test Pattern for JMODE 9

| OCTET | $\mathbf{0}$ |
| :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ |
| D0 | $0 \times 01$ |
| D1 | $0 \times 02$ |
| D2 (Dual or Quad only) | $0 \times 11$ |
| D3 (Dual or Quad only) | $0 \times 12$ |
| D4 (Quad only) | $0 \times 21$ |
| D5 (Quad only) | $0 \times 22$ |
| D6 (Quad only) | $0 \times 31$ |
| D7 (Quad only) | $0 \times 32$ |

Table 8-48. Short Transport Test Pattern for JMODE 10


Table 8-49. Short Transport Test Pattern for JMODE 11

| OCTET | 0 |  | 1 |  | 2 |  | 3 |  | 4 |  | 5 |  | 6 |  | 7 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| D0 | 0xF01 |  |  | 0xF02 |  |  | 0xF03 |  |  | 0xF04 |  |  | 0xF05 |  |  | T |
| D1 | 0xE11 |  |  | 0xE12 |  |  | 0xE13 |  |  | 0xE14 |  |  | 0xE15 |  |  | T |
| D2 | 0xD21 |  |  | 0xD22 |  |  | 0xD23 |  |  | 0xD24 |  |  | 0xD25 |  |  | T |
| D3 | 0xC31 |  |  | 0xC32 |  |  | 0xC33 |  |  | 0xC34 |  |  | 0xC35 |  |  | T |
| D4 (Dual only) | 0xB41 |  |  | 0xB42 |  |  | 0xB43 |  |  | 0xB44 |  |  | 0xB45 |  |  | T |
| $\begin{aligned} & \text { D5 (Dual } \\ & \text { only) } \end{aligned}$ | 0xA51 |  |  | 0xA52 |  |  | 0xA53 |  |  | 0xA54 |  |  | 0xA55 |  |  | T |
| $\begin{aligned} & \hline \text { D6 (Dual } \\ & \text { only) } \end{aligned}$ | 0x961 |  |  | 0x962 |  |  | 0x963 |  |  | 0x964 |  |  | 0x965 |  |  | T |
| D7 (Dual only) | 0x871 |  |  | 0x872 |  |  | 0x873 |  |  | 0x874 |  |  | 0x875 |  |  | T |

Table 8-50. Short Transport Test Pattern for JMODE 12

| OCTET | $\mathbf{0}$ |  |
| :---: | :---: | :---: |
| NIBBLE | $0 \times 1$ |  |
| D0 | $0 \times 01$ |  |
| D1 | $0 \times 02$ |  |
| D2 | $0 \times 03$ |  |
| D3 | $0 \times 04$ |  |
| D4 (Dual only) | $0 \times 11$ |  |
| D5 (Dual only) | $0 \times 12$ |  |
| D7 (Dual only) | $0 \times 13$ |  |

Table 8-51. Short Transport Test Pattern for JMODE 13

| OCTET | $\mathbf{0}$ |  | $\mathbf{1}$ |  | $\mathbf{2}$ | $\mathbf{3}$ |  | $\mathbf{4}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ |
| D0 | $0 \times 301$ |  | $0 \times 302$ | $0 \times 303$ | $\mathbf{9}$ |  |  |  |  |
| D1 | $0 \times 211$ | $0 \times 212$ | $0 \times 213$ | $0 \times 304$ |  |  |  |  |  |
| D2 | $0 \times 121$ | $0 \times 122$ | $0 \times 123$ | $0 \times 214$ |  |  |  |  |  |
| D3 | $0 \times 031$ | $0 \times 032$ | $0 \times 033$ | $0 \times 124$ |  |  |  |  |  |
| D4 (Dual only) | $0 \times 341$ | $0 \times 342$ | $0 \times 343$ | $0 \times 034$ |  |  |  |  |  |
| D5 (Dual only) | $0 \times 251$ | $0 \times 252$ | $0 \times 253$ | $0 \times 344$ |  |  |  |  |  |
| D6 (Dual only) | $0 \times 161$ | $0 \times 162$ | $0 \times 163$ | $0 \times 254$ |  |  |  |  |  |
| D7 (Dual only) | $0 \times 071$ | $0 \times 072$ | $0 \times 073$ | $0 \times 164$ |  |  |  |  |  |

Table 8-52. Short Transport Test Pattern for JMODE 14

| OCTET | 0 |  | 1 |  | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 |
| D0 | 0xF01 |  |  | 0xF02 |  |  |
| D1 | 0xE11 |  |  | 0xE12 |  |  |
| D2 (Dual or Quad only) | 0xD21 |  |  | 0xD22 |  |  |
| D3 (Dual or Quad only) | 0xC31 |  |  | 0xC32 |  |  |
| D4 (Quad only) | 0xB41 |  |  | 0xB42 |  |  |
| D5 (Quad only) | 0xA51 |  |  | 0xA52 |  |  |
| D6 (Quad only) | 0x961 |  |  | 0x962 |  |  |
| D7 (Quad only) | 0x871 |  |  | 0x872 |  |  |

Table 8-53. Short Transport Test Pattern for JMODE 15

| OCTET | 0 |  | 1 |  | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NIBBLE | 0 | 1 | 2 | 3 | 4 | 5 |
| D0 | 0xF01 |  |  | 0xF02 |  |  |
| D1 | 0xE11 |  |  | 0xE12 |  |  |
| D2 | 0xD21 |  |  | 0xD22 |  |  |
| D3 | 0xC31 |  |  | 0xC32 |  |  |
| D4 (Dual only) | 0xB41 |  |  | 0xB42 |  |  |
| D5 (Dual only) | 0xA51 |  |  | 0xA52 |  |  |
| D6 (Dual only) | 0x961 |  |  | 0x962 |  |  |
| D7 (Dual only) | 0x871 |  |  | 0x872 |  |  |

### 8.4.4.6 D21.5 Test Mode

In this test mode, the controller transmits a continuous stream of D21.5 characters (alternating 0s and 1s). This mode applies to $8 \mathrm{~B} / 10 \mathrm{~B}$ and $64 \mathrm{~B} / 66 \mathrm{~B}$ modes.

### 8.4.4.7 K28.5 Test Mode

In this test mode, the controller transmits a continuous stream of K28.5 characters. This mode only applies to 8B/10B modes.

### 8.4.4.8 Repeated ILA Test Mode

In this test mode, the JESD204C link layer operates normally, except that the ILA sequence (ILAS) repeats indefinitely instead of starting the data phase. Whenever the receiver issues a synchronization request, the transmitter initiates code group synchronization. Upon completion of code group synchronization, the transmitter repeatedly transmits the ILA sequence. This mode only applies to 8B/10B modes.

### 8.4.4.9 Modified RPAT Test Mode

A 12-octet repeating pattern is defined in INCITS TR-35-2004. The purpose of this pattern is to generate white spectral content for JESD204C compliance and jitter testing. Table 8-54 lists the pattern before and after 8B/10B encoding. This mode only applies to $8 \mathrm{~B} / 10 \mathrm{~B}$ modes.

Table 8-54. Modified RPAT Pattern Values

| OCTET NUMBER | Dx.y NOTATION | 8-BIT INPUT TO 8B/10B ENCODER | 20b OUTPUT OF 8B/10B ENCODER (Two Characters) |
| :---: | :---: | :---: | :---: |
| 0 | D30.5 | 0xBE | 0x86BA6 |
| 1 | D23.6 | 0xD7 |  |
| 2 | D3.1 | $0 \times 23$ | 0xC6475 |
| 3 | D7.2 | $0 \times 47$ |  |
| 4 | D11.3 | 0x6B | 0xD0E8D |
| 5 | D15.4 | $0 \times 8 \mathrm{~F}$ |  |
| 6 | D19.5 | 0xB3 | 0xCA8B4 |
| 7 | D20.0 | $0 \times 14$ |  |
| 8 | D30.2 | 0x5E | 0x7949E |
| 9 | D27.7 | 0xFB |  |
| 10 | D21.1 | 0x35 | 0xAA665 |
| 11 | D25.2 | 0x59 |  |

### 8.4.4.10 Calibration Modes and Trimming

The device has two calibration modes available: foreground calibration and background calibration. When foreground calibration is initiated the ADCs are taken offline to calibrate and the output data becomes mid-code ( $0 \times 000$ in 2's complement) until calibration is finished. Background calibration allows the ADC to continue normal operation while the ADC cores are calibrated in the background by swapping in a different ADC core to take its place. Additional offset calibration features are available in both foreground and background calibration modes. Further, a number of ADC parameters can be trimmed to optimize performance in a user system.
The device consists of a total of six ADC cores. In foreground calibration mode ADC 0 samples INA $\pm$, ADC 1 samples INB $\pm$, ADC 4 samples INC $\pm$ and ADC 5 samples IND $\pm$. In the background calibration modes, ADC core 2 is swapped in periodically for ADC 0 and ADC 1 and ADC core 3 is swapped in periodically for ADC 4 and 5 so that they can be calibrated without disrupting operation. Figure 8-15 through Figure 8-17 provide a diagrams of the calibration system including labeling of the ADC cores. When calibration is performed the linearity, gain, and offset voltage for each bank are calibrated to an internally generated calibration signal. The analog inputs can be driven during calibration, both foreground and background, except that when offset calibration (OS_CAL or BGOS_CAL) is used there must be no signals (or aliased signals) near DC for proper estimation of the offset (see the Offset Calibration section).


Figure 8-15. Quad Channel Calibration System Block Diagram


Figure 8-16. DualChannel Calibration System Block Diagram

INSTRUMENTS


Figure 8-17. Single Channel Calibration System Block Diagram
In addition to calibration, a number of ADC parameters are user controllable to provide trimming for optimal performance. These parameters include input offset voltage, ADC gain and input termination resistance. The default trim values are programmed at the factory to unique values for each device that are determined to be optimal at the test system operating conditions. The user can read the factory-programmed values from the trim registers and adjust as desired. The register fields that control the trimming are labeled according to the input that is being sampled ( $\operatorname{INA} \pm, I N B \pm, I N C \pm$ or $I N D \pm$ ) and the ADC core that is being trimmed. The user is not expected to change the trim values as operating conditions change, however the user can change values as needed. Any custom trimming must be done on a per device basis because of process variations, meaning that there is no global optimal setting for all parts. See the Trimming section for information about the available trim parameters and associated registers.

### 8.4.4.10.1 Foreground Calibration Mode

Foreground calibration requires the ADC to stop converting the analog input signals during the procedure. Foreground calibration always runs on power-up and the user must wait a sufficient time before programming the device to ensure that the calibration is finished. Foreground calibration can be initiated by triggering the calibration engine. The trigger source can be either the CALTRIG pin or CAL_SOFT_TRIG and is chosen by setting CAL_TRIG_EN.

### 8.4.4.10.2 Background Calibration Mode

Background calibration mode allows the ADC to continuously operate, with no interruption of data. This continuous operation is accomplished by activating extra ADC cores that are calibrated to take over operation for one of the other previously active ADC cores. For the quad channel device, ADC cores 0 and 1 share one extra ADC core (ADC core 2) and ADC cores 4 and 5 share the other extra ADC core (ADC core 3). For the dual channel device, ADC cores 0 and 1 share one extra ADC core (ADC core 2 ). For the single channel device, ADC core 0 has one extra ADC core (ADC core 2). When an ADC core is taken off-line the $A D C$ is then calibrated and then can in turn take over to allow the next $A D C$ to be calibrated. This process operates continuously, ensuring the ADC cores always provide the optimum performance regardless of system operating condition changes. Only one of the cores is calibrated at a time to reduce power consumption, however the additional active ADC core does increase the power consumption in comparison to foreground calibration mode. The low-power background calibration (LPBG) mode discussed in the Low-Power Background Calibration (LPBG) Mode section provides reduced average power consumption in comparison with the standard background calibration mode. Background calibration can be enabled by setting CAL_BG. CAL_TRIG_EN must be set to 0 and CAL_SOFT_TRIG must be set to 1 .

Great care has been taken to minimize effects on converted data as the core switching process occurs, however, small brief glitches may still occur on the converter data as the cores are swapped. It is recommended to set register ADC_SRC_DLY (address $=0 \times 9 \mathrm{~A}$ ) to $0 \times 1 \mathrm{~F}$ and MUX_SEL_DLY (address $=0 \times 9 \mathrm{~B}$ ) to $0 \times 1 \mathrm{E}$.
See the Typical Characteristics section for examples of possible glitches in sine-wave and DC signals.

### 8.4.4.10.3 Low-Power Background Calibration (LPBG) Mode

Low-power background calibration (LPBG) mode reduces the power-overhead of enabling additional ADC cores while still allowing background calibration of the ADC cores to maintain optimal performance as operating conditions change. LPBG calibration modifies the background calibration procedure by powering down the spare ADC cores until they are ready to be calibrated. Set LP_EN = 1 to enable the low-power background calibration feature. Calibration and swapping of ADC cores can be controlled either automatically by the device or manually by the system by setting LP_TRIG appropriately. Manual control (LP_TRIG=1) allows the system to trigger calibration in order to limit the number of calibration cycles that occur to avoid unnecessary core swaps or to keep power consumption at a minimum. For instance, the user may decide to run calibration only when the system temperature changes by some fixed temperature. If manual control is not necessary the automatic calibration control can be enabled (LP_TRIG=0) to calibrate at fixed time intervals.

In automatic calibration mode (LP_TRIG=0) the spare ADC core sleep time can be controlled by the LP_SLEEP_DLY register setting. LP_SLEEP_DLY is used to adjust the amount of time an ADC sleeps before waking up for calibration (when LP_EN=1 and LP_TRIG = 0). LP_WAKE_DLY sets how long the core is allowed to stabilize after being awoken before calibration begins. In automatic calibration control mode the freshly calibrated core is swapped in for an active core as soon as calibration finishes and the new spare core is powered down for the sleep duration before waking up and calibrating.
Manual calibration control is enabled by setting LP_TRIG high in order to use the calibration trigger (CAL_SOFT_TRIG or CALTRIG) to trigger calibrations and core swaps. When manual control is enabled (LP_TRIG=1) the spare ADC is held in sleep mode while the calibration trigger is high. Setting the calibration trigger low then wakes up the spare ADC core and starts the calibration routine after waiting for the specified wake delay (LP_WAKE_DLY). The spare ADC core is swapped in for an active core once calibration is complete and the calibration trigger is set high again. If the calibration trigger is held low, then the spare ADC core calibrates and powers until the calibration trigger goes high; therefore consuming power. ADC09QJ1300 can report when the spare ADC finishes calibration on the CALSTAT output pin by setting the CALSTAT pin to output the CAL_STOPPED signal (CAL_STATUS_SEL = 1). For lowest power consumption, set the calibration trigger high before calibration finishes to allow the spare ADC to swap in for an active ADC core as soon as calibration finishes. Otherwise, the ADC core swap can be timed manually by setting the calibration trigger high at the desired time to minimize system impact of potential glitches caused by the swapping procedure.
In LPBG mode there is an increase in power consumption during the ADC core calibration. The longer the spare ADC is held asleep the lower the average power consumption, however large shifts in operating conditions during the sleep cycle may cause degraded ADC performance due to non-optimized calibration data for the active ADC core. The power consumption roughly alternates between the power consumption in foreground calibration when the spare ADC core is sleeping to the power consumption in background calibration when the spare ADC is being calibrated. Design the power-supply network to handle the transient power requirements for this mode, including bulk capacitance after any power supply filtering network to help regulate the supply voltage during the supply transient.

### 8.4.4.11 Offset Calibration

Foreground calibration and background calibration modes inherently calibrate the offsets of the ADC cores; however, the input buffers sit outside of the calibration loop and therefore their offsets are not calibrated by the standard calibration process. A separate calibration is provided to correct the input buffer offsets.
There must be no signals at or near DC or aliased signals that fall at or near DC in order to properly calibration the offsets, requiring the system to ensure this condition during normal operation or have the ability to mute the input signal during calibration. Foreground offset calibration is enabled via CAL_OS and only performs the calibration one time as part of the foreground calibration procedure. Background offset calibration is enabled via CAL_BGOS and continues to correct the offset as part of the background calibration routine to account for operating condition changes. When CAL_BGOS is set, the system must ensure that there are no DC or near DC signals or aliased signals that fall at or near DC during normal operation. Offset calibration can be performed as a foreground operation when using background calibration by setting CAL_OS to 1 before setting CAL_EN, but does not correct for variations as operating conditions change.

The offset calibration correction uses the input offset voltage trim registers (see OFS0 to OFS5) to correct the offset and therefore must not be written by the user when offset calibration is used. The user can read the calibrated values by reading the offset trim registers after calibration is completed and then use these values in the future to overwrite the factory trim values. Only read the values when FG_DONE is read as 1 when using foreground offset calibration (CAL_OS = 1) and do not read the values when using background offset calibration (CAL_BGOS = 1). Setting CAL_OS to 1 and CAL_BG to 1 performs an offset calibration of all six cores during the foreground calibration process.

Some systems, such as pulsed input systems, may purposefully apply a large external DC offset to the analog inputs to maximize the dynamic range for uni-polar signals. Standard offset calibration does not work for these systems because of the applied DC offset. These systems can instead set OSREF to use the spare ADC as the offset reference and then calibrate the main ADC cores to match the spare offset. This allows seamless offset transitions during background calibration swapping.

### 8.4.4.12 Trimming

Table 8-55 lists the parameters that can be trimmed and the associated registers.
Table 8-55. Trim Register Descriptions

| TRIM PARAMETER | TRIM REGISTER | NOTES |
| :---: | :---: | :---: |
| Band-gap reference | BG_TRIM | Measurement on BG output pin. |
| Input termination resistance | RTRIM_x, <br> where $\mathrm{x}=\mathrm{A}$ for $\operatorname{INA} \pm, \mathrm{B}$ for $\operatorname{INB} \pm$, etc. | The device must be powered on with a clock applied. The registers corresponding to the unused inputs for dual and single channel devices the have no affect. |
| Input offset voltage | OFSxy, <br> where $\mathrm{x}=\mathrm{ADC}$ core ( $0,1,2,3,4$, or 5 ) and $y=A$ for INA $\pm$, B for INB $\pm$, etc. or omitted (for ADC cores 0, 1, 4 and 5) | A different trim value is allowed for each ADC core ( $0,1,2,3,4$ or 5 ) to allow more consistent offset performance in background calibration mode. Use CAL_OS with CAL_BG $=1$ to get the trim values from these registers. The registers corresponding to the unused inputs for dual and single channel devices the have no affect. |
| Analog input gain | GAINxy, <br> where $\mathrm{x}=\mathrm{ADC}$ core ( $0,1,2,3,4$, or 5 ) and $y=A$ for INA $\pm$, B for INB $\pm$, etc. or omitted (for ADC cores $0,1,4$ and 5) | Use this trim to match the gain for each ADC core. These registers are not affected by the calibration process. The registers corresponding to the unused inputs for dual and single channel devices the have no affect. |
| Full-scale input voltage | FS_RANGE | Full-scale input voltage adjustment that applies to all inputs. Use GAINxy to match the gain for each input. |

### 8.5 Programming

### 8.5.1 Using the Serial Interface

The serial interface is accessed using the following four pins: serial clock (SCLK), serial data in (SDI), serial data out (SDO), and serial interface chip-select (SCS). Register access is enabled through the SCS pin.

### 8.5.2 $\overline{\text { SCS }}$

This signal must be asserted low to access a register through the serial interface. Setup and hold times with respect to the SCLK must be observed.

### 8.5.3 SCLK

Serial data input is accepted at the rising edge of this signal. SCLK has no minimum frequency requirement.

### 8.5.4 SDI

Each register access requires a specific 24 -bit pattern at this input. This pattern consists of a read-and-write (R/W) bit, register address, and register value. The data are shifted in MSB first and multi-byte registers are always in little-endian format (least significant byte stored at the lowest address). Setup and hold times with respect to the SCLK must be observed (see the Timing Requirements table).

### 8.5.5 SDO

The SDO signal provides the output data requested by a read command. This output is high impedance during write bus cycles and during the read bit and register address portion of read bus cycles.

As shown in Serial Interface Protocol: Single Read/Write, each register access consists of 24 bits. The first bit is high for a read and low for a write.

The next 15 bits are the address of the register that is to be written to. During write operations, the last eight bits are the data written to the addressed register. During read operations, the last eight bits on SDI are ignored and, during this time, the SDO outputs the data from the addressed register. Serial Interface Protocol: Single Read/Write shows the serial protocol details.


Figure 8-18. Serial Interface Protocol: Single Read/Write

### 8.5.6 Streaming Mode

The serial interface supports streaming reads and writes. In this mode, the initial 24 bits of the transaction specifics the access type, register address, and data value as normal. Additional clock cycles of write or read data are immediately transferred, as long as the SCS input is maintained in the asserted (logic low) state. The register address auto increments (default) or decrements for each subsequent 8-bit transfer of the streaming transaction. ASCEND controls whether the address value ascends (increments) or descends (decrements). Streaming mode can be disabled by setting the ADDR_HOLD bit. Figure 8-19 shows the streaming mode transaction details.


Figure 8-19. Serial Interface Protocol: Streaming Read/Write
See the SPI_Register_Map Registers section for detailed information regarding the registers

## Note

The serial interface must not be accessed during ADC calibration. Accessing the serial interface during this time impairs the performance of the device until the device is calibrated correctly. Writing or reading the serial registers also reduces dynamic ADC performance for the duration of the register access times.

### 8.6 SPI_Register_Map Registers

Table 8-56 lists the SPI_Register_Map registers. All register offset addresses not listed in Table 8-56 should be considered as reserved locations and the register contents should not be modified.

Table 8-56. SPI_REGISTER_MAP Registers

| Address | Acronym | Register Name | Section |
| :---: | :---: | :---: | :---: |
| 0x0 | CONFIG_A | Configuration A (default: 0x30) | Section 8.6.1 |
| 0x2 | DEVICE_CONFIG | Device Configuration (default: 0x00) | Section 8.6.2 |
| 0xC | VENDOR_ID | Vendor Identification (Default $=0 \times 0451$ ) | Section 8.6.3 |
| 0x10 | USR0 | User SPI Configuration (Default: 0x00) | Section 8.6.4 |
| 0x29 | CLK_CTRLO | Clock Control 0 (default: 0x80) | Section 8.6.5 |
| $0 \times 2 \mathrm{~A}$ | CLK_CTRL1 | Clock Control 1 (default: 0x00) | Section 8.6.6 |
| $0 \times 2 \mathrm{~B}$ | CLK_CTRL2 | Clock Control 2 (default: 0x10) | Section 8.6.7 |
| $0 \times 2 \mathrm{C}$ | SYSREF_POS | SYSREF Capture Position (read-only status) | Section 8.6.8 |
| 0x30 | FS_RANGE | FS_RANGE (default: 0xA000) | Section 8.6.9 |
| $0 \times 37$ | LOW_POWER1 | Low Power Mode 1 (default: 0x4B) | Section 8.6.10 |
| 0x3B | TMSTP_CTRL | TIMESTAMP (TMSTP) Control (default: 0x00) | Section 8.6.11 |
| $0 \times 3 \mathrm{C}$ | PLLREFO_CTRL | PLL Reference Output Control (default: 0x01) | Section 8.6.12 |
| 0x3D | CPLL_FBDIV1 | C-PLL Feedback Divider V and P (default: 0x00) | Section 8.6.13 |
| $0 \times 3 \mathrm{E}$ | CPLL_FBDIV2 | C-PLL Feedback Divider N (default: 0x20) | Section 8.6.14 |
| 0x3F | CPLL_VCOCTRL1 | C-PLL Feedback Divider N (default: 0x4F) | Section 8.6.15 |
| 0x48 | SER_PE | Serializer Pre-Emphasis Control (default: 0x00) | Section 8.6.16 |
| 0x57 | TRIGOUT_CTRL | TRIGOUT Output Control (default: 0x00) | Section 8.6.17 |
| 0x58 | CPLL_OVR | C-PLL Pin Override (default: $0 \times 00$ ) | Section 8.6.18 |
| $0 \times 59$ | VCO_FREQ_TRIM | C-PLL VCO Frequency Trim (default: undefined) | Section 8.6.19 |
| $0 \times 5 \mathrm{C}$ | CPLL_RESET | C-PLL / VCO Calibration Reset (default: 0x00) | Section 8.6.20 |
| 0x5D | VCO_CAL_CTRL | VCO Calibration Control (default: 0x40) | Section 8.6.21 |
| $0 \times 5 \mathrm{E}$ | VCO_CAL_STATUS | VCO Calibration Status (read-only) (default: undefined) | Section 8.6.22 |
| $0 \times 61$ | CAL_EN | Calibration Enable (Default: 0x01) | Section 8.6.23 |
| 0x62 | CAL_CFG0 | Calibration Configuration 0 (Default: 0x01) | Section 8.6.24 |
| 0x65 | CAL_CFG1 | Calibration Configuration 1 (Default: 0x01) | Section 8.6.25 |
| $0 \times 68$ | CAL_AVG | Calibration Averaging (default: 0x61) | Section 8.6.26 |
| $0 \times 6 \mathrm{~A}$ | CAL_STATUS | Calibration Status (default: undefined) (read-only) | Section 8.6.27 |
| $0 \times 6 \mathrm{~B}$ | CAL_PIN_CFG | Calibration Pin Configuration (default: 0x00) | Section 8.6.28 |
| $0 \times 6 \mathrm{C}$ | CAL_SOFT_TRIG | Calibration Software Trigger (default: 0x01) | Section 8.6.29 |
| $0 \times 6 \mathrm{E}$ | CAL_LP | Low-Power Background Calibration (default: 0x88) | Section 8.6.30 |
| $0 \times 7 \mathrm{~A}$ | GAIN_TRIM | Gain DAC Trim (default from Fuse ROM) | Section 8.6.31 |
| 0x7C | BG_TRIM | Band-Gap Trim (default from Fuse ROM) | Section 8.6.32 |
| 0x7E | RTRIM_A | Resistor Trim for INA (default from Fuse ROM) | Section 8.6.33 |
| 0x7F | RTRIM_B | Resistor Trim for INB (default from Fuse ROM) | Section 8.6.34 |
| 0x80 | RTRIM_C | Resistor Trim for INC (default from Fuse ROM) | Section 8.6.35 |
| 0x81 | RTRIM_D | Resistor Trim for IND (default from Fuse ROM) | Section 8.6.36 |
| 0x9A | ADC_SRC_DLY | ADC Source Delay for Calibration | Section 8.6.37 |
| $0 \times 9 \mathrm{~B}$ | MUX_SEL_DLY | MUX selection Delay for Calibration | Section 8.6.38 |
| 0x9D | ADC_DITH | ADC Dither Control (default from Fuse ROM) | Section 8.6.39 |
| 0x160 | LSB_CTRL | LSB Control Bit Output (default: 0x00) | Section 8.6.40 |
| 0x200 | JESD_EN | JESD204C Subsystem Enable (default: 0x01) | Section 8.6.41 |
| 0x201 | JMODE | JESD204C Mode (default: 0x00) | Section 8.6.42 |

Table 8-56. SPI_REGISTER_MAP Registers (continued)

| Address | Acronym | Register Name | Section |
| :---: | :---: | :---: | :---: |
| $0 \times 202$ | KM1 | JESD204C K Parameter (minus 1) (default: 0x1F) | Section 8.6.43 |
| 0x203 | JSYNC_N | JESD204C Manual Sync Request (default: 0x01) | Section 8.6.44 |
| 0x204 | JCTRL | JESD204C Control (default: 0x03) | Section 8.6.45 |
| 0x205 | JTEST | JESD204C Test Control (default: 0x00) | Section 8.6.46 |
| 0x206 | DID | JESD204C DID Parameter (default: 0x00) | Section 8.6.47 |
| 0x207 | FCHAR | JESD204C Frame Character (default: 0x00) | Section 8.6.48 |
| 0x208 | JESD_STATUS | JESD204C / System Status Register | Section 8.6.49 |
| 0x209 | CH_EN | JESD204C Channel Enable (default: 0x03) | Section 8.6.50 |
| 0x20F | SHMODE | JESD204C Sync Word Mode (default: 0x00) | Section 8.6.51 |
| $0 \times 210$ | SYNC_THRESH | JESD204C SYNC~ Threshold (default: 0x03) | Section 8.6.52 |
| 0x211 | OVR_TH | Over-range Threshold (default: 0xF2) | Section 8.6.53 |
| $0 \times 213$ | OVR_CFG | Over-range Enable / Hold Off (default: 0x07) | Section 8.6.54 |
| 0x270 | INIT_STATUS | Initialization Status (read-only) | Section 8.6.55 |
| $0 \times 29 \mathrm{~A}$ | LOW_POWER2 | Low Power Mode 2 (default: 0x0F) | Section 8.6.56 |
| 0x29B | LOW_POWER3 | Low Power Mode 3 (default: 0x04) | Section 8.6.57 |
| $0 \times 29 \mathrm{C}$ | LOW_POWER4 | Low Power Mode 4 (default: 0x1B) | Section 8.6.58 |
| 0x2C0 | ALARM | Alarm Interrupt (read-only) | Section 8.6.59 |
| $0 \times 2 \mathrm{C} 1$ | ALM_STATUS | Alarm Status (default: 0x3F, write to clear) | Section 8.6.60 |
| 0x2C2 | ALM_MASK | Alarm Mask Register (default: 0x3F) | Section 8.6.61 |
| 0x2C4 | FIFO_LANE_ALM | FIFO Overflow/Underflow Alarm (default: 0xFF) | Section 8.6.62 |
| 0x330 | OFS0 | Offset Adjustment for ADC0 (default from Fuse ROM) | Section 8.6.63 |
| $0 \times 332$ | OFS1 | Offset Adjustment for ADC1 (default from Fuse ROM) | Section 8.6.64 |
| 0x334 | OFS2A | Offset Adjustment for ADC2 (INA $\pm$ ) (default from Fuse ROM) | Section 8.6.65 |
| 0x336 | OFS2B | Offset Adjustment for ADC2 (INB $\pm$ ) (default from Fuse ROM) | Section 8.6.66 |
| 0x338 | OFS3C | Offset Adjustment for ADC3 (INC $\pm$ ) (default from Fuse ROM) | Section 8.6.67 |
| $0 \times 33 \mathrm{~A}$ | OFS3D | Offset Adjustment for ADC3 (IND $\pm$ ) (default from Fuse ROM) | Section 8.6.68 |
| 0x33C | OFS4 | Offset Adjustment for ADC4 (default from Fuse ROM) | Section 8.6.69 |
| 0x33E | OFS5 | Offset Adjustment for ADC5 (default from Fuse ROM) | Section 8.6.70 |
| 0x360 | GAIN0 | Fine Gain Adjust for ADC0 (default from Fuse ROM) | Section 8.6.71 |
| 0x361 | GAIN1 | Fine Gain Adjust for ADC1 (default from Fuse ROM) | Section 8.6.72 |
| $0 \times 362$ | GAIN2A | Fine Gain Adjust for ADC2 (INA $\pm$ ) (default from Fuse ROM) | Section 8.6.73 |
| 0x363 | GAIN2B | Fine Gain Adjust for ADC2 (INB $\pm$ ) (default from Fuse ROM) | Section 8.6.74 |
| 0x364 | GAIN3C | Fine Gain Adjust for ADC3 (INC $\pm$ ) (default from Fuse ROM) | Section 8.6.75 |
| 0x365 | GAIN3D | Fine Gain Adjust for ADC3 (IND $\pm$ ) (default from Fuse ROM) | Section 8.6.76 |
| 0x366 | GAIN4 | Fine Gain Adjust for ADC4 (default from Fuse ROM) | Section 8.6.77 |
| 0x367 | GAIN5 | Fine Gain Adjust for ADC5 (default from Fuse ROM) | Section 8.6.78 |

Complex bit access types are encoded to fit into small table cells. Table 8-57 shows the codes that are used for access types in this section.

Table 8-57. SPI_Register_Map Access Type Codes

| Access Type | Code |  | Description |
| :---: | :---: | :---: | :---: |
| Read Type |  |  |  |
| R | R |  | Read |
| Write Type |  |  |  |
| W |  |  | W |

Table 8-57. SPI_Register_Map Access Type Codes (continued)

| Access Type | Code | Description |
| :---: | :---: | :---: |
| Reset or Default Value |  |  |
| -n |  | Value after reset or the default value |
| Register Array Variables |  |  |
| i,j,k,l,m,n |  | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. |
| y |  | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. |

### 8.6.1 CONFIG_A Register (Address = 0x0) [reset = 0x30]

CONFIG_A is shown in Figure 8-20 and described in Table 8-58.
Return to the Table 8-56.
Configuration A (default: 0x30)
Figure 8-20. CONFIG_A Register

| 7 | 6 | 5 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SOFT_RESET | RESERVED | ASCEND | SDO_ACTIVE |  | RESERVED |
| R/W-0x0 | R/W-0x0 | R/W-0x1 | R-0x1 | R/W-0x0 |  |

Table 8-58. CONFIG_A Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | SOFT_RESET | R/W | $0 \times 0$ | Setting this bit causes a full reset of the chip and all SPI registers <br> (including CONFIG_A). This bit is self-clearing. After writing this bit, <br> the part may take up to 750ns to reset. During this time, do not <br> perform any SPI transactions. |
| 6 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 5 | ASCEND | R/W | $0 \times 1$ | 0 : Address is decremented during streaming reads/writes <br> $1:$ Address is incremented during streaming reads/writes (default) |
| 4 | SDO_ACTIVE | R | $0 \times 1$ | Always returns 1. Always use SDO for SPI reads. <br> No SDIO mode supported. |
| $3: 0$ | RESERVED | R/W | $0 \times 0$ |  |

### 8.6.2 DEVICE_CONFIG Register (Address = 0x2) [reset = 0x00]

DEVICE_CONFIG is shown in Figure 8-21 and described in Table 8-59.
Return to the Table 8-56.
Device Configuration (default: 0x00)
Figure 8-21. DEVICE_CONFIG Register

| 7 | 6 | 5 | 3 | 2 | 1 |
| :---: | :---: | :---: | ---: | ---: | :---: |
|  | RESERVED |  | 0 |  |  |

Figure 8-21. DEVICE_CONFIG Register (continued)

Table 8-59. DEVICE_CONFIG Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 2$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $1: 0$ | MODE | R/W | $0 \times 0$ | $0:$ Normal operation (default) <br> $1:$ Reserved <br> $2:$ Reserved <br> $3:$ Power down (full device) |

### 8.6.3 VENDOR_ID Register (Address = 0xC) [reset = 0x0]

VENDOR_ID is shown in Figure 8-22 and described in Table 8-60.
Return to the Table 8-56.
Vendor Identification (Default $=0 \times 0451$ )
Figure 8-22. VENDOR_ID Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VENDOR_ID |  |  |  |  |  |  |  |
| R-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| VENDOR_ID |  |  |  |  |  |  |  |
| R-0x0 |  |  |  |  |  |  |  |

Table 8-60. VENDOR_ID Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $15: 0$ | VENDOR_ID | R | $0 \times 0$ | Always returns 0x0451 (Vendor ID for Texas Instruments) |

### 8.6.4 USR0 Register (Address $=0 \times 10$ ) [reset $=0 \times 00]$

USRO is shown in Figure 8-23 and described in Table 8-61.
Return to the Table 8-56.
User SPI Configuration (Default: 0x00)
Figure 8-23. USRO Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-61. USRO Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | ADDR_HOLD | R/W | $0 \times 0$ | $0:$ Use ASCEND register to select address ascend/descend mode <br> (default) <br> $1:$ Address stays constant throughout streaming operation; useful for <br> reading and writing calibration vector information at the CAL_DATA <br> register |

### 8.6.5 CLK_CTRLO Register (Address $=0 \times 29$ ) [reset $=0 \times 80$ ]

CLK_CTRLO is shown in Figure 8-24 and described in Table 8-62.
Return to the Table 8-56.
Clock Control 0 (default: 0x80)
Figure 8-24. CLK_CTRLO Register
$\left.\begin{array}{|c|c|c|c|ccc|}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-62. CLK_CTRLO Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 1$ | Must write default value. |
| 6 | SYSREF_PROC_EN | R/W | $0 \times 0$ | This bit enables the SYSREF processor, which allows the device <br> to process SYSREF events (default: disabled). SYSREF_RECV_EN <br> must be set before setting SYSREF_PROC_EN. |
| 5 | SYSREF_RECV_EN | R/W | $0 \times 0$ | Set this bit to enable the SYSREF receiver circuit (default: disabled) |
| 4 | SYSREF_ZOOM | R/W | $0 \times 0$ | Set this bit to zoom in the SYSREF windowing status and <br> delays (impacts SYSERF_POS and SYSREF_SEL). When set, <br> the delays used in the SYSREF windowing feature (reported in <br> the SYSREF_POS register) become smaller. Use SYSREF_ZOOM <br> for high clock rates, specifically when multiple SYSREF valid <br> windows are encountered in the SYSREF_POS register; see <br> the SYSREF Position Detector and Sampling Position Selection <br> (SYSREF Windowing) section. |
| $3: 0$ | SYSREF_SEL | R/W | $0 \times 0$ | Set this field to select which SYSREF delay to use. Set this field <br> based on the results returned by SYSREF_POS; see the SYSREF <br> Position Detector and Sampling Position Selection (SYSREF <br> Windowing) section. |

### 8.6.6 CLK_CTRL1 Register (Address = 0x2A) [reset = 0x00]

CLK_CTRL1 is shown in Figure 8-25 and described in Table 8-63.
Return to the Table 8-56.
Clock Control 1 (default: 0x00)
Figure 8-25. CLK_CTRL1 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  |  | DEVCLK_LVPE <br> CL_EN | SYSREF_LVPE <br> CL_EN | SYSREF_INVE <br> RTED |
|  | R/W-0x0 |  |  | R/W-0x0 | R/W-0x0 | R/W-0x0 |

Table 8-63. CLK_CTRL1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 2 | DEVCLK_LVPECL_EN | R/W | $0 \times 0$ | Activate low voltage PECL mode for DEVCLK. The internal <br> termination for each input pin (CLK+ and CLK_) becomes a 50- $\Omega$ <br> resistor to ground. There is no input common-mode self-biasing for <br> CLK $\pm$ when DEVCLK_LVPECL_EN is set to 1. |
| 1 | SYSREF_LVPECL_EN | R/W | $0 \times 0$ | Activate low voltage PECL mode for SYSREF. The internal <br> termination for each input pin (SYSREF+ and SYSREF-) becomes a <br> $50-\Omega$ resistor to ground. There is no input common-mode self-biasing <br> for SYSREF $\pm$ when SYSREF_LVPECL_EN is set to 1. |

Table 8-63. CLK_CTRL1 Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :--- | :--- |
| 0 | SYSREF_INVERTED | R/W | $0 \times 0$ | This bit inverts the SYSREF signal used for alignment. |

### 8.6.7 CLK_CTRL2 Register (Address = 0x2B) [reset = 0x10]

CLK_CTRL2 is shown in Figure 8-26 and described in Table 8-64.
Return to the Table 8-56.
Clock Control 1 (default: 0x10)
Figure 8-26. CLK_CTRL2 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  |  | VA11Q_NOISE <br> SUPPR_EN | RESERVED | VCLK11_NOIS <br> ESUPPR_EN |
|  | R/W-0x1 |  |  | R/W-0x0 | R/W-0x0 | R/W-0x0 |

Table 8-64. CLK_CTRL2 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 2 | VA11Q_NOISESUPPR_E <br> N | R/W | $0 \times 0$ | When set, noise on VA11Q is suppressed while drawing ~ 20mA <br> of current. This will reduce sampling jitter and reduce the reference <br> clock spur in C-PLL modes and SYSREF spurs. |
| 1 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | VCLK11_NOISESUPPR_ <br> EN | R/W | $0 \times 0$ | When set, noise on VCLK11 is suppressed while drawing ~ 20mA <br> of current. This will reduce sampling jitter and reduce the reference <br> clock spur in C-PLL modes and SYSREF spurs. |

### 8.6.8 SYSREF_POS Register (Address = 0x2C) [reset = 0x0]

SYSREF_POS is shown in Figure 8-27 and described in Table 8-65.
Return to the Table 8-56.
SYSREF Capture Position (read-only status)
Figure 8-27. SYSREF_POS Register

| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYSREF_POS |  |  |  |  |  |  |  |
| R-0x0 |  |  |  |  |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| SYSREF_POS |  |  |  |  |  |  |  |
| R-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| SYSREF_POS |  |  |  |  |  |  |  |
| R-0x0 |  |  |  |  |  |  |  |

Table 8-65. SYSREF_POS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $23: 0$ | SYSREF_POS | R | $0 \times 0$ | Returns a 24-bit status value that indicates the position of <br> the SYSREF edge with respect to CLK $\pm$. Use this to program <br> SYSREF_SEL. |

FS_RANGE is shown in Figure 8-28 and described in Table 8-66.
Return to the Table 8-56.
FS_RANGE (default: 0xA000)
Figure 8-28. FS_RANGE Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FS_RANGE |  |  |  |  |  |  |  |
| R/W-0xA000 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| FS_RANGE |  |  |  |  |  |  |  |
| R/W-0xA000 |  |  |  |  |  |  |  |

Table 8-66. FS_RANGE Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :--- | :--- |
| $15: 0$ | FS_RANGE | R/W | $0 \times A 000$ | These bits enable adjustment of the analog full-scale range for all <br> channels. <br> (x0000: Settings below 0x2000 result in degraded performance <br> 0x2000: $500 \mathrm{mVPP}-$ Recommended minimum setting <br> 0xA000: 800 mVPP (default) <br> 0xFFFF: $1000 \mathrm{mVPP}-$ Maximum setting, highest SNR |

### 8.6.10 LOW_POWER1 Register (Address $=0 \times 37$ ) [reset $=0 \times 4 \mathrm{~B}$ ]

LOW_POWER1 is shown in Figure 8-29 and described in Table 8-67.
Return to the Table 8-56.
Low Power Mode 1 (default: 0x4B)
Figure 8-29. LOW_POWER1 Register

| 7 | 6 | 5 | 4 | 3 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |

Table 8-67. LOW_POWER1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :---: | :--- |
| $7: 0$ | LOW_POW_MODE1 | R/W | 0x4B | Set this register along with LOW_POWER2, LOW_POWER3 and <br> LOW_POWER4 to enable Low Power Mode. All registers must <br> be set together. Calibration must be performed after changing the <br> operating mode: <br> 0x46 : Low Power Mode (only valid when sampling rate is less than <br> or equal to 1 GSPS) <br> 0x4B : High Performance Mode (default) <br> All other values are RESERVED <br> Note: Must set CAL_EN to 0 and JESD_EN to 0 before changing this <br> register. |

### 8.6.11 TMSTP_CTRL Register (Address = 0x3B) [reset = 0x00]

TMSTP_CTRL is shown in Figure 8-30 and described in Table 8-68.
Return to the Table 8-56.
TIMESTAMP (TMSTP) Control (default: 0x00)

Texas
INSTRUMENTS

Figure 8-30. TMSTP_CTRL Register

| 7 | 6 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  |  | TMSTP_LVPEC <br> L_EN | TMSTP_RECV <br> _EN |  |
|  | R/W-0x0 |  |  | R/W-0x0 | R/W-0x0 |  |

Table 8-68. TMSTP_CTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 2$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 1 | TMSTP_LVPECL_EN | R/W | $0 \times 0$ | When set, activates the low voltage PECL mode for the differential <br> TMSTP $\pm$ input. The internal termination for each input pin (TMSTP+ <br> and TMSTP-) becomes a 50- $\Omega$ resistor to ground. There is no input <br> common-mode self-biasing for TMSTP $\pm$ when TMSTP_LVPECL_EN <br> is set to 1. |
| 0 | TMSTP_RECV_EN | R/W | $0 \times 0$ | Enables the differential differential TMSTP $\pm$ input. |

### 8.6.12 PLLREFO_CTRL Register (Address = 0x3C) [reset = 0x01]

PLLREFO_CTRL is shown in Figure 8-31 and described in Table 8-69.
Return to the Table 8-56.
PLL Reference Output Control (default: 0x01)
Figure 8-31. PLLREFO_CTRL Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-69. PLLREFO_CTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | PLLREFO_EN | R/W | $0 \times 1$ | When set the reference clock output (PLLREFO $\pm$ ) is enabled <br> whenever the PLL is enabled (PLL_EN $=1)$. This bit defaults to 1 to <br> cause PLLREFO to enable automatically without SPI writes since <br> PLLREFO $\pm$ may be used to derive the SPI clock. |

### 8.6.13 CPLL_FBDIV1 Register (Address = 0x3D) [reset = 0x00]

CPLL_FBDIV1 is shown in Figure 8-32 and described in Table 8-70.
Return to the Table 8-56.
C-PLL Feedback Divider V and P (default: 0x00)
Figure 8-32. CPLL_FBDIV1 Register

| 7 | 6 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | PLL_P_DIV | 0 |  |
|  | R/W-0x0 | R/W-0x0 | R/W-DIV |  |

Table 8-70. CPLL_FBDIV1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 4$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |

Table 8-70. CPLL_FBDIV1 Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 3:2 | PLL_P_DIV | R/W | $0 \times 0$ | Controls the second feedback divider of C-PLL. The output of this divider is the sampling clock. Set CPLL_RESET=1 before changing PLL_P_DIV. <br> 0 : divide-by-1 (default) <br> 1 : divide-by-2 <br> 2 : divide-by-4 <br> 3 : RESERVED |
| 1:0 | PLL_V_DIV | R/W | 0x0 | Controls the first feedback divider of C-PLL. The output of this divider feeds the P divider. Set CPLL_RESET=1 before changing PLL_V_DIV. <br> 0 : divide-by-5 (default) <br> 1 : divide-by-4 <br> 2 : divide-by-3 <br> 3 : RESERVED |

### 8.6.14 CPLL_FBDIV2 Register (Address $=0 \times 3 \mathrm{E}$ ) [reset $=0 \times 20$ ]

CPLL_FBDIV2 is shown in Figure 8-33 and described in Table 8-71.
Return to the Table 8-56.
C-PLL Feedback Divider N (default: 0x20)
Figure 8-33. CPLL_FBDIV2 Register

| 7 | 6 | 5 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-71. CPLL_FBDIV2 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 6$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $5: 0$ | PLL_N_DIV | R/W | $0 \times 20$ | Controls the third feedback divider of C-PLL (default is divide- <br> by-32). This divider divides the sampling clock to generate the PFD <br> feedback clock. The value of PLL_N_DIV is the divider value. Values <br> from 1 to 63 are supported. Set CPLL_RESET=1 before changing <br> PLL_N_DIV. |

### 8.6.15 CPLL_VCOCTRL1 Register (Address $=0 \times 3 F$ ) [reset $=0 \times 4 F$, recommended $0 \times 4 \mathrm{~A}$ ]

CPLL_VCOCTRL1 is shown in Figure 8-34 and described in Table 8-72.
Return to the Table 8-56.
C-PLL Feedback Divider N (default: 0x4F)
Figure 8-34. CPLL_VCOCTRL1 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-72. CPLL_VCOCTRL1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $6: 0$ | VCO_BIAS | R/W | $0 \times 4 \mathrm{~F}$ | Sets the bias levels for the C-PLL VCO. Write 0x4A to this field when <br> using the C-PLL. Do not use the default value of 0x4F. |

### 8.6.16 SER_PE Register (Address $=0 \times 48$ ) [reset $=0 \times 00$ ]

SER_PE is shown in Figure 8-35 and described in Table 8-73.
Return to the Table 8-56.
Serializer Pre-Emphasis Control (default: 0x00)
Figure 8-35. SER_PE Register

| 7 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | SER_PE |  |  |  |
| R/W-0×0 |  | R/W-0x0 |  |  |  |

Table 8-73. SER_PE Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :--- | :---: | :--- |
| $7: 4$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $3: 0$ | SER_PE | R/W | $0 \times 0$ | Sets the pre-emphasis for the SerDes output lanes. Pre-emphasis <br> can be used to compensate for the high-frequency loss of the PCB <br> trace. This is a global setting that affects all lanes (D[7:0] $\pm$ ). |

### 8.6.17 TRIGOUT_CTRL Register (Address $=0 \times 57$ ) [reset $=0 \times 00$ ]

TRIGOUT_CTRL is shown in Figure 8-36 and described in Table 8-74.
Return to the Table 8-56.
TRIGOUT Output Control (default: 0x00)
Figure 8-36. TRIGOUT_CTRL Register

| 7 | 6 | 5 | 4 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TRIGOUT_EN |  | RESERVED | TRIGOUT |  |  |
| R/W-0x0 | R/W-0x0 | R/W-0x0 |  |  |  |

Table 8-74. TRIGOUT_CTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7 | TRIGOUT_EN | R/W | $0 \times 0$ | 0 : TRIGOUT $\pm$ output buffer/divider is disabled. <br> 1 : TRIGOUT $\pm$ output buffer/divider is enabled. <br> The RXCLK output can be used to provide a reference clock for the JESD204C receiver. Use the TRIGOUT_MODE field to adjust the output mode. |
| 6:3 | RESERVED | R/W | 0x0 | Must write default value. |
| 2:0 | TRIGOUT | R/W | 0x0 | Set the mode for the TRIGOUT $\pm$ output. <br> $0: 16$ Ul clock (RX_DIV = 16) <br> $1: 32$ Ul clock (RX_DIV $=32$ ) <br> 2 : 64 Ul clock (RX_DIV $=64$ ) <br> 3 : Resampled timestamp from TMSTP $\pm$ <br> 4-7 : RESERVED <br> Note 1: Only change TRIGOUT_MODE when TRIGOUT_EN=0. <br> Note 2: When TRIGOUT_MODE $\bar{E}$ is 2 or less, TRIGOUT $\pm$ is derived from the SerDes block. As a result, the TRIGOUT $\pm$ output is briefly disrupted any time the serializer is re-initialized. |

### 8.6.18 CPLL_OVR Register (Address $=0 \times 58$ ) [reset $=0 \times 00]$

CPLL_OVR is shown in Figure 8-37 and described in Table 8-75.
Return to the Table 8-56.

## C-PLL Pin Override (default: 0x00)

Figure 8-37. CPLL_OVR Register

| 7 | 6 | 5 | 4 | 3 | 2 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CPLL_OVR_EN | RESERVED | DIVREF_D_MODE | DIVREF_C_MODE | CPLLREF_SE_ <br> OVR_VALUE | CPLL_EN_OVR <br> _VALUE |  |
| R/W-0x0 | R/W-0x0 | R/W-0x0 | R/W-0x0 | R/W-0x0 | R/W-0x0 |  |

Table 8-75. CPLL_OVR Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7 | CPLL_OVR_EN | R/W | $0 \times 0$ | Set this bit to ignore the C-PLL configuration pins and use SPI registers instead. <br> 0 : Pin Mode : The C-PLL is controlled by chip pins (PLL_EN, PLLREF_SE, CLKCFG0, CLKCFG1) <br> 1 : SPI Mode : The C-PLL is controlled by SPI registers (CPLLREF_SE_OVR_VALUE, CPLL_EN_OVR_VALUE, DIVREF_C_MODE, DIVREF_D_MODE) |
| 6 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 5:4 | DIVREF_D_MODE | R/W | $0 \times 0$ | When CPLL_OVR_EN=1, this field sets the ORD output function. When CPLL_OVR_EN=0, this field has no effect (CLKCFG0 and CLKCFG1 controls ORD functionality). <br> 0 : Divided reference output is disabled. <br> 1 : Output C-PLL reference clock divided by 1 on ORD. <br> 2 : Output C-PLL reference clock divided by 2 on ORD. <br> 3 : Output C-PLL reference clock divided by 4 on ORD. <br> ${ }^{* *}$ Important Note: ORD cannot produce a clock unless ORC is also producing a clock). |
| 3:2 | DIVREF_C_MODE | R/W | 0x0 | When CPLL_OVR_EN=1, this field sets the ORC output function. When CPLL_OVR_EN=0, this field has no effect (CLKCFG0 and CLKCFG1 controls ORC functionality). <br> 0 : Divided reference output is disabled. <br> 1 : Output C-PLL reference clock divided by 1 on ORC. <br> 2 : Output C-PLL reference clock divided by 2 on ORC. <br> 3 : Output C-PLL reference clock divided by 4 on ORC. |
| 1 | $\begin{gathered} \text { CPLLREF_SE_OVR_VAL } \\ \text { UE } \end{gathered}$ | R/W | $0 \times 0$ | When CPLL_OVR_EN=1, this bit enables the single-ended C-PLL reference clock input (SE_CLK) when set to 1 instead of the PLLREF_SE pin. |
| 0 | CPLL_EN_OVR_VALUE | R/W | 0x0 | When CPLL_OVR_EN=1, this bit enables the C-PLL when set to 1 instead of the PLL_EN pin. |

### 8.6.19 VCO_FREQ_TRIM Register (Address = 0x59) [reset = 0x0]

VCO_FREQ_TRIM is shown in Figure 8-38 and described in Table 8-76.
Return to the Table 8-56.
C-PLL VCO Frequency Trim (default: undefined)
Figure 8-38. VCO_FREQ_TRIM Register

| 7 | 6 | 5 | 4 | 3 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  | VCO_FREQ_TRIM |  |  |
| R/W-0x0 |  | R/W-0x0 |  |  |  |

Table 8-76. VCO_FREQ_TRIM Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 0$ | Must write default value. |

Table 8-76. VCO_FREQ_TRIM Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 6:0 | VCO_FREQ_TRIM | R/W | $0 \times 0$ | Trims C-PLL VCO frequency. This field can be automatically set <br> by the VCO calibration routine (see VCO_CAL_EN). After VCO <br> calibration has been run the value can be read from this field and <br> reprogrammed after future power-up cycles. <br> If VCO calibration is running (VCO_CAL_EN=1 and <br> VCO_CAL_DONE=0), you should not read or write this register since <br> it will interfere with the calibration process. |

### 8.6.20 CPLL_RESET Register (Address = 0x5C) [reset = 0x00]

CPLL_RESET is shown in Figure 8-39 and described in Table 8-77.
Return to the Table 8-56.
C-PLL / VCO Calibration Reset (default: 0x00)
Figure 8-39. CPLL_RESET Register

| 7 | 6 | 5 | 4 | 3 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | CPLL_RESET |  |  |  |
|  | R/W-0x0 |  | R/W-0x0 |  |  |  |

Table 8-77. CPLL_RESET Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | CPLL_RESET | R/W | $0 \times 0$ | C-PLL / VCO calibration reset. Program CPLL_RESET=1 before <br> programming the C-PLL (PLL_P_DIV, PLL_V_DIV, PLL_N_DIV, <br> VCO_BIAS or VCO_CAL_CTRL). Program CPLL_RESET=0 after <br> programming is completed. |

### 8.6.21 VCO_CAL_CTRL Register (Address $=0 \times 5 \mathrm{D}$ ) [reset $=0 \times 40$ ]

VCO_CAL_CTRL is shown in Figure 8-40 and described in Table 8-78.
Return to the Table 8-56.
VCO Calibration Control (default: 0x40)
Figure 8-40. VCO_CAL_CTRL Register

| 7 | 6 | 5 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | VCO_CAL_STL | RESERVED | 1 |  |
| R/W-0x0 | R/W-0x4 | R/W-0x0 | R/W-0x0 |  |  |

Table 8-78. VCO_CAL_CTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $6: 4$ | VCO_CAL_STL | R/W | $0 \times 4$ | Program this field to adjust the settling time that the VCO calibration <br> engine gives to the C-PLL each time it changes the VCO frequency <br> trim (VCO_FREQ_TRIM). Larger numbers result in longer settling <br> times. |
| $3: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |

Table 8-78. VCO_CAL_CTRL Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :---: | :---: | :--- |
| 0 | VCO_CAL_EN | R/W | $0 \times 0$ | Set this bit to enable the VCO calibration engine. The calibration <br> commences once CPLL_RESET is programmed to 0. The calibration <br> will automatically tune VCO_FREQ_TRIM to center the VCO <br> frequency based on the reference frequency and PLL configuration. <br> Note: The VCO_CAL_CTRL register should only be changed when <br> CPLL_RESET=1. |

### 8.6.22 VCO_CAL_STATUS Register (Address $=0 \times 5 \mathrm{E}$ ) [reset $=0 \times 0$ ]

VCO_CAL_STATUS is shown in Figure 8-41 and described in Table 8-79.
Return to the Table 8-56.
VCO Calibration Status (read-only) (default: undefined)
Figure 8-41. VCO_CAL_STATUS Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  | $\underset{\text { VE }}{\substack{\text { VCO_CAL_DO } \\ \text { NE }}}$ |
| $\mathrm{R}-0 \times 0$ |  |  |  |  |  |  | R-0x0 |

Table 8-79. VCO_CAL_STATUS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R | $0 \times 0$ |  |
| 0 | VCO_CAL_DONE | R | $0 \times 0$ | This bit returns '1' once the VCO calibration engine has completed <br> calibration (or calibration was skipped because VCO_CAL_EN=0). <br> Once the calibration is completed, you can safely read or write the <br> VCO_FREQ_TRIM register (never write VCO_FREQ_TRIM during <br> calibration). |

### 8.6.23 CAL_EN Register (Address = 0x61) [reset = 0x01]

CAL_EN is shown in Figure 8-42 and described in Table 8-80.
Return to the Table 8-56.
Calibration Enable (Default: 0x01)
Figure 8-42. CAL_EN Register

| 7 | 6 | 5 | 4 | 3 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | CAL_EN |  |  |  |
|  | R/W-0x0 |  | R/W-0x1 |  |  |  |

Table 8-80. CAL_EN Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | CAL_EN | R/W | $0 \times 1$ | Calibration Enable. Set high to run calibration. Set low to hold <br> calibration in reset to program new calibration settings. Clearing <br> CAL_EN also resets the clock dividers that clock the digital block <br> and JESD204C interface. <br> Some calibration registers require clearing CAL_EN before making <br> any changes. All registers with this requirement contain a note in <br> their descriptions. After changing the registers, set CAL_EN to re-run <br> calibration with the new settings. Always set CAL_EN before setting <br> JESD_EN. Always clear JESD_EN before clearing CAL_EN. |

SBASAF6 - OCTOBER 2021

### 8.6.24 CAL_CFG0 Register (Address $=0 \times 62$ ) [reset $=0 \times 01$ ]

CAL_CFG0 is shown in Figure 8-43 and described in Table 8-81.
Return to the Table 8-56.
Calibration Configuration 0 (Default: 0x01)
Figure 8-43. CAL_CFG0 Register

| 7 | 6 | 5 | 4 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | CAL_BGOS | CAL_OS | CAL_BG | CAL_FG |  |
| R/W-0×0 | R/W-0×0 | R/W-0×0 | R/W-0x0 | R/W- $0 \times 1$ |  |  |

Table 8-81. CAL_CFG0 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 4$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 3 | CAL_BGOS | R/W | $0 \times 0$ | $0:$ Disable background offset calibration (default) <br> $1:$ Enable background offset calibration (requires CAL_BG to be <br> set). |
| 2 | CAL_OS | R/W | $0 \times 0$ | $0:$ Disable foreground offset calibration (default) <br> $1:$ Enable foreground offset calibration (requires CAL_FG to be set). |
| 1 | CAL_BG | R/W | $0 \times 0$ | $0:$ Disable background calibration (default) <br> $1:$ Enable background calibration |
| 0 | CAL_FG | R/W | $0 \times 1$ | $0:$ Reset calibration values, skip foreground calibration. <br> $1:$ Reset calibration values, then run foreground calibration (default). |

### 8.6.25 CAL_CFG1 Register (Address = 0x65) [reset = 0x01]

CAL_CFG1 is shown in Figure 8-44 and described in Table 8-82.
Return to the Table 8-56.
Calibration Configuration 1 (Default: 0x01)
Figure 8-44. CAL_CFG1 Register

| 7 | 6 | 5 | 4 | 2 |
| :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | 0 | 1 |  |
|  | R/W-0x0 | OSREF | RESERVED |  |
|  |  | R/W-0x0 | R/W-0x1 |  |

Table 8-82. CAL_CFG1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 2 | OSREF | R/W | $0 \times 0$ | Defines which reference is used for offset calibration: <br> $0:$ Use mid-code as the reference (calibrate to zero-offset). The <br> analog input signal must have no offset during offset calibration <br> (typically true if AC-coupled). <br> $1:$ Use the spare ADC output samples as the reference (calibrates <br> primary ADC offsets to match the spare ADC that stands in for <br> them). The analog input signal can have an offset (e.g. DC-coupled). <br> Only use this mode when CAL_BG=1. Setting OSREF=1 while <br> CAL_BG=0 will produce undefined results. |
| $1: 0$ | RESERVED | R/W | $0 \times 1$ | Must write default value. |

### 8.6.26 CAL_AVG Register (Address $=0 \times 68$ ) [reset $=0 \times 61$ ]

CAL_AVG is shown in Figure 8-45 and described in Table 8-83.
Return to the Table 8-56.

Figure 8-45. CAL_AVG Register

| 7 | 6 | 5 | 4 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED | OS_AVG | RESERVED | CAL_AVG |  |  |  |
| R/W-0x0 | R/W-0x6 | R/W-0x0 | R/W-0x1 |  |  |  |

Table 8-83. CAL_AVG Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $6: 4$ | OS_AVG | R/W | $0 \times 6$ | Select the amount of averaging used for the offset correction routine. <br> A larger number corresponds to more averaging. |
| 3 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $2: 0$ | CAL_AVG | R/W | $0 \times 1$ | Select the amount of averaging used for the linearity calibration <br> routine. A larger number corresponds to more averaging. |

### 8.6.27 CAL_STATUS Register (Address $=0 \times 6 A$ ) [reset $=0 \times 0$ ]

CAL_STATUS is shown in Figure 8-46 and described in Table 8-84.
Return to the Table 8-56.
Calibration Status (default: undefined) (read-only)
Figure 8-46. CAL_STATUS Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | CAL_STAT |  | CAL_STOPPE <br> $D$ | FG_DONE |  |
|  | R-0x0 |  | R-0x0 |  | $R-0 \times 0$ | R-0x0 |  |

Table 8-84. CAL_STATUS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R | $0 \times 0$ |  |
| $4: 2$ | CAL_STAT | R | $0 \times 0$ | Calibration status code |
| 1 | CAL_STOPPED | R | $0 \times 0$ | This bit returns a 1 when background calibration is successfully <br> stopped at the requested phase. This bit returns a 0 when calibration <br> starts operating again. If background calibration is disabled, this bit is <br> set when foreground calibration is completed or skipped. |
| 0 | FG_DONE | R | $0 \times 0$ | This bit is high to indicate that foreground calibration has completed <br> (or was skipped). |

### 8.6.28 CAL_PIN_CFG Register (Address $=0 \times 6 B$ ) [reset $=0 \times 00$ ]

CAL_PIN_CFG is shown in Figure 8-47 and described in Table 8-85.
Return to the Table 8-56.
Calibration Pin Configuration (default: 0x00)
Figure 8-47. CAL_PIN_CFG Register

| 7 | 6 | 5 | 4 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | CAL_STATUS_SEL | CAL_TRIG_EN |  |  |
|  | R/W-0×0 | R/W-0x0 | R/W-0x0 |  |  |

Table 8-85. CAL_PIN_CFG Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $2: 1$ | CAL_STATUS_SEL | R/W | $0 \times 0$ | $0:$ CALSTAT output matches FG_DONE. <br> $1:$ CASTAT output matches CAL_STOPPED. <br> $2:$ CALSTAT output matches ALARM. <br> $3:$ CALSTAT output is always low. |
| 0 | CAL_TRIG_EN | R/W | $0 \times 0$ | This bit selects the hardware or software trigger source. <br> $0:$ Use the CAL_SOFT_TRIG register for the calibration trigger. The <br> CALTRIG input is disabled (ignored). <br> $1:$ Use the CALTRIG input for the calibration trigger. The <br> CAL_SOFT_TRIG register is ignored. |

### 8.6.29 CAL_SOFT_TRIG Register (Address $=0 \times 6 \mathrm{C}$ ) [reset $=0 \times 01$ ]

CAL_SOFT_TRIG is shown in Figure 8-48 and described in Table 8-86.
Return to the Table 8-56.
Calibration Software Trigger (default: 0x01)
Figure 8-48. CAL_SOFT_TRIG Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | RESERVED |  | 0 |  |  |
|  |  | R/W-0x0 |  |  | CAL_SOFT_TR |  |

Table 8-86. CAL_SOFT_TRIG Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | CAL_SOFT_TRIG | R/W | $0 \times 1$ | CAL_SOFT_TRIG is a software bit to provide the functionality of the <br> CALTRIG input pin when there are no hardware resources to drive <br> CALTRIG. Program CAL_TRIG_EN=0 to use CAL_SOFT_TRIG for <br> the calibration trigger. <br> Note: If no calibration trigger is needed, leave CAL_TRIG_EN=0 and <br> CAL_SOFT_TRIG=1 (trigger set high). |

### 8.6.30 CAL_LP Register (Address $=0 \times 6 \mathrm{E}$ ) [reset $=0 \times 88$ ]

CAL_LP is shown in Figure 8-49 and described in Table 8-87.
Return to the Table 8-56.
Low-Power Background Calibration (default: 0x88)
Figure 8-49. CAL_LP Register

| 7 | 6 | 5 | 4 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LP_SLEEP_DLY | LP_WAKE_DLY | RESERVED | LP_TRIG | LP_EN |  |
| R/W-0x4 | R/W-0x1 | R/W-0x0 | R/W-0x0 | R/W-0x0 |  |  |

Table 8-87. CAL_LP Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7:5 | LP_SLEEP_DLY | R/W | $0 \times 4$ | These bits adjust how long an ADC sleeps before waking for calibration (only applies when LP_EN = 1 and LP_TRIG = 0). Values below 4 are not recommended because of limited overall power reduction benefits. ```0 : Sleep delay \(=1,152 \times\) tCLK 1: Sleep delay \(=4,194,432 \times\) tCLK 2: Sleep delay \(=33,554,560 \times\) tCLK 3: Sleep delay \(=268,435,584 \times\) tCLK 4: Sleep delay \(=2,147,483,776 \times\) tCLK (default, approximately 2.15 seconds with a \(1.0-\mathrm{GHz}\) clock) 5: Sleep delay \(=17,179,869,312 \times\) tCLK 6: Sleep delay \(=137,438,953,600 \times\) tCLK 7: Sleep delay \(=1,099,511,627,904 \times\) tCLK``` |
| 4:3 | LP_WAKE_DLY | R/W | 0x1 | These bits adjust how much time is provided for settling before calibrating an ADC after the ADC wakes up (only applies when LP_EN = 1). Values lower than 1 are not recommended because there is insufficient time for the core to stabilize before calibration begins. <br> 0: Wake delay $=1,152 \times$ tCLK <br> 1: Wake delay $=33,554,560 \times$ tCLK (default, approximately 34 ms with a $1.0-\mathrm{GHz}$ clock) <br> 2: Wake delay $=268,435,584 \times$ tCLK <br> 3: Wake delay $=2,147,483,776 \times$ tCLK |
| 2 | RESERVED | R/W | 0x0 | Must write default value. |
| 1 | LP_TRIG | R/W | $0 \times 0$ | 0 : ADC sleep duration is set by LP_SLEEP_DLY (autonomous mode). <br> 1 : ADCs sleep until awoken by a trigger. An ADC is awoken when the calibration trigger is low. The offline ADC is sleeping when the calibration trigger is high. |
| 0 | LP_EN | R/W | $0 \times 0$ | 0 : Disable low-power background calibration (default) <br> 1 : Enable low-power background calibration (only applies when CAL_BG=1). |

### 8.6.31 GAIN_TRIM Register (Address $=0 \times 7$ A) [reset $=0 \times 0$ ]

GAIN_TRIM is shown in Figure 8-50 and described in Table 8-88.
Return to the Table 8-56.
Gain DAC Trim (default from Fuse ROM)
Figure 8-50. GAIN_TRIM Register

| 7 | 6 | 5 | 4 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |
| GAIN_TRIM |  |  |  |  |  |  |

Table 8-88. GAIN_TRIM Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ | GAIN_TRIM | R/W | $0 \times 0$ | This register trims the gain of all ADC cores. FS_RANGE should be <br> used for full-scale range adjustment instead of GAIN_TRIM. |

### 8.6.32 BG_TRIM Register (Address $=0 \times 7 \mathrm{C}$ ) [reset $=0 \times 0$ ]

BG_TRIM is shown in Figure 8-51 and described in Table 8-89.
Return to the Table 8-56.
Band-Gap Trim (default from Fuse ROM)

Figure 8-51. BG_TRIM Register

| 7 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | BG_TRIM |  |  |  |
| R/W-0x0 |  | R/W-0x0 |  |  |  |

Table 8-89. BG_TRIM Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 4$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $3: 0$ | BG_TRIM | R/W | $0 \times 0$ | This register enables trimming of the internal band-gap reference. <br> After reset, the factory trimmed value can be read and adjusted as <br> required. |

8.6.33 RTRIM_A Register (Address $=0 \times 7 E$ ) [reset $=0 \times 0$ ]

RTRIM_A is shown in Figure 8-52 and described in Table 8-90.
Return to the Table 8-56.
Resistor Trim for INA (default from Fuse ROM)
Figure 8-52. RTRIM_A Register

| 7 | 6 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |
| RTRIM_A |  |  |  |  |  |  |

Table 8-90. RTRIM_A Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ | RTRIM_A | R/W | $0 \times 0$ | This register controls the INA $\pm$ ADC input termination trim. After <br> reset, the factory trimmed value can be read and adjusted as <br> required. |

### 8.6.34 RTRIM_B Register (Address $=0 \times 7 \mathrm{~F}$ ) [reset $=0 \times 0$ ]

RTRIM_B is shown in Figure 8-53 and described in Table 8-91.
Return to the Table 8-56.
Resistor Trim for INB (default from Fuse ROM)
Figure 8-53. RTRIM_B Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 8-91. RTRIM_B Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ |  | RTRIM_B | R/W | $0 \times 0$ | | This register controls the INB $\pm$ ADC input termination trim. After |
| :--- |
| reset, the factory trimmed value can be read and adjusted as |
| required. |

### 8.6.35 RTRIM_C Register (Address $=0 \times 80$ ) [reset $=0 \times 0$ ]

RTRIM_C is shown in Figure 8-54 and described in Table 8-92.
Return to the Table 8-56.

INSTRUMENTS

Resistor Trim for INC (default from Fuse ROM)
Figure 8-54. RTRIM_C Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-92. RTRIM_C Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ | RTRIM_C | R/W | $0 \times 0$ | This register controls the INC $\pm$ ADC input termination trim. After <br> reset, the factory trimmed value can be read and adjusted as <br> required. |

### 8.6.36 RTRIM_D Register (Address = 0x81) [reset = 0x0]

RTRIM_D is shown in Figure 8-55 and described in Table 8-93.
Return to the Table 8-56.
Resistor Trim for IND (default from Fuse ROM)
Figure 8-55. RTRIM_D Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 8-93. RTRIM_D Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ |  | RTRIM_D | R/W | $0 \times 0$ | | This register controls the IND $\pm$ ADC input termination trim. After |
| :--- |
| reset, the factory trimmed value can be read and adjusted as |
| required. |

### 8.6.37 ADC Source Control Delay (Address = 0x9A) [reset = 0x08]

ADC_SRC_DLY is shown in AC_SRC_DLY Register and described in ADC_SRC_DLY Register Field Descriptions. Only change this register while CAL_EN is 0 .

Return to the Table 8-56.
ADC Dither Control (default from Fuse ROM)
Figure 8-56. ADC_SRC_DLY Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-94. ADC_SRC_DLY Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :--- | :--- | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |

Table 8-94. ADC_SRC_DLY Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :--- | :--- |
| $4: 0$ | ADC_SRC_DLY | R/W | $0 \times 08$ | Adjusts how long two ADCs will sample the same input at the same <br> clock phase during background ADC swaps. <br> The default value is appropriate for all ADCCLK frequencies. If using <br> a reduced ADCCLK frequency, ADC_SRC_DLY can be set to 7 <br> to reduce the glitch duration during fast background ADC swaps, <br> however there is a greater risk of having a large glitch amplitude. <br> Two ADCs will sample the same input for 4+2*ADC_SRC_DLY <br> ADCCLK cycles. <br> ADC_SRC_DLY can be programmed from 0 to 31. |

### 8.6.38 MUX Select Delay Register (Address $=0 \times 9 B$ ) [reset $=0 \times 07$ ]

MUX_SEL_DLY is shown in MUX_SEL_DLY Register and described in MUX_SEL_DLY Register Field Descriptions.

Return to the Table 8-56.
Figure 8-57. MUX_SEL_DLY Register
$\left.\begin{array}{|cc|ccccc|}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-95. MUX_SEL_DLY Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | MUX_SEL_DLY | R/W | $0 \times 07$ | Adjusts the delay added to the internal mux selection signal. This <br> signal controls multiplexors that steer ADC core output data into the <br> encoders. This delay only applies during background ADC swaps. <br> This delay needs to be tuned to swap between sample streams <br> during a small window of time when both sample streams are valid. <br> MUX_SEL_DLY can be programmed from 0 to 31. |

### 8.6.39 ADC_DITH Register (Address = 0x9D) [reset $=0 \times 0$ ]

ADC_DITH is shown in Figure 8-58 and described in Table 8-96.
Return to the Table 8-56.
ADC Dither Control (default from Fuse ROM)
Figure 8-58. ADC_DITH Register

| 7 | 6 | 5 | 4 | 3 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | ADC_DITH_ER <br> $R$ | ADC_DITH_AM <br> $P$ | ADC_DITH_EN |  |
|  | R/W-0x0 |  | R/W-0x0 | R/W-0x0 | R/W-0x0 |  |

Table 8-96. ADC_DITH Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |

Table 8-96. ADC_DITH Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 2 | ADC_DITH_ERR | R/W | $0 \times 0$ | Small rounding errors may occur when subtracting the dither signal. <br> The error can be chosen to either slightly degrade SNR or to slightly <br> increase the DC offset and FS/2 spur. In addition, the FS/4 spur will <br> also be increased slightly while in single channel mode. <br> $0:$ Rounding error degrades SNR <br> $1:$ Rounding error degrades DC offset, FS/2 spur and FS/4 spur |
| 1 | ADC_DITH_AMP | R/W | $0 \times 0$ | $0:$ Small dither for better SNR (default) <br> $1:$ Large dither for better spurious performance |
| 0 | ADC_DITH_EN | R/W | $0 \times 0$ | Set this bit to enable ADC dither. Dither can improve spurious <br> performance at the expense of slightly degraded SNR. The dither <br> amplitude (ADC_DITH_AMP) can be used to further tradeoff SNR <br> and spurious performance. |

### 8.6.40 LSB_CTRL Register (Address $=0 \times 160$ ) [reset $=0 \times 00$ ]

LSB_CTRL is shown in Figure 8-59 and described in Table 8-97.
Return to the Table 8-56.
LSB Control Bit Output (default: 0x00)
Figure 8-59. LSB_CTRL Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-97. LSB_CTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | TIME_STAMP_EN | R/W | $0 \times 0$ | When set, the transport layer transmits the timestamp signal on <br> the LSB of the output samples. The latency of the timestamp <br> signal (through the entire chip) should match the latency of the <br> analog ADC inputs. Please also set TMSTP_RECV_EN when using <br> TIME_STAMP_EN. <br> Note 1: The control bit is placed on the LSB of the JESD204C <br> samples. In some cases, the JESD204C sample width (N) is greater <br> than the sample width from the ADC. In these cases, the control bit <br> does not replace the LSB of the ADC sample since it is placed at the <br> LSB of the N-bit field). <br> Note 2: The control bit that is enabled by this register is never <br> advertised in the ILA (CS is 0 in the ILA). |

### 8.6.41 JESD_EN Register (Address $=0 \times 200$ ) [reset $=0 \times 01$ ]

JESD_EN is shown in Figure 8-60 and described in Table 8-98.
Return to the Table 8-56.
JESD204C Subsystem Enable (default: 0x01)
Figure 8-60. JESD_EN Register

| 7 | 6 | 5 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  |  |  |  |
|  | R/W-0x0 |  |  |  |  |

Table 8-98. JESD_EN Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | JESD_EN | R/W | $0 \times 1$ | 0 : Disable JESD204C interface <br> $1:$ Enable JESD204C interface |
| Note: Before altering other JESD204C registers, you must clear |  |  |  |  |
| JESD_EN. When JESD_EN is 0, the block is held in reset and |  |  |  |  |
| the serializers are powered down. The clocks are gated off to save |  |  |  |  |
| power. The LMFC/LEMC counter is also held in reset, so SYSREF |  |  |  |  |
| will not align the LMFC/LEMC. |  |  |  |  |
| Note: Always set CALEN before setting JESD_EN. |  |  |  |  |
| Note: Always clear JESD_EN before clearing CAL_EN. |  |  |  |  |

### 8.6.42 JMODE Register (Address $=0 \times 201$ ) [reset $=0 \times 00$ ]

JMODE is shown in Figure 8-61 and described in Table 8-99.
Return to the Table 8-56.
JESD204C Mode (default: 0x00)
Figure 8-61. JMODE Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-99. JMODE Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 6$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $5: 0$ | JMODE | R/W | $0 \times 0$ | Specifies the JESD204C output mode. See JESD204C Mode table. <br> Note: This register should only be changed when JESD_EN=0 and <br> CAL_EN=0. |

### 8.6.43 KM1 Register (Address $=0 \times 202$ ) [reset $=0 \times 1 F$ ]

KM1 is shown in Figure 8-62 and described in Table 8-100.
Return to the Table 8-56.
JESD204C K Parameter (minus 1) (default: 0x1F)
Figure 8-62. KM1 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| KM1 |  |  |  |  |  |  |  |
| R/W-0x1F |  |  |  |  |  |  |  |

Table 8-100. KM1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :---: | :---: | :--- |
| $7: 0$ | KM1 | R/W | $0 \times 1 \mathrm{~F}$ | K is the number of frames per multiframe and this register must be <br> programmed as K-1. Depending on the JMODE setting, there are <br> constraints on the legal values of K (see K parameter in JESD204C <br> Mode table). The default value is KM1 K 31, which corresponds to <br> K=32. <br> Note: For modes using the 64B/66B link layer, the KM1 register is <br> ignored and the value of K is determined from E and F (which are <br> derived from JMODE). The effective value of K is 256*E/F. <br> Note: This register should only be changed when JESD_EN is 0. |

INSTRUMENTS

### 8.6.44 JSYNC_N Register (Address = 0x203) [reset = 0x01]

JSYNC_N is shown in Figure 8-63 and described in Table 8-101.
Return to the Table 8-56.
JESD204C Manual Sync Request (default: 0x01)
Figure 8-63. JSYNC_N Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-101. JSYNC_N Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 0 | JSYNC_N | R/W | $0 \times 1$ | Set this bit to 0 to request JESD204C synchronization (equivalent to <br> the SYNC signal being asserted). For normal operation, leave this <br> bit set to 1. |
| Note: The JSYNC_N register can always generate a synchronization <br> request, regardless of the SYNC_SEL register. However, if <br> the selected sync pin is stuck low, you cannot de-assert the <br> synchronization request unless you program SYNC_SEL=2. |  |  |  |  |

### 8.6.45 JCTRL Register (Address $=0 \times 204$ ) [reset $=0 \times 03$ ]

JCTRL is shown in Figure 8-64 and described in Table 8-102.
Return to the Table 8-56.
JESD204C Control (default: 0x03)
Figure 8-64. JCTRL Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | ALT_LANES | SYNC_SEL | SFORMAT | SCR |  |
| R/W-0×0 | R/W-0x0 | R/W-0×0 | R/W-0x1 | R/W-0x1 |  |  |

Table 8-102. JCTRL Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7:5 | RESERVED | R/W | 0x0 | Must write default value. |
| 4 | ALT_LANES | R/W | 0x0 | 0 : Normal lane mapping (default) as shown in the JESD204C output mode section. <br> Lanes 0 thru L-1 are used. <br> 1 : Alternate lane mapping (use upper lanes). <br> Lanes 4 to $4+\mathrm{L}-1$ are used. Lanes 0 to 3 are unused. This option is only supported when JMODE selects a mode that uses 4 or less lanes per link ( $\mathrm{L}<=4$ ). The behavior is undefined for modes that use more than 4 lanes. |
| 3:2 | SYNC_SEL | R/W | 0x0 | 0 : Use the SYNCSE input for SYNC~ function (default) <br> 1 : Use the TMSTP $\pm$ input for SYNC~ function. TMSTP_RECV_EN must also be set. <br> 2 : Do not use any SYNC~ input pin (use JSYNC_N as a software SYNC~) |
| 1 | SFORMAT | R/W | 0x1 | Output sample format for JESD204C samples <br> 0 : Offset binary <br> 1 : Signed 2's complement (default) |

SBASAF6 - OCTOBER 2021
Table 8-102. JCTRL Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :--- | :--- |
| 0 |  | SCR |  | $0 \times 1$ | | $0: 8 \mathrm{~B} / 10 \mathrm{~B}$ Scrambler disabled (applies only to 8B/10B modes) |
| :--- |
| $1: 8 \mathrm{~B} / 10 \mathrm{~B}$ Scrambler enabled (default) |
| Note 1: The 8b/10b scrambler is recommended to improve spurious |
| noise and ensure that certain sample payloads cannot prevent the |
| JESD204C receiver from detecting incorrect code-group or lane |
| alignment. 64B/66B modes always use scrambling. This register |
| does not apply to 64B/66B modes. |
| Note: This register should only be changed when JESD_EN is 0. |

### 8.6.46 JTEST Register (Address $=0 \times 205$ ) [reset $=0 \times 00$ ]

JTEST is shown in Figure 8-65 and described in Table 8-103.
Return to the Table 8-56.
JESD204C Test Control (default: 0x00)
Figure 8-65. JTEST Register
$\left.\begin{array}{|cc|ccccc|}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-103. JTEST Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7:5 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 4:0 | JTEST | R/W | $0 \times 0$ | 0 : Test mode disabled. Normal operation (default) <br> 1 : PRBS7 test mode <br> 2 : PRBS15 test mode <br> 3 : PRBS23 test mode <br> 4 : Ramp test mode <br> 5 : Transport Layer test mode <br> 6 : D21.5 test mode <br> : K28.5 test mode* <br> 8 : Repeated ILA test mode* <br> 9 : Modified RPAT test mode* <br> 10: Serial outputs held low <br> 11: Serial outputs held high <br> 12: RESERVED <br> 13: PRBS9 test mode <br> 14: PRBS31 test mode <br> 15: Clock test pattern (0x00FF) <br> 16: K28.7 test mode* <br> 17-31: RESERVED <br> * These test modes are only supported when JMODE is selecting a mode that utilizes $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding. <br> Note: This register should only be changed when JESD_EN is 0 . |

### 8.6.47 DID Register (Address = 0x206) [reset = 0x00]

DID is shown in Figure 8-66 and described in Table 8-104.
Return to the Table 8-56.
JESD204C DID Parameter (default: 0x00)
Figure 8-66. DID Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |  |

Figure 8-66. DID Register (continued)

Table 8-104. DID Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :---: | :---: | :--- |
| $7: 0$ | DID | R/W | $0 \times 0$ | Specifies the DID (Device ID) value that is transmitted during the <br> second multiframe of the JESD204B ILA. <br> Note: This register should only be changed when JESD_EN is 0. |

### 8.6.48 FCHAR Register (Address $=0 \times 207$ ) [reset $=0 \times 00$ ]

FCHAR is shown in Figure 8-67 and described in Table 8-105.
Return to the Table 8-56.
JESD204C Frame Character (default: 0x00)
Figure 8-67. FCHAR Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-105. FCHAR Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 2$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $1: 0$ | FCHAR | R/W | $0 \times 0$ | Specify which comma character is used to denote end-of-frame. This <br> character is transmitted opportunistically. This only applies to modes <br> that utilize 8B/10B encoding. <br> $0:$ Use K28.7 (default) (JESD204C compliant) <br> $1:$ Use K28.1 (not JESD204C compliant) <br> $2:$ Use K28.5 (not JESD204C compliant) |
| $3:$ Reserved |  |  |  |  |
| When using a JESD204C receiver, always use FCHAR=0. When |  |  |  |  |
| using a general purpose 8B/10B receiver, the K28.7 character may |  |  |  |  |
| cause issues. When K28.7 is combined with certain data characters, |  |  |  |  |
| a false, misaligned comma character can result, and some receivers |  |  |  |  |
| will re-align to the false comma. To avoid this, program FCHAR to 1 |  |  |  |  |
| or 2. |  |  |  |  |
| Note: This register should only be changed when JESD_EN is 0. |  |  |  |  |

### 8.6.49 JESD_STATUS Register (Address $=0 \times 208$ ) [reset $=0 \times 0$ ]

JESD_STATUS is shown in Figure 8-68 and described in Table 8-106.
Return to the Table 8-56.
JESD204C / System Status Register
Figure 8-68. JESD_STATUS Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED | LINK_UP | SYNC_STATUS | REALIGNED | ALIGNED | SPLL_LOCKED | RESERVED | CPLL_LOCKED |
| R/W-0x0 | R/W-0x0 | R/W-0x0 | R/W- $0 \times 0$ | R/W-0x0 | R/W-0x0 | R/W- $0 \times 0$ | R/W-0x0 |

Table 8-106. JESD_STATUS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 7 | RESERVED | R/W | $0 \times 0$ |  |
| 6 | LINK_UP | R/W | $0 \times 0$ | When set, indicates that the JESD204C link is up. |

Table 8-106. JESD_STATUS Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 5 | SYNC_STATUS | R/W | $0 \times 0$ | Returns the state of the JESD204C SYNC~ signal. <br> $0:$ SYNC~ asserted <br> $1:$ SYNC ~ de-asserted |
| 4 | REALIGNED | R/W | $0 \times 0$ | When high, indicates that the digital block clock, frame clock, or <br> multiframe clock phase was realigned by SYSREF. Writing a 1 to this <br> bit will clear it. |
| 3 | ALIGNED | R/W | $0 \times 0$ | When high, indicates that the multiframe (LMFC) clock phase has <br> been established by SYSREF. The first SYSREF event after enabling <br> the JESD204B encoder will set this bit. Writing a 1 to this bit will clear <br> it. |
| 2 | SPLL_LOCKED | R/W | $0 \times 0$ | When high, indicates that the SerDes PLL (S-PLL) is locked. |
| 1 | RESERVED | R/W | $0 \times 0$ |  |
| 0 | CPLL_LOCKED | R/W | $0 \times 0$ | When high, indicates that the converter PLL (C-PLL) is locked. |

### 8.6.50 CH_EN Register (Address = 0x209) [reset = 0x03]

CH_EN is shown in Figure 8-69 and described in Table 8-107.
Return to the Table 8-56.
JESD204C Channel Enable (default: 0x03)
Figure 8-69. CH_EN Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | SINGLE_CH_E <br> N | CD_EN | AB_EN |  |
|  |  |  |  | R/W-0x0 | R/W-0x1 | R/W-0x1 |

Table 8-107. CH_EN Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 3$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 2 | SINGLE_CH_EN | R/W | $0 \times 0$ | When set, single channel mode is enabled and channels B, C and D <br> are disabled. AB_EN must be set to 1. |
| 1 | CD_EN | R/W | $0 \times 1$ | When set, the C and D channels are enabled. Set to 0 to disable <br> channels $C$ and $D$. . Set this bit to enable dual channel operation. |
| 0 | AB_EN | R/W | $0 \times 1$ | When set, the A and B channels are enabled. Set to 0 to disable <br> channel A and B. <br> Important notes: <br> 1. You must set CAL_EN=0 and JESD_EN=0 before changing <br> CH_EN. <br> 2. Do not use this register to disable (power down) all channels since <br> this state is undefined. Instead use the MODE register to power <br> down the full device. <br> 3. When either pair of channels is disabled, the JESD204C link will <br> scale down the number of lanes and converters: L ceiling(Lx/2) and <br> M = Mx/2. If Lx is odd, tail bits are added to the end of the highest |
| lane to pad out the frame (as per the JESD204C standard). |  |  |  |  |
| 4. When AB_EN=0, the samples for channels C \& D are placed |  |  |  |  |
| within the JESD204C frame where the A \& B samples would |  |  |  |  |
| normally be located. |  |  |  |  |

### 8.6.51 SHMODE Register (Address $=0 \times 20 F$ ) [reset $=0 \times 00$ ]

SHMODE is shown in Figure 8-70 and described in Table 8-108.
Return to the Table 8-56.

## JESD204C Sync Word Mode (default: 0x00)

Figure 8-70. SHMODE Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-108. SHMODE Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7:2 | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 1:0 | SHMODE | R/W | $0 \times 0$ | Select the mode for the $64 \mathrm{~B} / 66 \mathrm{~B}$ sync word ( 32 bits of data per multi-block). This only applies when JMODE is selecting a 64B/66B mode. <br> 0 : Transmit CRC-12 signal (default setting) <br> 1 : RESERVED <br> 2 : Transmit FEC signal <br> 3 : RESERVED <br> Note: This device does not support any JESD204C command features. All command fields will be set to zero (idle headers). Note: This register should only be changed when JESD_EN is 0 . |

### 8.6.52 SYNC_THRESH Register (Address $=0 \times 210$ ) [reset $=0 \times 03$ ]

SYNC_THRESH is shown in Figure 8-71 and described in Table 8-109.
Return to the Table 8-56.
JESD204C SYNC~ Threshold (default: 0x03)
Figure 8-71. SYNC_THRESH Register

| 7 | 6 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |
| R/W-0x0 |  | SYNC_THRESH |  |  |

Table 8-109. SYNC_THRESH Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | SYNC_THRESH | R/W | $0 \times 3$ | This register defines how many times the SYNC~ signal must be <br> sampled low before the JESD204C transmitter interprets it as a <br> synchronization request. <br> The SYNC~ signal is sampled by the link clock (fS/2). If SYNC~ <br> is sampled low for SYNC_THRESH+1 consecutive clock cycles, it <br> will be interpreted as a synchronization request. Refer to JESD204C <br> section 8.8.2 for more details. If SYNC~ is sampled low for less than <br> SYNC_THRESH+1 clock cycles, it is considered to be an error report <br> and is ignored. <br> Note: This register should only be changed when JESD_EN is 0. <br> Note: Since this design does not do anything with an error reported <br> on the SYNC~ interface, it is recommended that error reporting be <br> disabled on the receiver and SYNC_THRESH programmed to 0. <br> This provides the fastest response time for synchronization requests. |

### 8.6.53 OVR_TH Register (Address $=0 \times 211$ ) [reset $=0 \times 52]$

OVR_TH is shown in Figure 8-72 and described in Table 8-110.
Return to the Table 8-56.
Over-range Threshold (default: 0xF2)

Figure 8-72. OVR_TH Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OVR_TH |  |  |  |  |  |  |  |
| R/W-0xF2 |  |  |  |  |  |  |  |

Table 8-110. OVR_TH Register Field Descriptions
$\left.\begin{array}{|c|c|c|c|l|}\hline \text { Bit } & \text { Field } & \text { Type } & \text { Reset } & \text { Description } \\ \hline 7: 0 & & \text { OVR_TH } & \text { R/W } & \text { 0xF2 }\end{array} \begin{array}{l}\text { This parameter defines the absolute sample level that causes the } \\ \text { over-range outputs to be asserted. The detection level in dBFS } \\ \text { (peak) is 20log10(OVR_TH/256) (Default: 0xF2 = 242-> -0.5dBFS) }\end{array}\right\}$

### 8.6.54 OVR_CFG Register (Address = 0x213) [reset $=0 \times 07$ ]

OVR_CFG is shown in Figure 8-73 and described in Table 8-111.
Return to the Table 8-56.
Over-range Enable / Hold Off (default: 0x07)
Figure 8-73. OVR_CFG Register

| 7 | 6 | 4 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED | OVR_EN | OVR_N |  |  |
| R/W-0x0 |  |  |  |  | R/W-0x7 |

Table 8-111. OVR_CFG Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 4$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 3 | OVR_EN | R/W | $0 \times 0$ | Enables over-range status output pins when set high. The ORA, <br> ORB, ORC and ORD outputs are held low when OVR_EN is set low. |
| $2: 0$ | OVR_N | R/W | $0 \times 7$ | Program this register to adjust the pulse extension for the ORA, <br> ORB, ORC and ORD outputs. The minimum pulse duration of the <br> over-range outputs is $4 * 20 V R \_N$ sampling cycles. Incrementing this <br> field doubles the monitoring period. |

### 8.6.55 INIT_STATUS Register (Address = 0x270) [reset = 0x0]

INIT_STATUS is shown in Figure 8-74 and described in Table 8-112.
Return to the Table 8-56.
Initialization Status (read-only)
Figure 8-74. INIT_STATUS Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-112. INIT_STATUS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R | $0 \times 0$ |  |
| 0 | INIT_DONE | R | $0 \times 0$ | Returns 1 when the initialization logic has finished initializing the <br> device. This indicates that it is now safe to proceed with startup. No <br> SPI transactions should be performed before INIT_DONE returns 1 <br> (except SOFT_RESET). |

LOW_POWER2 is shown in Figure 8-75 and described in Table 8-113.
Return to the Table 8-56.
Low Power Mode 2 (default: 0x0F)
Figure 8-75. LOW_POWER2 Register
$\left.\begin{array}{|ccccccc|}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-113. LOW_POWER2 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :---: | :---: | :--- |
| $7: 0$ | LOW_POW_MODE2 | R/W | 0xF | Set this register along with LOW_POWER1, LOW_POWER3 and <br> LOW_POWER4 to enable Low Power Mode. All registers must <br> be set together. Calibration must be performed after changing the <br> operating mode: <br> 0x06 : Low Power Mode (only valid when sampling rate is less than <br> or equal to 1 GSPS) <br> Ox0F : High Performance Mode (default) <br> All other values are RESERVED <br> Note: Must set CAL_EN to 0 and JESD_EN to 0 before changing this <br> register. |

### 8.6.57 LOW_POWER3 Register (Address $=0 \times 29 B$ ) [reset $=0 \times 04$ ]

LOW_POWER3 is shown in Figure 8-76 and described in Table 8-114.
Return to the Table 8-56.
Low Power Mode 3 (default: 0x04)
Figure 8-76. LOW_POWER3 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 8-114. LOW_POWER3 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :---: | :--- |
| $7: 0$ | LOW_POW_MODE3 | R/W | $0 \times 4$ | Set this register along with LOW_POWER1, LOW_POWER2 and <br> LOW_POWER4 to enable Low Power Mode. All registers must <br> be set together. Calibration must be performed after changing the <br> operating mode: <br> 0x00 : Low Power Mode (only valid when sampling rate is less than <br> or equal to 1 GSPS) <br> 0x04 : High Performance Mode (default) <br> All other values are RESERVED <br> Note: Must set CAL_EN to 0 and JESD_EN to 0 before changing this <br> register. |

### 8.6.58 LOW_POWER4 Register (Address $=0 \times 29 \mathrm{C}$ ) [reset $=0 \times 1 \mathrm{~B}$ ]

LOW_POWER4 is shown in Figure 8-77 and described in Table 8-115.
Return to the Table 8-56.
Low Power Mode 4 (default: 0x1B)

Figure 8-77. LOW_POWER4 Register
$\left.\begin{array}{|lllllll}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-115. LOW_POWER4 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :--- | :--- | :--- | :--- |
| $7: 0$ | LOW_POW_MODE4 | R/W | $0 \times 1 \mathrm{~B}$ | Set this register along with LOW_POWER1, LOW_POWER2 and <br> LOW_POWER3 to enable Low Power Mode. All registers must <br> be set together. Calibration must be performed after changing the <br> operating mode: <br> 0x14 : Low Power Mode (only valid when sampling rate is less than <br> or equal to 1 GSPS) <br> 0x1B : High Performance Mode (default) <br> All other values are RESERVED <br> Note: Must set CAL_EN to 0 and JESD_EN to 0 before changing this <br> register. |

### 8.6.59 ALARM Register (Address $=0 \times 2 \mathrm{CO})$ [reset $=0 \times 0$ ]

ALARM is shown in Figure 8-78 and described in Table 8-116.
Return to the Table 8-56.
Alarm Interrupt (read-only)
Figure 8-78. ALARM Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RESERVED |  | ALARM |  |  |  |
|  | R-0x0 |  | R-0x0 |  |  |  |

Table 8-116. ALARM Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 1$ | RESERVED | R | $0 \times 0$ |  |
| 0 | ALARM | R | $0 \times 0$ | This bit returns a '1' whenever any alarm occurs that is unmasked <br> in the ALM_STATUS register. Use ALM_MASK to mask (disable) <br> individual alarms. CAL_STATUS_SEL can be used to drive the <br> ALARM bit onto the CALSTAT output pin to provide a hardware <br> alarm interrupt signal. |

### 8.6.60 ALM_STATUS Register (Address $=0 \times 2 \mathrm{C} 1$ ) [reset $=0 \times 3 \mathrm{~F}$ ]

ALM_STATUS is shown in Figure 8-79 and described in Table 8-117.
Return to the Table 8-56.
Alarm Status (default: 0x3F, write to clear)
Figure 8-79. ALM_STATUS Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED | FIFO_ALM | SPLL_ALM | LINK_ALM | REALIGNED_A <br> LM | RESERVED | CLK_ALM |
| R/W-0x0 | R/W-0x1 | R/W-0x1 | R/W-0x1 | R/W-0x1 | R/W-0x1 |  |

Table 8-117. ALM_STATUS Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :--- | :--- | :---: | :---: | :--- |
| $7: 6$ | RESERVED | R/W | $0 \times 0$ |  |

Table 8-117. ALM_STATUS Register Field Descriptions (continued)

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| 5 | FIFO_ALM | R/W | $0 \times 1$ | FIFO overflow/underflow alarm: This bit is set whenever an <br> active JESD204C lane FIFO experiences an underflow or overflow <br> condition. Write a '1' to clear this bit. To inspect which lane generated <br> the alarm, read FIFO_LANE_ALM. |
| 4 | SPLL_ALM | R/W | $0 \times 1$ | S-PLL Lock Lost Alarm: This bit is set whenever the SerDes S-PLL is <br> not locked. Write a '1' to clear this bit. |
| 3 | LINK_ALM | R/W | $0 \times 1$ | Link Alarm: This bit is set whenever the JESD204C link is enabled, <br> but is not in the DATA_ENC state (8B/10B modes). In 64B/66B <br> modes, there is no DATA_ENC state, so this alarm will fire when <br> the link first starts up, and will also fire if any event causes a FIFO/ <br> Serializer realignment. Write a '1' to clear this bit. |
| 2 | REALIGNED_ALM | R/W | $0 \times 1$ | Realigned Alarm: This bit is set whenever SYSREF causes the <br> internal clocks (including the LMFC/LEMC) to be realigned. Write a <br> '1' to clear this bit. |
| 1 | RESERVED | R/W | $0 \times 1$ |  |
| 0 | CLK_ALM | R/W | $0 \times 1$ | Clock Alarm: This bit can be used to detect an upset to the internal <br> digital block and JESD204C clocks. This bit is set whenever the <br> internal clock dividers for the A and B channels do not match the <br> C and D channels. Write a '1' to clear this bit. Refer to the alarm <br> section for the proper usage of this register. |
| Note: After power-on reset or soft-reset, all alarm bits are set to '1.' |  |  |  |  |
| Note: When JESD_EN=0, all alarms (except CLK_ALM) are |  |  |  |  |
| undefined. It is recommended that the user clears the alarms after |  |  |  |  |
| setting JESD_EN=1. |  |  |  |  |

### 8.6.61 ALM_MASK Register (Address $=0 \times 2 \mathrm{C} 2$ ) [reset $=0 \times 3 \mathrm{~F}$ ]

ALM_MASK is shown in Figure 8-80 and described in Table 8-118.
Return to the Table 8-56.
Alarm Mask Register (default: 0x3F)
Figure 8-80. ALM_MASK Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | $\underset{\text { LM }}{\text { MASK_FIFO_A }}$ |  | $\underset{\text { LM }}{\text { MASK_LINK_A }}$ | MASK_REALIG NED_ALM | RESERVED | $\underset{M}{\text { MASK_CLK_AL }}$ |
| R/W-0x0 |  | R/W-0x1 | R/W-0x1 | R/W-0x1 | R/W-0x1 | R/W-0x1 | R/W-0x1 |

Table 8-118. ALM_MASK Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 6$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| 5 | MASK_FIFO_ALM | R/W | $0 \times 1$ | When set, FIFO_ALM is masked and will not impact the ALARM <br> register bit. |
| 4 | MASK_PLL_ALM | R/W | $0 \times 1$ | When set, PLL_ALM is masked and will not impact the ALARM <br> register bit. |
| 3 | MASK_LINK_ALM | R/W | $0 \times 1$ | When set, LINK_ALM is masked and will not impact the ALARM <br> register bit. |
| 2 | MASK_REALIGNED_ALM | R/W | $0 \times 1$ | When set, REALIGNED_ALM is masked and will not impact the <br> ALARM register bit. |
| 1 | RESERVED | R/W | $0 \times 1$ | Must write default value. |
| 0 | MASK_CLK_ALM | R/W | $0 \times 1$ | When set, CLK_ALM is masked and will not impact the ALARM <br> register bit. |

### 8.6.62 FIFO_LANE_ALM Register (Address $=0 \times 2 \mathrm{C} 4$ ) [reset $=0 \times \mathrm{FF}]$

FIFO_LANE_ALM is shown in Figure 8-81 and described in Table 8-119.
Return to the Table 8-56.
FIFO Overflow/Underflow Alarm (default: 0xFF)
Figure 8-81. FIFO_LANE_ALM Register
$\left.\begin{array}{|lllllll|}\hline 7 & 6 & 5 & 4 & 3 & 2 & 1\end{array}\right]$

Table 8-119. FIFO_LANE_ALM Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 0$ | FIFO_LANE_ALM | R/W | 0xFF | FIFO_LANE_ALM[i] is set if the FIFO for lane i experiences overflow <br> or underflow. Use this register to determine which lane(s) generated <br> an alarm. Writing a '1' to any bit in this register will clear the <br> alarm (the alarm may immediately trip again if the overflow/underflow <br> condition persists). Writing a '1' to the FIFO_ALM register will clear <br> all bits of this register. |

### 8.6.63 OFS0 Register (Address $=0 \times 330$ ) [reset $=0 \times 0$ ]

OFSO is shown in Figure 8-82 and described in Table 8-120.
Return to the Table 8-56.
Offset Adjustment for ADC0 (default from Fuse ROM)
Figure 8-82. OFSO Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS0 |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-120. OFS0 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS0 | R/W | $0 \times 0$ | Offset adjustment value applied to ADCO. The format is unsigned. <br> Important note: Do not access any OFS* registers if the calibration <br> system is performing offset calibration. <br> Case 1: If CAL_BGOS or CAL_BG is 0 and CAL_OS is 1, you may <br> access OFS* registers after FG_DONE goes high. <br> Case 2: If CAL_BG=1 and CAL_BGOS $=1$, you should not access <br> the OFS* registers. For background calibration without continuous <br> offset calibration, set CAL_OS to 1 and CAL_BG to 1, but keep <br> CAL_BGOS set 0. This will still calibrate the offset of the spare <br> ADC cores during the foreground offset calibration step. <br> Case 3: If none of the above conditions apply, you may access the <br> OFS* registers without waiting. |

### 8.6.64 OFS1 Register (Address = 0x332) [reset = 0x0]

OFS1 is shown in Figure 8-83 and described in Table 8-121.

Figure 8-83. OFS1 Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS1 |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-121. OFS1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS1 | R/W | $0 \times 0$ | Offset adjustment value applied to ADC1. |

### 8.6.65 OFS2A Register (Address $=0 \times 334$ ) [reset $=0 \times 0$ ]

OFS2A is shown in Figure 8-84 and described in Table 8-122.
Return to the Table 8-56.
Offset Adjustment for ADC2 (INA $\pm$ ) (default from Fuse ROM)
Figure 8-84. OFS2A Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  | R/W-0x0 |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS2A |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-122. OFS2A Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS2A | R/W | $0 \times 0$ | Offset adjustment value applied to ADC2 when sampling INA $\pm$. |

### 8.6.66 OFS2B Register (Address $=0 \times 336$ ) [reset $=0 \times 0$ ]

OFS2B is shown in Figure 8-85 and described in Table 8-123.
Return to the Table 8-56.
Offset Adjustment for ADC2 (INB $\pm$ ) (default from Fuse ROM)
Figure 8-85. OFS2B Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  | OFS2B |  |  |  |
| R/W-0x0 |  |  |  | R/W-0x0 |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS2B |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Figure 8-85. OFS2B Register (continued)
Table 8-123. OFS2B Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS2B | R/W | $0 \times 0$ | Offset adjustment value applied to ADC2 when sampling INB $\pm$. |

### 8.6.67 OFS3C Register (Address $=0 \times 338$ ) [reset $=0 \times 0$ ]

OFS3C is shown in Figure 8-86 and described in Table 8-124.
Return to the Table 8-56.
Offset Adjustment for ADC3 (INC $\pm$ ) (default from Fuse ROM)
Figure 8-86. OFS3C Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS3C |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-124. OFS3C Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS3C | R/W | $0 \times 0$ | Offset adjustment value applied to ADC3 when sampling INC $\pm$. |

### 8.6.68 OFS3D Register (Address $=0 \times 33 \mathrm{~A}$ ) [reset $=0 \times 0$ ]

OFS3D is shown in Figure 8-87 and described in Table 8-125.
Return to the Table 8-56.
Offset Adjustment for ADC3 (IND $\pm$ ) (default from Fuse ROM)
Figure 8-87. OFS3D Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS3D |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-125. OFS3D Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS3D | R/W | $0 \times 0$ | Offset adjustment value applied to ADC3 when sampling IND $\pm$. |

### 8.6.69 OFS4 Register (Address $=0 \times 33 \mathrm{C}$ ) [reset $=0 \times 0$ ]

OFS4 is shown in Figure 8-88 and described in Table 8-126.


Table 8-126. OFS4 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :--- | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS4 | R/W | $0 \times 0$ | Offset adjustment value applied to ADC4. |

8.6.70 OFS5 Register (Address $=0 \times 33 \mathrm{E}$ ) [reset $=0 \times 0$ ]

OFS5 is shown in Figure 8-89 and described in Table 8-127.
Return to the Table 8-56.
Offset Adjustment for ADC5 (default from Fuse ROM)
Figure 8-89. OFS5 Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  | R/W-0x0 |  |  |  |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OFS5 |  |  |  |  |  |  |  |
| R/W-0x0 |  |  |  |  |  |  |  |

Table 8-127. OFS5 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $15: 12$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $11: 0$ | OFS5 | R/W | $0 \times 0$ | Offset adjustment value applied to ADC5. |

### 8.6.71 GAIN0 Register (Address $=0 \times 360$ ) [reset $=0 \times 0$ ]

GAIN0 is shown in Figure 8-90 and described in Table 8-128.
Return to the Table 8-56.
Fine Gain Adjust for ADC0 (default from Fuse ROM)
Figure 8-90. GAIN0 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  | GAINO |  |  |  |  |
| R/W-0x0 |  | R/W-0x0 |  |  |  |  |  |

Table 8-128. GAIN0 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN0 | R/W | $0 \times 0$ | Fine gain adjustment for ADC0. |

### 8.6.72 GAIN1 Register (Address $=0 \times 361$ ) [reset $=0 \times 0$ ]

GAIN1 is shown in Figure 8-91 and described in Table 8-129.
Return to the Table 8-56.
Fine Gain Adjust for ADC1 (default from Fuse ROM)
Figure 8-91. GAIN1 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-129. GAIN1 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN1 | R/W | $0 \times 0$ | Fine gain adjustment for ADC1. |

### 8.6.73 GAIN2A Register (Address $=0 \times 362$ ) [reset $=0 \times 0$ ]

GAIN2A is shown in Figure 8-92 and described in Table 8-130.
Return to the Table 8-56.
Fine Gain Adjust for ADC2 (INA $\pm$ ) (default from Fuse ROM)
Figure 8-92. GAIN2A Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-130. GAIN2A Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN2A | R/W | $0 \times 0$ | Fine gain adjustment for ADC2 when sampling INA $\pm$. |

### 8.6.74 GAIN2B Register (Address $=0 \times 363$ ) [reset $=0 \times 0$ ]

GAIN2B is shown in Figure 8-93 and described in Table 8-131.
Return to the Table 8-56.
Fine Gain Adjust for ADC2 (INB $\pm$ ) (default from Fuse ROM)
Figure 8-93. GAIN2B Register

| 7 | 6 | 5 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | GAIN2B |  |  |  |  |
| R/W-0×0 |  | R/W-0x0 |  |  |  |  |



### 8.6.75 GAIN3C Register (Address $=0 \times 364$ ) [reset $=0 \times 0$ ]

GAIN3C is shown in Figure 8-94 and described in Table 8-132.
Return to the Table 8-56.
Fine Gain Adjust for ADC3 (INC $\pm$ ) (default from Fuse ROM)
Figure 8-94. GAIN3C Register

| 7 | 6 | 5 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | GAIN3C |  |  |  |
| R/W-0x0 |  | R/W-0x0 |  |  |  |

Table 8-132. GAIN3C Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :--- | :--- | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN3C | R/W | $0 \times 0$ | Fine gain adjustment for ADC3 when sampling INC $\pm$. |

### 8.6.76 GAIN3D Register (Address $=0 \times 365$ ) [reset $=0 \times 0$ ]

GAIN3D is shown in Figure 8-95 and described in Table 8-133.
Return to the Table 8-56.
Fine Gain Adjust for ADC3 (IND $\pm$ ) (default from Fuse ROM)
Figure 8-95. GAIN3D Register

| 7 | 6 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESERVED |  |  |  |  |  |
| R/W-0x0 |  | GAIN3D |  |  |  |

Table 8-133. GAIN3D Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :--- | :--- | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN3D | R/W | $0 \times 0$ | Fine gain adjustment for ADC3 when sampling IND $\pm$. |

### 8.6.77 GAIN4 Register (Address $=0 \times 366$ ) [reset $=0 \times 0$ ]

GAIN4 is shown in Figure 8-96 and described in Table 8-134.
Return to the Table 8-56.
Fine Gain Adjust for ADC4 (default from Fuse ROM)
Figure 8-96. GAIN4 Register

| 7 | 6 | 4 | 3 | 2 |
| :---: | :---: | :---: | :---: | :---: |
| RESERVED |  | GAIN4 |  |  |
| R/W-0x0 |  | R/W-0x0 |  |  |

Table 8-134. GAIN4 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :--- | :--- | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN4 | R/W | $0 \times 0$ | Fine gain adjustment for ADC4. |

### 8.6.78 GAIN5 Register (Address = 0x367) [reset = 0x0]

GAIN5 is shown in Figure 8-97 and described in Table 8-135.
Return to the Table 8-56.
Fine Gain Adjust for ADC5 (default from Fuse ROM)
Figure 8-97. GAIN5 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Table 8-135. GAIN5 Register Field Descriptions

| Bit | Field | Type | Reset | Description |
| :---: | :---: | :---: | :---: | :--- |
| $7: 5$ | RESERVED | R/W | $0 \times 0$ | Must write default value. |
| $4: 0$ | GAIN5 | R/W | $0 \times 0$ | Fine gain adjustment for ADC5. |

## 9 Application and Implementation

## Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The ADC09QJ1300 can be used in a wide range of applications including light detection and ranging (LiDAR), RADAR, satellite communications, handheld test equipment (communications testers and oscilloscopes), and software-defined radios (SDR). The wide input bandwidth enables direct RF sampling to at least 4 GHz and the high sampling rate allows signal bandwidths of greater than 500 MHz . The Typical Applications section describes the use of the device in a LiDAR application using the integrated clocking features to reduce system cost, component count and solution size.

### 9.2 Typical Applications

### 9.2.1 Light Detection and Ranging (LiDAR) Digitizer

A LiDAR system uses a laser to send a light pulse toward a target and measures reflections off of the target using photodiodes. The photodiodes are connected to transimpedance amplifiers (TIA) to convert the current generated by the reflected light into a voltage. An ADC converts the voltage to a digital signal and extracts the pulse arrival time and reflected energy of the pulse. The device has a number of features that makes it ideal as the digitizer for a LiDAR system including high sampling rate, high performance, high input bandwidth and integrated clocking features. An example LiDAR system digitizer is shown in Figure 9-1 which uses up to four ADC channels running at 1 GSPS and the on-chip clocking features of the device to reduce the component count, size and cost of the system.

SBASAF6 - OCTOBER 2021
www.ti.com


Figure 9-1. Typical Configuration for a LiDAR Digitizer

### 9.2.1.1 Design Requirements

An example list of LiDAR system requirements and the resulting digitizer requirements is given in Table 9-1. The example system requirements are for a mechanically rotating LiDAR system using a spinning mirror to cover the horizontal (azimuth) field-of-view and parallel receivers (photodiodes) to cover the vertical (elevation) field-of-view. The scan time requirement dictates that four vertical points are captured in parallel which requires four ADC channels and therefore a $16: 1$ photodiode to ADC mux ratio. The minimum pulse width of 5 ns , for high spatial resolution, requires a sampling rate of 1 GSPS in order to get 5 samples of each returning pulse. Low cost and small size are important to enable high volume production and a quad channel ADC with integrated clocking features help drive down these important metrics. Other considerations include the maximum SerDes rate supported by the FPGA and number of lanes. Assume the FPGA has 4 SerDes lanes that support up to 12.5 Gbps. For this reason, JMODE 8 is chosen.

Table 9-1. LiDAR System and Digitizer Requirements

| System Parameter | Example System Requirement | Example Digitizer Requirement |
| :---: | :---: | :---: |
| Maximum Target Range | 200 meters at $10 \%$ reflectivity | 9 -bit ADC |
| Minimum Laser Pulse Width | 5 ns | 1 GSPS (5 samples per pulse) |
| Horizontal FOV | $360^{\circ}$ | See Full Scan Time |
| Vertical FOV | $20^{\circ}$ | See Vertical Scanning Method |
| Horizontal Resolution | $0.1^{\circ}$ | See Full Scan Time |
| Vertical Resolution | $0.3125^{\circ}$ | See Vertical Scanning Method |
| Horizontal Scanning Method | Spinning mirror | See Full Scan Time |
| Vertical Scanning Method | Parallel photodiodes | 64 photodiodes |
| Full Scan Time | 76.8 ms | $16: 1$ mux ratio (4 ADC channels) |
| System Cost | Low cost | Clock features integrated in ADC |

Table 9-1. LiDAR System and Digitizer Requirements (continued)

| System Parameter | Example System Requirement | Example Digitizer Requirement |
| :---: | :---: | :---: |
| System Form Factor | Small form factor | Quad channel ADC with integrated clocking |

### 9.2.1.2 Detailed Design Procedure

The details surrounding the LiDAR example design are provided in this section, including how to choose components and how to calculated the necessary clock frequencies.

### 9.2.1.2.1 Analog Front-End Requirements

The ADC channels are fed from an analog front end (AFE) which contains photodiodes, TIAs, fully-differential amplifiers (FDA) and analog muxes. The return pulse is collected by an optical lens which focuses the light to the corresponding photodiode. The photodiode generates a current which is converted to a voltage and amplified by a TIA. This single-ended voltage is converted to a differential voltage using a fully-differential amplifier which then drives the differential input of the ADC. The ADC common-mode voltage of 1.1 V is easily interfaced to by unipolar supply FDAs for lowest cost. Analog muxing of parallel photodiode receivers can be done after the TIAs or after the FDAs depending on the chosen components.

The input network must have sufficient bandwidth to support the minimum pulse width required by the system. The required bandwidth to support a given rise time (10-90\%) is given in Equation 13.

$$
\begin{equation*}
\mathrm{BW}[\mathrm{MHz}]=350 / \mathrm{t}_{\mathrm{R}}[\mathrm{~ns}] \tag{13}
\end{equation*}
$$

Assuming the laser has a rise and fall time of $1 \mathrm{~ns}(10-90 \%)$, then the input network bandwidth should be greater than 400 MHz to avoid excessive degradation of the pulse shape and spatial resolution.

### 9.2.1.2.2 Calculating Clock and SerDes Frequencies

The example LiDAR system uses four ADC channels running at 1 GSPS and the on-chip clock features of the device to reduce the system size and cost. The device is clocked by a $50-\mathrm{MHz}$ crystal through the single-ended clock input (CLK_SE) and the integrated clock features are used to eliminate external clocking components. The internal PLL (C-PLL) generates the 1 GHz sampling clock for the ADC cores. The 50 MHz PLL reference is repeated through the PLLREFO output to the FPGA to generate the FPGA internal clocks including the application layer clock. The 50 MHz reference is divided down in the FPGA to generate the SYSREF signal which is sent to both the FPGA JESD204C core and to the device to achieve deterministic latency.
There are a number of clocking frequencies used in the example system shown in Figure 9-1. The reference clock frequency ( $\mathrm{f}_{\mathrm{REF}}$ ) is chosen by the designer and in this case is chosen as 50 MHz , which is the minimum supported reference frequency and which multiplies easily to 1 GHz . The sampling rate is set by the system requirements which is 1 GSPS ( $\mathrm{f}_{\mathrm{S}}$ ). The V, P and N dividers of the C-PLL are chosen as described in the Coverter PLL ( $C-P L L$ ) section which, along with the reference frequency, determines the VCO frequency ( $\mathrm{f}_{\mathrm{Vco}}$ ). JMODE 8 was chosen to stay within the FPGA SerDes requirements (4 lanes, 12.5 Gbps max rate) which is a $64 \mathrm{~B} / 66 \mathrm{~B}$ mode. TRIGOUT provides the FPGA SerDes PLL reference clock to the FPGA (f $\mathrm{f}_{\text {TRIGOUT }}$ ) and PLLREFO provides the reference clock for the FPGA core logic. ORC (forc) and ORD (forD) provide additional clock outputs, if needed, for the FPGA or peripheral devices. SYSREF is generated within the FPGA and sent to the ADC in order to achieve deterministic latency. This is not usually recommended due to timing constraints, however the low reference frequency ( 50 MHz ) significantly relaxes the SYSREF setup and hold timing and the SYSREF Windowing feature allows verification of proper capture timing of SYSREF relative to the reference clock. The SYSREF frequency must divide evenly into the reference clock frequency, in addition to meeting the JESD204 protocol requirements, in order to achieve deterministic latency due to the use of the C-PLL. The frequency and rate calculations are summarized in Clock and SerDes Frequency Calculations for Example LiDAR Digitizer.

Clock and SerDes Frequency Calculations for Example LiDAR Digitizer

| Clock | Symbol | Calculation | Frequency |
| :---: | :---: | :---: | :---: |
| Reference Clock | $\mathrm{f}_{\text {REF }}$ | Chosen by designer | 50 MHz |
| Sampling Rate | $\mathrm{f}_{\mathrm{S}}$ | System requirement | 1 GSPS |
| C-PLL VCO | fvco | $f_{v c o}=f_{S} \times P \times V$ <br> where $P$ is 2 and $V$ is 4 | 8 GHz |
| SerDes Linerate | flinerate | $f_{\text {LINERATE }}=\mathrm{f}_{\mathrm{S}} \times \mathrm{R}$ <br> where R is 12.375 for JMODE 8 (see Table 8-16, Table 8-17 and Table 8-18) | 12.375 Gbps / Lane (4 lanes) |
| TRIGOUT Clock Output | $\mathrm{f}_{\text {TRIGOUT }}$ | $\begin{gathered} \mathrm{f}_{\text {TRIGOUT }}=\mathrm{f}_{\text {LINERATE }} / \text { RX_DIV } \\ \text { where RX_DIV is } 32 \\ \text { (TRIGOUT_CTRL }=0 \times 81 \text { ) } \end{gathered}$ | 386.71875 MHz |
| SYSREF | $\mathrm{f}_{\text {SYSREF }}$ | $\begin{aligned} & \mathrm{f}_{\text {SYSREF }}=\mathrm{f}_{\text {LINERATE }} /(66 \times 32 \mathrm{x} \\ & \mathrm{E} \end{aligned}$ <br> where E is 3 for JMODE 8 ( $64 \mathrm{~B} / 66 \mathrm{~B}$ mode) and n is chosen such that $\mathrm{f}_{\text {SYSREF }}$ is an integer division of $f_{\text {REF }}(\mathrm{n}=5)$ | 390.625 kHz |
| ORC Clock Output | $\mathrm{f}_{\text {ORC }}$ | $\begin{aligned} \mathrm{f}_{\mathrm{ORC}}= & \mathrm{f}_{\mathrm{REF}} / 2 \\ & (\text { See Table 8-5) } \end{aligned}$ | 25 MHz |
| ORD Clock Output | $\mathrm{f}_{\text {ORD }}$ | $\begin{aligned} \mathrm{f}_{\mathrm{ORD}}= & \mathrm{f}_{\text {REF }} \\ & (\text { See Table 8-6) } \end{aligned}$ | 50 MHz |
| FPGA Core Clock | $\mathrm{f}_{\text {FPGA }}$ | $f_{F P G A}=f_{R E F} \times M$ <br> (1) (2) <br> where $M$ is an integer value, chosen as 5 | 250 MHz (4 samples per cycle) |

(1) In the clock configuration shown, the FPGA clock which runs the JESD204C core must be an integer multiplication of $f_{\text {REF }}$ in order to properly pass SYSREF from the reference clock domain to the core clock domain to achieve deterministic latency. In many cases the JESD204C IP may expect a clock rate of $\mathrm{f}_{\text {LINERATE }} / 66$, which results in 187.5 MHz for the example. Some JESD204C IP cores may not allow the JESD204C clock frequency to deviate from this requirement and therefore IP provider should be consulted. If the requirement described for the FPGA core clock cannot be met than deterministic latency cannot be achieved (operation without deterministic latency is still supported).
(2) If the application layer runs at a different clock rate than the JESD204C core, then some logic may be needed to pass data between clock domains while maintain timing information. Further, many JESD204C IP cores output 64 bits per clock cycle which may include fractions of a sample (such as in JMODE 8) and therefore gearbox logic may be needed to transition to the desired sample rate.

### 9.2.1.3 Application Curves

An example pulse measurement using the device is shown in Figure 9-2. The setup follows the example LiDAR system requirements with a 5 -ns pulse captured at 1 GSPS. The applied pulse has a rise and fall time of approximately 1 ns . A sub-sampling technique is used to interpolate data points to form an equivalent 32 GSPS capture of the pulse for more accurate details and multiple capture averaging is used to suppress noise. A negative DC bias is applied to the ADC to enable use of the full dynamic range of the ADC for unipolar pulses. The pulse is spanning almost the full range of ADC codes. The extracted pulse parameters are given in Table $9-2$. The analog front-end is not included in this measurement.


Figure 9-2. Measured Pulse using Sub-Sampling Technique for Equivalent 32 GSPS Measurement
Table 9-2. Extracted Pulse Parameters for Example LiDAR System

| Measured Parameter | Measured Value | Units |
| :---: | :---: | :---: |
| Rise Time (10-90\%) | 1.18 | ns |
| Fall Time (90-10\%) | 1.19 | ns |
| Pulse Width (50\%) | 4.99 | ns |
| Equivalent Bandwidth ${ }^{(1)}$ | 295.3 | MHz |
| Peak Amplitude (Codes) | 488 | LSB |
| Peak Amplitude (Voltage) | 750.6 | mV |
| DC Offset (Codes) | -249 | LSB |
| DC Offset (Voltage) | -383.7 | mV |

(1) The equivalent bandwidth is calculated from the extracted rise time measurement. The bandwidth is limited by a 1-ns transition time converter used at the output of the pulse generator.

### 9.2.2 Initialization Set Up

The device and JESD204 interface require a specific startup and alignment sequence. The general order of that sequence is listed in the following steps.

1. Tie PLL_EN high to enable the PLL or low to disable the PLL. Tie PLLREF_SE high to use the SE_CLK clock input (only valid if PLL_EN is high) or low to use CLK $\pm$ clock input. Configure CLKCFG0 and CLKCFG1 pins to provide the required clocks from ORC and ORD outputs, if used.
2. Power-up the device and wait until voltages are within the recommended supply voltage range. The PD pin must be held low during power up and at all other times when PLLREFO, ORC or ORD clock outputs are necessary for system operation, if used.
3. Apply a stable clock signal at the desired frequency to CLK $\pm$ or SE_CLK depending on the state of the PLLREF_SE input.
4. Reset the device using SOFT_RESET.
5. Verify device initialization is completed before continuing by reading INIT_DONE until a 1 is returned.
6. Program the C-PLL if the PLL is enabled (PLL_EN is set high). Skip to step 7 if the C-PLL is disabled (PLL_EN is set low).
a. Program CPLL_RESET to 1 to reset the C-PLL.
b. Program VCO_BIAS to $0 \times 4 \mathrm{~A}$ to set the C-PLL VCO bias settings.
c. Program PLL_P_DIV, PLL_V_DIV and PLL_N_DIV to set the C-PLL dividers (see Converter PLL (CPLL)).
d. Program VCO_CAL_EN to 1 to enable VCO trim calibration or manually write the VCO trim to VCO_FREQ_TRIM (and set VCO_CAL_EN to 0 ). Skip to step 6.e. if manually loading VCO_FREQ_TRIM.
e. Program CPLL_RESET to 0 to start VCO calibration and enable the C-PLL
7. Program JESD_EN $=0$ to stop the JESD204C state machine and allow setting changes.
8. Program CAL_EN $=0$ to stop the calibration state machine and allow setting changes.
9. Program Low Power Operating Mode, if desired, according to the Low Power Mode and High Performance Mode section.
10. Program the desired JMODE.
11. Program the desired $K M 1$ value. $\mathrm{KM} 1=\mathrm{K}-1$. KM 1 is only used if a JMODE is chosen that uses $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding.
12. Program SYNC_SEL as needed. Choose SYNCSE single-ended input or TMSTP $\pm$ differential inputs.
13. Configure device calibration settings as desired (see the CAL_CFG0 and CAL_CFG1 registers). Select foreground or background calibration modes and offset calibration as needed.
14. Enable the TRIGOUT $\pm$ clock output and configure the TRIGOUT output mode through the TRIGOUT_CTRL register, if desired.
15. If the C-PLL is used (PLL_EN is high) then verify that VCO calibration has finished (read VCO_CAL_DONE) and that the C-PLL is locked to the reference clock (read CPLL_LOCKED) before proceeding.
16. Program CAL_EN $=1$ to enable the calibration state machine.
17. Enable over-range via OVR_EN and adjust settings if desired.
18. Program JESD_EN $=1$ to re-start the JESD204C state machine and allow the link to restart.
19. Trigger a foreground calibration (if enabled) by setting CAL_SOFT_TRIG to 0 and then setting it back to 1 . Alternatively, choose to use the CALTRIG pin by setting CAL_TRIG_EN to 1 and then toggling the CALTRIG pin low and then high. The CALSTAT pin and the FG_DONE register bit goes high to indicate that calibration has finished.
20. For JMODEs that use 8B/10B encoding the JESD204C interface now operates in response to the applied SYNC signal from the receiver ( $64 \mathrm{~B} / 66 \mathrm{~B}$ does not use SYNC).
21. Data is valid when the JESD204C receiver finishes the initialization sequence (CGS and ILAS completes for $8 \mathrm{~B} / 10 \mathrm{~B}$ modes or locks to SYNC header in $64 \mathrm{~B} / 66 \mathrm{~B}$ modes) and the CALSTAT pin is high (if CAL_STATUS_SEL $=0$ ) or FG_DONE is set to 1 to indicate that calibration is finished.

## 10 Power Supply Recommendations

The device requires two different power-supply voltages. 1.9 V DC is required for the VA19, VPLL19 and VREFO power buses and 1.1 V DC is required for the VA11 and VD11 power buses. VTRIG can be set to either 1.1 V or 1.9 V and the TRIGOUT $\pm$ common mode voltage shifts accordingly.

The power-supply voltages must be low noise and provide the needed current to achieve rated device performance. Certain supplies should be isolated from each other to prevent noise coupling into sensitive supplies. Isolation is best performed using separate regulators for each supply, but this is often not possible due to size and cost constraints. At a minimum a PI-type power supply filtering scheme should be used which includes a low-DC resistance ferrite bead (FB) with low-inductance decoupling capacitors on each side of the ferrite bead. These are demonstrated in the example power supply architectures drawings in Figure 10-1 and Figure 10-2.
There are two recommended power supply architectures:

1. Step down using high-efficiency switching converters, followed by a second stage of regulation to provide switching noise reduction and improved voltage accuracy as shown in Figure 10-1.
2. Directly step down the final ADC supply voltage using high-efficiency switching converters as shown in Figure 10-2. This approach provides the best efficiency, but care must be taken to ensure switching noise is minimized to prevent degraded ADC performance. In general, operate the $D C / D C$ switching regulators in fixed-frequency mode at a high switching frequency to allow design of better power supply filtering networks and reduce low frequency noise that may not be able to be filtered.

The WEBENCH® Power Designer can be used to select and design the individual power supply elements as needed.

Recommended switching regulators include the TPS62913, TPS62912, TPS62085, and similar devices.
Recommended Low Drop-Out (LDO) linear regulators include the TPS7A8400, TPS7A7200, TPS7A54 and similar devices.
For the switcher only approach, the ripple filter must be designed to provide sufficient filtering at the switching frequency of the DC-DC converter and harmonics of the switching frequency. Make a note of the switching frequency reported from WEBENCH® and design the EMI filter and capacitor combination to have the filter cutoff frequency set as needed. Each application has different tolerance for noise on the supply voltage and the impact to performance so strict ripple requirements are not provided. In general, the supply voltage must stay within the recommended operating conditions limits during all ripple and transient events. Any supply filtering must account for potential current transients, specifically when using low-power background calibration (see Low-Power Background Calibration (LPBG) Mode).

$F B=$ ferrite bead filter.
Figure 10-1. LDO Linear Regulator Approach Example


FB = ferrite bead filter.
Figure 10-2. Switcher-Only Approach Example

### 10.1 Power Sequencing

The $1.1-\mathrm{V}$ supplies (VA11, VD11) must not be more than 0.5 V above any of the $1.9-\mathrm{V}$ supplies (VA19, VPLL19, VREFO) or VTRIG ( 1.1 V or 1.9 V ) during power up, normal operation or power down. Further, all 1.9 V supplies should be within 0.5 V of each other at all times. VTRIG can be ramped with either the $1.9-\mathrm{V}$ supplies or $1.1-\mathrm{V}$ supplies, but must not be less than 0.5 V below VA11 or VD11 at any time. There is no sequencing requirement between VA11 and VD11.

The general recommendation is to have all $1.9-\mathrm{V}$ supplies share a regulator. VTRIG is generally either 1.1 V or 1.9 V and should share a regulator with supplies of the same voltage. The sequencing requirement can then generally be met by tying the power good output of the $1.9-\mathrm{V}$ regulator to the $1.1-\mathrm{V}$ regulator(s). This ensures that the $1.1-\mathrm{V}$ supplies are enabled after the $1.9-\mathrm{V}$ supplies have come up (power is good) and that the $1.9-\mathrm{V}$ supplies are always greater than the $1.1-\mathrm{V}$ supplies on power up. During power down as soon as the $1.1-\mathrm{V}$ supplies drop out of regulation then the $1.9-\mathrm{V}$ supplies are disabled. The ramp rates must be designed such that the $1.9-\mathrm{V}$ supplies never dip more than 0.5 V below the VA11 or VD11 supply.

## 11 Layout

### 11.1 Layout Guidelines

There are many critical signals that require specific care during board design:

1. Analog input signals
2. CLK, SE_CLK and SYSREF
3. JESD204C data outputs
4. Power connections
5. Ground connections

The analog input signals, clock signals and JESD204C data outputs must be routed for excellent signal quality at high frequencies, but should also be routed for maximum isolation from each other. Use the following general practices:

1. Route using loosely coupled $100-\Omega$ differential traces when possible. This routing minimizes impact of corners and length-matching serpentines on pair impedance. SE_CLK should be routed as a coplanar waveguide or as a stripline on an internal layer with sufficient via-fencing to prevent coupling.
2. Provide adequate pair-to-pair spacing to minimize crosstalk, especially with loosely coupled differential traces. Tightly coupled differential traces may be used to reduce self-radiated noise or to improve neighboring trace noise immunity when adequate spacing cannot be provided.
3. Provide adequate ground plane pour spacing to minimize coupling with the high-speed traces. Any ground plane pour must have sufficient via connections to the main ground plane of the board. Do not use floating or poorly connected ground pours.
4. Use smoothly radiused corners. Avoid 45- or 90-degree bends to reduce impedance mismatches.
5. Incorporate ground plane cutouts at component landing pads to avoid impedance discontinuities at these locations. Cut-out below the landing pads on one or multiple ground planes to achieve a pad size or stackup height that achieves the needed $50-\Omega$, single-ended impedance.
6. Avoid routing traces near irregularities in the reference ground planes. Irregularities include cuts in the ground plane or ground plane clearances associated with power and signal vias and through-hole component leads.
7. Provide symmetrically located ground tie vias adjacent to any high-speed signal vias at an appropriate spacing as determined by the maximum frequency the trace transports ( $\ll \lambda_{\text {MIN }} / 8$ ).
8. When high-speed signals must transition to another layer using vias, transition as far through the board as possible (top to bottom is best case) to minimize via stubs on top or bottom of the vias. If layer selection is not flexible, use back-drilled or buried, blind vias to eliminate stubs. Always place ground vias close to the signal vias when transitioning between layers to provide a nearby ground return path.

Pay particular attention to potential coupling between JESD204C data output routing and the analog input routing. Switching noise from the JESD204C outputs can couple into the analog input traces and show up as wideband noise due to the high input bandwidth of the ADC. Ideally, route the JESD204C data outputs on a separate layer from the ADC input traces to avoid noise coupling (not shown in the Layout Example section). Tightly coupled traces can also be used to reduce noise coupling.

Impedance mismatch between the CLK $\pm$ input pins and the clock source can result in reduced amplitude of the clock signal at the ADC CLK $\pm$ pins due to signal reflections or standing waves. A reduction in the clock amplitude may degrade ADC noise performance, especially at high input frequencies. To avoid this, keep the clock source close to the ADC (as shown in the Layout Example section) or implement impedance matching at the ADC CLK $\pm$ input pins.
In addition, TI recommends performing signal quality simulations of the critical signal traces before committing to fabrication. Insertion loss, return loss, and time domain reflectometry (TDR) evaluations should be done.

The power and ground connections for the device are also very important. These rules must be followed:

1. Provide low-resistance connection paths to all power and ground pins.
2. Use multiple power layers if necessary to access all pins.
3. Avoid narrow isolated paths that increase connection resistance.
4. Use a signal-ground-power board stackup to maximum capacitance between the ground and power planes.

### 11.2 Layout Example

Figure 11-1 to Figure 11-3 provide examples of the critical traces routed on the device evaluation module (EVM).


Figure 11-1. Top Layer Routing: Analog Inputs (INA $\pm$, INB $\pm$, INC $\pm$, IND $\pm$ ), TMSTP $\pm$ and $\mathrm{D}[3: 0] \pm$ Routing


Figure 11-2. GND1 Cutouts to Optimize Impedance of Component Pads


Figure 11-3. Bottom Layer Routing: CLK $\pm$, SYSREF and D[7:4] $\pm$ Routing

## 12 Device and Documentation Support

### 12.1 Device Support

### 12.2 Documentation Support

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.4 Support Resources

TI E2E ${ }^{\text {TM }}$ support forums are an engineer's go-to source for fast, verified answers and design help - straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute Tl specifications and do not necessarily reflect TI's views; see Tl's Terms of Use.

### 12.5 Trademarks

TI E2E ${ }^{\text {TM }}$ is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

TI Glossary $\quad$ This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC09DJ1300AAV | ACTIVE | FCCSP | AAV | 144 | 168 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09DJ13 | Samples |
| ADC09DJ1300AAVT | ACTIVE | FCCSP | AAV | 144 | 250 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09DJ13 | Samples |
| ADC09QJ1300AAV | ACTIVE | FCCSP | AAV | 144 | 168 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09QJ13 | Samples |
| ADC09QJ1300AAVT | ACTIVE | FCCSP | AAV | 144 | 250 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09QJ13 | Samples |
| ADC09SJ1300AAV | ACTIVE | FCCSP | AAV | 144 | 168 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09SJ13 | Samples |
| ADC09SJ1300AAVT | ACTIVE | FCCSP | AAV | 144 | 250 | RoHS \& Green | SNAGCU | Level-3-260C-168 HR | -40 to 85 | ADC09SJ13 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine ( Cl ) and Bromine ( Br ) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## OTHER QUALIFIED VERSIONS OF ADC09DJ1300, ADC09QJ1300, ADC09SJ1300

- Automotive : ADC09DJ1300-Q1, ADC09QJ1300-Q1, ADC09SJ1300-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects


## TRAY



Chamfer on Tray corner indicates Pin 1 orientation of packed units.
*All dimensions are nominal

| Device | Package <br> Name | Package <br> Type | Pins | SPQ | Unit array <br> matrix | Max <br> temperature <br> $\left({ }^{\circ} \mathbf{C}\right)$ | L (mm) | W <br> $(\mathbf{m m})$ | K0 <br> $(\boldsymbol{\mu m})$ | P1 <br> $(\mathbf{m m})$ | CL <br> $(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC09DJ1300AAV | AAV | FCCSP | 144 | 168 | $8 \times 21$ | 150 | 315 | 135.9 | 7620 | 14.65 | 11 |
| $(\mathbf{m m})$ |  |  |  |  |  |  |  |  |  |  |  |



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
2. This drawing is subject to change without notice.
3. Dimension is measured at the maximum solder ball diameter, parallel to primary datum C .
4. Primary datum C and seating plane are defined by the spherical crowns of the solder balls.
5. The lids are electrically floating (e.g. not tied to GND).


NOTES: (continued)
6. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints For more information, see Texas Instruments literature number SPRU811 (www.ti.com/lit/spru811).


SOLDER PASTE EXAMPLE BASED ON 0.15 mm THICK STENCIL

SCALE:8X

NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

