ADC10040/ADC10040Q 10-Bit, 40 MSPS, 3V, 55.5 mW A/D Converter

Check for Samples: ADC10040

FEATURES

- Single +3.0V Operation
- Selectable 2.0 V_{p-p}, 1.5 V_{p-p}, or 1.0 V_{p-p} full-scale input swing
- 400 MHz −3 dB Input Bandwidth
- Low Power Consumption
- Standby Mode
- On-Chip Reference and Sample-and-Hold Amplifier
- Offset Binary or Two’s Complement Data Format
- Separate Adjustable Output Driver Supply to Accommodate 2.5V and 3.3V Logic Families
- AEC-Q100 Grade 3 Qualified
- 28-Pin TSSOP Package

KEY SPECIFICATIONS

- Resolution: 10 Bits
- Conversion Rate: 40 MSPS
- Full Power Bandwidth: 400 MHz
- DNL: ±0.3 LSB typ)
- SNR (f_{IN} = 11 MHz): 59.6 dB (typ)
- SFDR (f_{IN} = 11 MHz): -80 dB (typ)
- Power Consumption, 40 MHz: 55.5 mW

APPLICATIONS

- Ultrasound and Imaging
- Instrumentation
- Cellular Base Stations/Communications Receivers
- Sonar/Radar
- xDSL
- Wireless Local Loops
- Data Acquisition Systems
- DSP Front Ends

DESCRIPTION

The ADC10040 is a monolithic CMOS analog-to-digital converter capable of converting analog input signals into 10-bit digital words at 40 Megasamples per second (MSPS). This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to provide a complete conversion solution, and to minimize power consumption, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 400 MHz. Operating on a single 3.0V power supply, this device consumes just 55.5 mW at 40 MSPS, including the reference current. The Standby feature reduces power consumption to just 13.5 mW.

The differential inputs provide a full scale selectable input swing of 2.0 V_{p-p}, 1.5 V_{p-p}, 1.0 V_{p-p}, with the possibility of a single-ended input. Full use of the differential input is recommended for optimum performance. An internal +1.2V precision bandgap reference is used to set the ADC full-scale range, and also allows the user to supply a buffered referenced voltage for those applications requiring increased accuracy. The output data format is user choice of offset binary or two’s complement.

The ADC10040Q runs on an Automotive Grade Flow and is AEC-Q100 Grade 3 Qualified.

This device is available in the 28-lead TSSOP package and will operate over the industrial temperature range of −40°C to +85°C.
Connection Diagram

Figure 1. TSSOP Package
See Package Number PW0028A

Block Diagram
## Pin Descriptions and Equivalent Circuits

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Equivalent Circuit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ANALOG I/O</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>$V_{IN^-}$</td>
<td><img src="image" alt="Inverting analog input signal" /></td>
<td>Inverting analog input signal. With a 1.2V reference the full-scale input signal level is a differential 1.0 V(<em>{P-P}). This pin may be tied to $V</em>{COM}$ (pin 4) for single-ended operation.</td>
</tr>
<tr>
<td>13</td>
<td>$V_{IN^+}$</td>
<td><img src="image" alt="Non-inverting analog input signal" /></td>
<td>Non-inverting analog input signal. With a 1.2V reference the full-scale input signal level is a differential 1.0 V(_{P-P}).</td>
</tr>
<tr>
<td>6</td>
<td>$V_{REF}$</td>
<td><img src="image" alt="Reference Voltage" /></td>
<td>Reference Voltage. This device provides an internal 1.2V reference. This pin should be bypassed to $V_{SSA}$ with a 0.1 µF monolithic capacitor. $V_{REF}$ is 1.20V nominal. This pin may be driven by a 1.20V external reference if desired. Do not load this pin.</td>
</tr>
<tr>
<td>7</td>
<td>$V_{REFT}$</td>
<td><img src="image" alt="These pins are high impedance reference bypass pins only" /></td>
<td>These pins are high impedance reference bypass pins only. Connect a 0.1 µF capacitor from each of these pins to $V_{SSA}$. These pins should not be loaded. $V_{COM}$ may be used to set the input common mode voltage $V_{CM}$.</td>
</tr>
<tr>
<td>4</td>
<td>$V_{COM}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>$V_{REFB}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>DIGITAL I/O</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>CLK</td>
<td><img src="image" alt="Digital clock input" /></td>
<td>Digital clock input. The range of frequencies for this input is 20 MHz to 40 MHz. The input is sampled on the rising edge of this input. DF = “1” Two’s Complement DF = “0” Offset Binary</td>
</tr>
<tr>
<td>15</td>
<td>DF</td>
<td></td>
<td>DF = “1” Two’s Complement DF = “0” Offset Binary</td>
</tr>
<tr>
<td>28</td>
<td>STBY</td>
<td><img src="image" alt="This is the standby pin" /></td>
<td>This is the standby pin. When high, this pin sets the converter into standby mode. When this pin is low, the converter is in active mode.</td>
</tr>
<tr>
<td>5</td>
<td>IRS (Input Range Select)</td>
<td><img src="image" alt="IRS (Input Range Select)" /></td>
<td>IRS = “V(<em>{DDA})” 2.0 V(</em>{P-P}) input range IRS = “V(<em>{SSA})” 1.5 V(</em>{P-P}) input range IRS = “Floating” 1.0 V(<em>{P-P}) input range If using both $V</em>{IN^+}$ and $V_{IN^-}$ pins, (or differential mode), then the peak-to-peak voltage refers to the differential voltage ($V_{IN^+} - V_{IN^-}$).</td>
</tr>
</tbody>
</table>
ADC10040

Pin Descriptions and Equivalent Circuits (continued)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Equivalent Circuit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>16–20, 23–27</td>
<td>D0–D9</td>
<td>![Equivalent Circuit Diagram]</td>
<td>Digital output data. D0 is the LSB and D9 is the MSB of the binary output word.</td>
</tr>
</tbody>
</table>

ANALOG POWER

| 2, 9, 10 | VDDA | Positive analog supply pins. These pins should be connected to a quiet 3.0V source and bypassed to analog ground with a 0.1 µF monolithic capacitor located within 1 cm of these pins. A 4.7 µF capacitor should also be used in parallel. |
| 3, 11, 14 | VSSA | Ground return for the analog supply. |

DIGITAL POWER

| 22 | VDDIO | Positive digital supply pins for the ADC10040's output drivers. This pin should be bypassed to digital ground with a 0.1 µF monolithic capacitor located within 1 cm of this pin. A 4.7 µF capacitor should also be used in parallel. The voltage on this pin should never exceed the voltage on VDDA by more than 300 mV. |
| 21 | VSSIO | The ground return for the digital supply for the output drivers. This pin should be connected to the ground plane, but not near the analog circuitry. |

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Submit Documentation Feedback

Copyright © 2003–2013, Texas Instruments Incorporated

Product Folder Links: ADC10040
## Absolute Maximum Ratings \(^{(1)}(2)(3)\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DDA}$, $V_{DDIO}$</td>
<td>3.9V</td>
</tr>
<tr>
<td>Voltage on Any Pin to GND</td>
<td>$-0.3, V$ to $V_{DDA}$ or $V_{DDIO}$ +0.3V</td>
</tr>
<tr>
<td>Input Current on Any Pin</td>
<td>±25 mA</td>
</tr>
<tr>
<td>Package Input Current(^{(4)})</td>
<td>±50 mA</td>
</tr>
<tr>
<td>Package Dissipation at $T = 25^\circ C$</td>
<td>See(^{(5)})</td>
</tr>
<tr>
<td>ESD Susceptibility</td>
<td>Human Body Model(^{(6)}) 2500V</td>
</tr>
<tr>
<td></td>
<td>Machine Model(^{(6)}) 250V</td>
</tr>
<tr>
<td>Soldering Temperature Infrared, 10 sec.(^{(7)})</td>
<td>235°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>$-65^\circ C$ to $+150^\circ C$</td>
</tr>
</tbody>
</table>

\(^{(1)}\) All voltages are measured with respect to GND = $V_{SSA} = V_{SSIO} = 0V$, unless otherwise specified.

\(^{(2)}\) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

\(^{(3)}\) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

\(^{(4)}\) When the voltage at any pin exceeds the power supplies ($V_{IN} < V_{SSA}$ or $V_{IN} > V_{DDA}$), the current at that pin should be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25 mA to two.

\(^{(5)}\) The absolute maximum junction temperature ($T_{J,\text{max}}$) for this device is 150°C. The maximum allowable power dissipation is dictated by $T_{J,\text{max}}$, the junction-to-ambient thermal resistance ($\theta_{JA}$), and the ambient temperature ($T_{A}$), and can be calculated using the formula $P_{D,\text{MAX}} = (T_{J,\text{max}} - T_{A})/\theta_{JA}$. In the 28-pin TSSOP, $\theta_{JA}$ is 96°C/W, so $P_{D,\text{MAX}} = \approx 1.302\, \text{mW at 25°C}$ and 677 mW at the maximum operating ambient temperature of 85°C. Note that the power dissipation of this device under normal operation will typically be about 55.5 mW. The values for maximum power dissipation listed above will be reached only when the ADC10040 is operated in a severe fault condition.

\(^{(6)}\) Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through 0Ω.

\(^{(7)}\) The 235°C reflow temperature refers to infrared reflow. For Vapor Phase Reflow (VPR) the following conditions apply: Maintain the temperature at the top of the package body above 183°C for a minimum of 60 seconds. The temperature measured on the package body must not exceed 220°C. Only one excursion above 183°C is allowed per reflow cycle.

## Operating Ratings \(^{(1)}(2)\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Temperature Range</td>
<td>$-40^\circ C \leq T_{A} \leq +85^\circ C$</td>
</tr>
<tr>
<td>$V_{DDA}$ (Supply Voltage)</td>
<td>+2.7V to +3.6V</td>
</tr>
<tr>
<td>$V_{DDIO}$ (Output Driver Supply Voltage)</td>
<td>+2.5V to $V_{DDA}$</td>
</tr>
<tr>
<td>$V_{REF}$</td>
<td>1.20V</td>
</tr>
<tr>
<td>$</td>
<td>V_{SSA} - V_{SSIO}</td>
</tr>
<tr>
<td>Clock Duty Cycle</td>
<td>30 to 70 %</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

\(^{(2)}\) All voltages are measured with respect to GND = $V_{SSA} = V_{SSIO} = 0V$, unless otherwise specified.
Converter Electrical Characteristics

Unless otherwise specified, the following specifications apply for \( V_{SSA} = V_{SSIO} = 0 \text{V}, V_{DDA} = +3.0 \text{V}, V_{DDIO} = +2.5 \text{V}, V_{IN} = 2 \text{ V}_{PP}, \) STBY = 0V, External \( V_{REF} = 1.20 \text{V}, f_{CLK} = 40 \text{ MHz}, 50\% \) Duty Cycle, \( C_L = 10 \text{ pF/pin}. \) \textbf{Boldface limits apply for } \( T_A = T_{\text{MIN}} \) \textbf{to } \( T_{\text{MAX}}: \) all other limits \( T_A = 25 \text{C}. \) \((1)\)(2)(3)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \text{No Missing Codes Ensured} )</td>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td></td>
<td>Bits</td>
</tr>
<tr>
<td>( \text{INL} )</td>
<td>Integral Non-Linearity</td>
<td>( F_{IN} = 250 \text{ kHz}, -0 \text{ dB Full Scale} )</td>
<td>-1.0</td>
<td>±0.3</td>
<td>+1.0</td>
<td>LSB</td>
</tr>
<tr>
<td>( \text{DNL} )</td>
<td>Differential Non-Linearity</td>
<td>( F_{IN} = 250 \text{ kHz}, -0 \text{ dB Full Scale} )</td>
<td>-0.9</td>
<td>±0.3</td>
<td>+0.9</td>
<td>LSB</td>
</tr>
<tr>
<td>( \text{GE} )</td>
<td>Gain Error</td>
<td>Positive Error</td>
<td>-1.5</td>
<td>+0.4</td>
<td>+1.9</td>
<td>% FS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negative Error</td>
<td>-1.5</td>
<td>-0.01</td>
<td>+1.9</td>
<td>% FS</td>
</tr>
<tr>
<td>( \text{OE} )</td>
<td>Offset Error ( (V_{IN+} = V_{IN-}) )</td>
<td>Under Range Output Code</td>
<td>-1.4</td>
<td>0.12</td>
<td>+1.6</td>
<td>% FS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Over Range Output Code</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \text{FPBW} )</td>
<td>Full Power Bandwidth ((4))</td>
<td></td>
<td>400</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
</tbody>
</table>

**REFERENCE AND INPUT CHARACTERISTICS**

- \( V_{CM} \): Common Mode Input Voltage | 0.5 | 1.5 | V |
- \( V_{COM} \): Output Voltage for use as an input common mode voltage \((5)\) | 1.45 | | V |
- \( V_{REF} \): Reference Voltage | 1.2 | | V |
- \( V_{REFTC} \): Reference Voltage Temperature Coefficient | ±80 | ppm/°C |
- \( C_{IN} \): \( V_{IN} \) Input Capacitance (each pin to \( V_{SSA} \)) | 4 | | pF |

**POWER SUPPLY CHARACTERISTICS**

- \( I_{VDDA} \): Analog Supply Current | STBY = 1 | 4.5 | 6.0 | mA |
| | STBY = 0 | 18 | 25 | mA |
- \( I_{VDDIO} \): Digital Supply Current \((6)\) | STBY = 1, \( f_{IN} = 0 \text{ Hz} \) | 0 | | mA |
| | STBY = 0, \( f_{IN} = 0 \text{ Hz} \) | 0.6 | 0.8 | mA |
- \( PWR \): Power Consumption \((7)\) | STBY = 1 | 13.5 | 18 | mW |
| | STBY = 0 | 55.5 | 77 | mW |

(1) To ensure accuracy, it is required that \( |V_{DDA} - V_{DDIO}| \leq 100 \text{ mV} \) and separate bypass capacitors are used at each power supply pin.
(2) With the test condition for 2 \( V_{PP} \) differential input, the 10-bit LSB is 1.95 mV.
(3) Typical figures are at \( T_A = T_J = 25 \text{C} \) and represent most likely parametric norms. Test limits are ensured to TI's AOQL (Average Outgoing Quality Level).
(4) The input bandwidth is limited using a capacitor between \( V_{IN}^- \) and \( V_{IN}^+ \).
(5) \( V_{COM} \) is a typical value, measured at room temperature. It is not ensured by test. Do not load this pin.
(6) \( V_{DDIO} \) is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage, \( V_{DR} \), and the rate at which the outputs are switching (which is signal dependent). \( I_{DR} = V_{DR} \times (C_0 x f_0 + C_1 x f_1 + C_2 + I_g + ... + C_{11} x f_{11}) \) where \( V_{DR} \) is the output driver supply voltage, \( C_n \) is the total load capacitance on the output pin, and \( f_n \) is the average frequency at which the pin is toggling.
(7) Power consumption includes output driver power. \( \left( f_{IN} = 0 \text{ MHz} \right) \)
DC and Logic Electrical Characteristics

Unless otherwise specified, the following specifications apply for $V_{SSA} = V_{SSIO} = 0V$, $V_{DDA} = +3.0V$, $V_{DDIO} = +2.5V$, $V_{IN} = 2V_{P-P}$, $STBY = 0V$, External $V_{REF} = 1.20V$, $f_{CLK} = 40MHz$, 50% Duty Cycle, $C_L = 10pF/pin$. **Boldface limits apply for $T_A = T_{MIN}$ to $T_{MAX}$**: all other limits $T_A = 25^\circ C$ (1)(2)(3). 

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK, DF, STBY, SENSE</td>
<td>Logical &quot;1&quot; Input Voltage</td>
<td>$2V_{P-P}$</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Logical &quot;0&quot; Input Voltage</td>
<td>$0.8V$</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Logical &quot;1&quot; Input Current</td>
<td>$+10\mu A$</td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Logical &quot;0&quot; Input Current</td>
<td>$-10\mu A$</td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
</tr>
</tbody>
</table>

**D0–D9 OUTPUT CHARACTERISTICS**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Logical &quot;1&quot; Output Voltage</td>
<td>$I_{OUT} = -0.5mA$</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Logical &quot;0&quot; Output Voltage</td>
<td>$I_{OUT} = 1.6mA$</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

**DYNAMIC CONVERTER CHARACTERISTICS**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>ENOB</td>
<td>Effective Number of Bits</td>
<td>$f_N = 11MHz$</td>
<td>9.4, 9.3</td>
<td>9.6</td>
<td></td>
<td>Bits</td>
</tr>
<tr>
<td>SNR</td>
<td>Signal-to-Noise Ratio</td>
<td>$f_N = 11MHz$</td>
<td>58.7, 58.1</td>
<td>59.6</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>SINAD</td>
<td>Signal-to-Noise Ratio + Distortion</td>
<td>$f_N = 11MHz$</td>
<td>58.6, 58.5</td>
<td>59.5</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_N = 19MHz$</td>
<td>58.4, 58.7</td>
<td>59.4</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>2nd HD</td>
<td>2nd Harmonic</td>
<td>$f_N = 11MHz$</td>
<td>$-75.9$, $-74.7$</td>
<td>$-89$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_N = 19MHz$</td>
<td>$-74.4$, $-73$</td>
<td>$-86$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>3rd HD</td>
<td>3rd Harmonic</td>
<td>$f_N = 11MHz$</td>
<td>$-69.5$, $-67.5$</td>
<td>$-78$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_N = 19MHz$</td>
<td>$-68.8$, $-66.7$</td>
<td>$-77$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>THD</td>
<td>Total Harmonic Distortion (First 6 Harmonics)</td>
<td>$f_N = 11MHz$</td>
<td>$-69.5$, $-67.5$</td>
<td>$-78$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_N = 19MHz$</td>
<td>$-68.8$, $-66.7$</td>
<td>$-77$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>SFDR</td>
<td>Spurious Free Dynamic Range (Excluding 2nd and 3rd Harmonic)</td>
<td>$f_N = 11MHz$</td>
<td>$-75.8$, $-74.5$</td>
<td>$-80$</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_N = 19MHz$</td>
<td>$-75.7$, $-74.3$</td>
<td>$-80$</td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

(1) To ensure accuracy, it is required that $|V_{DDA}-V_{DDIO}| \leq 100mV$ and separate bypass capacitors are used at each power supply pin.
(2) With the test condition for 2V_{P-P} differential input, the 10-bit LSB is 1.95mV.
(3) Typical figures are at $T_A = T_J = 25^\circ C$ and represent most likely parametric norms. Test limits are ensured to TI’s AOQL (Average Outgoing Quality Level).
(4) Optimum dynamic performance will be obtained by keeping the reference input in the +1.2V.
AC Electrical Characteristics

Unless otherwise specified, the following specifications apply for $V_{SSA} = V_{SSIO} = 0\,\text{V}$, $V_{DDA} = +3.0\,\text{V}$, $V_{DDIO} = +2.5\,\text{V}$, $V_{IN} = 2\,V_{P-P}$ (full scale), STBY = 0\,\text{V}$, External $V_{REF} = 1.20\,\text{V}$, $f_{CLK} = 40\,\text{MHz}$, 50% Duty Cycle, $C_L = 10\,\text{pF/pin}$. Boldface limits apply for $T_A = T_{\text{MIN}}$ to $T_{\text{MAX}}$: all other limits $T_A = 25^\circ\text{C}^{(1)(2)(3)}$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min$^{(3)}$</th>
<th>Typ$^{(3)}$</th>
<th>Max$^{(3)}$</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{CLK1}$</td>
<td>Maximum Clock Frequency</td>
<td></td>
<td></td>
<td>40</td>
<td>MHz (min)</td>
<td></td>
</tr>
<tr>
<td>$f_{CLK2}$</td>
<td>Minimum Clock Frequency</td>
<td></td>
<td>20</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{CH}$</td>
<td>Clock High Time</td>
<td></td>
<td>12.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{CL}$</td>
<td>Clock Low Time</td>
<td></td>
<td>12.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{CONV}$</td>
<td>Conversion Latency</td>
<td></td>
<td></td>
<td>6</td>
<td>Cycles</td>
<td></td>
</tr>
<tr>
<td>$t_{OD}$</td>
<td>Data Output Delay after a Rising Clock Edge</td>
<td>$T = 25^\circ\text{C}$</td>
<td>2</td>
<td>3.3</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{AD}$</td>
<td>Aperture Delay</td>
<td></td>
<td>1</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{AJ}$</td>
<td>Aperture Jitter</td>
<td></td>
<td>2</td>
<td>ps (RMS)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Over Range Recovery Time</td>
<td>Differential $V_{IN}$ step from ±3V to 0V to get accurate conversion</td>
<td>1</td>
<td></td>
<td>Clock Cycle</td>
<td></td>
</tr>
<tr>
<td>$t_{STBY}$</td>
<td>Standby Mode Exit Cycle</td>
<td></td>
<td>20</td>
<td></td>
<td>Cycles</td>
<td></td>
</tr>
</tbody>
</table>

---

(1) With the test condition for 2 $V_{P-P}$ differential input, the 10-bit LSB is 1.95 mV.
(2) Typical figures are at $T_A = T_J = 25^\circ\text{C}$ and represent most likely parametric norms. Test limits are ensured to TI's AOQL (Average Outgoing Quality Level).
(3) Timing specifications are tested at TTL logic levels, $V_{IL} = 0.4\,\text{V}$ for a falling edge, and $V_{IH} = 2.4\,\text{V}$ for a rising edge.
Specification Definitions

**APERTURE DELAY** is the time after the rising edge of the clock to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

**COMMON MODE VOLTAGE** ($V_{CM}$) is the d.c. potential present at both signal inputs to the ADC.

**CONVERSION LATENCY** See PIPELINE DELAY.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as ($\text{SINAD} - 1.76$) / 6.02 and states that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated as:

\[
\text{Gain Error} = \text{Pos. Full-Scale Error} - \text{Neg. Full-Scale Error}
\]  

(1)

**INTEGRAL NON LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale through positive full scale. The deviation of any given code from this straight line is measured from the center of that code value.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC10040 is ensured not to have any missing codes.

**NEGATIVE FULL SCALE ERROR** is the difference between the input voltage ($V_{IN^-} - V_{IN^-}$) just causing a transition from negative full scale to the first code and its ideal value of 0.5 LSB.

**OFFSET ERROR** is the input voltage that will cause a transition from a code of 01 1111 1111 to a code of 10 0000 0000.

**OUTPUT DELAY** is the time delay after the rising edge of the clock before the data update is presented at the output pins.

**PIPELINE DELAY (LATENCY)** is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of 1½ LSB below positive full scale.

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

**SIGNAL TO NOISE PLUS DISTORTION (S+N+D or SINAD)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.
TOTAL HARMONIC DISTORTION (THD) is the ratio, expressed in dBc, of the rms total of the first six harmonic levels at the output to the level of the fundamental at the output. THD is calculated as:

\[
THD = 20 \times \log \sqrt{\frac{f_2^2 + \ldots + f_6^2}{f_1^2}}
\]

where \(f_1\) is the RMS power of the fundamental (output) frequency and \(f_2\) through \(f_6\) are the RMS power in the first 6 harmonic frequencies.

SECOND HARMONIC DISTORTION (2ND HARM) is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

THIRD HARMONIC DISTORTION (3RD HARM) is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.

Timing Diagram

![Figure 2. Clock and Data Timing Diagram](image)

Transfer Characteristics

![Figure 3. Input vs. Output Transfer Characteristic](image)
**Typical Performance Characteristics**

Unless otherwise specified, the following specifications apply: $V_{SSA} = V_{SSIO} = 0V$, $V_{DDA} = +3.0V$, $V_{DDIO} = +2.5V$, $V_{IN} = 2V_{p-p}$, $STBY = 0V$, External $V_{REF} = 1.2V$, $f_{CLK} = 40$ MHz, $f_{IN} = 19$ MHz, 50% Duty Cycle.

---

**Figure 4. DNL**

**Figure 5. DNL vs. $f_{CLK}$**

**Figure 6. DNL vs. Clock Duty Cycle (DC input)**

**Figure 7. DNL vs. Temperature**

**Figure 8. INL**

**Figure 9. INL vs. $f_{CLK}$**
Typical Performance Characteristics (continued)

Unless otherwise specified, the following specifications apply: $V_{SSA} = V_{SSIO} = 0V$, $V_{DDA} = +3.0V$, $V_{DDIO} = +2.5V$, $V_{IN} = 2V_{P-P}$, STBY = 0V, External $V_{REF} = 1.2V$, $f_{CLK} = 40$ MHz, $f_{IN} = 19$ MHz, 50% Duty Cycle.

Figure 10. INL vs. Clock Duty Cycle

Figure 11. SNR vs. $V_{DDIO}$

Figure 12. SNR vs. $V_{DDA}$

Figure 13. SNR vs. $f_{CLK}$

Figure 14. INL vs. Temperature

Figure 15. SNR vs. Clock Duty Cycle
Typical Performance Characteristics (continued)

Unless otherwise specified, the following specifications apply: \( V_{SSA} = V_{SSIO} = 0 \text{V}, \) \( V_{DDA} = +3.0 \text{V}, \) \( V_{DDIO} = +2.5 \text{V}, \) \( V_{IN} = 2 \text{ V}_{P-P}, \) \( \text{STBY} = 0 \text{V}, \) External \( V_{REF} = 1.2 \text{V}, \) \( f_{CLK} = 40 \text{ MHz}, \) \( f_{IN} = 19 \text{ MHz}, \) 50% Duty Cycle.

Figure 16. SNR vs. Temperature

Figure 17. THD vs. \( V_{DDA} \)

Figure 18. THD vs. \( V_{DDIO} \)

Figure 19. THD vs. \( f_{CLK} \)

Figure 20. SNR vs. IRS

Figure 21. THD vs. IRS
Typical Performance Characteristics (continued)

Unless otherwise specified, the following specifications apply: \( V_{SSA} = V_{SSIO} = 0V, V_{DDA} = +3.0V, V_{DDIO} = +2.5V, V_{IN} = 2 \ V_{P-P}, \)
STBY = 0V, External \( V_{REF} = 1.2V, f_{CLK} = 40 \) MHz, \( f_{IN} = 19 \) MHz, 50% Duty Cycle.

*Figure 22. SINAD vs. \( V_{DDA} \)*

*Figure 23. SINAD vs. \( V_{DDIO} \)*

*Figure 24. THD vs. Clock Duty Cycle*

*Figure 25. SINAD vs. Clock Duty Cycle*

*Figure 26. THD vs. Temperature*

*Figure 27. SINAD vs. Temperature*
Typical Performance Characteristics (continued)

Unless otherwise specified, the following specifications apply: $V_{SSA} = V_{SSIO} = 0V$, $V_{DDA} = +3.0V$, $V_{DDIO} = +2.5V$, $V_{IN} = 2V_{P-P}$, STBY = 0V, External $V_{REF} = 1.2V$, $f_{CLK} = 40 MHz$, $f_{IN} = 19 MHz$, 50% Duty Cycle.

Figure 28. SINAD vs. $f_{CLK}$

Figure 29. SFDR vs. $V_{DDIO}$

Figure 30. SINAD vs. IRS

Figure 31. SFDR vs. $f_{CLK}$

Figure 32. SFDR vs. $V_{DDA}$

Figure 33. SFDR vs. IRS
Typical Performance Characteristics (continued)

Unless otherwise specified, the following specifications apply: \( V_{SSA} = V_{SSIO} = 0V, \) \( V_{DDA} = +3.0V, \) \( V_{DDIO} = +2.5V, \) \( V_{IN} = 2V_{P-P}, \) \( STBY = 0V, \) External \( V_{REF} = 1.2V, \) \( f_{CLK} = 40 \text{ MHz}, \) \( f_{IN} = 19 \text{ MHz}, \) 50% Duty Cycle.

![Figure 34. SFDR vs. Clock Duty Cycle](image1)

![Figure 35. Spectral Response @ 11 MHz Input](image2)

![Figure 36. SFDR vs. Temperature](image3)

![Figure 37. Spectral Response @ 19 MHz Input](image4)
FUNCTIONAL DESCRIPTION

The ADC10040 uses a pipeline architecture and has error correction circuitry to help ensure maximum performance. Differential analog input signals are digitized to 10 bits. In differential mode, each analog input signal should have a peak-to-peak voltage equal to 1.0V, 0.75V or 0.5V, depending on the state of the IRS pin (pin 5), and be centered around \( V_{CM} \) and be 180° out of phase with each other. If single ended operation is desired, \( V_{IN}^- \) may be tied to the \( V_{COM} \) pin (pin 4). A single ended input signal may then be applied to \( V_{IN}^+ \), and should have an average value in the range of \( V_{CM} \). The signal amplitude should be 2.0V, 1.5V or 1.0V peak-to-peak, depending on the state or the IRS pin (pin 5).

APPLICATIONS INFORMATION

ANALOG INPUTS

The ADC10040 has two analog signal inputs, \( V_{IN}^+ \) and \( V_{IN}^- \). These two pins form a differential input pair. There is one common mode pin \( V_{COM} \) that may be used to set the common mode input voltage.

REFERENCE PINS

The ADC10040 is designed to operate with an internal or external 1.2V reference. The internal 1.2V reference is the default condition. If an external voltage is applied to the \( V_{REF} \) pin, then that voltage is used for the reference. The \( V_{REF} \) pin should be bypassed to ground with a 0.1 \( \mu \)F capacitor placed close to the pin. Do not load this pin when using the internal reference.

The voltages at \( V_{COM} \), \( V_{REFT} \), and \( V_{REFB} \) are derived from the reference voltage. These pins are made available for bypass purposes only. These pins should each be bypassed to ground with a 0.1 \( \mu \)F capacitor placed close to the pin. It is very important that all grounds associated with the reference voltage and the input signal make connection to the analog ground plane at a single point to minimize the effects of noise currents in the ground path. DO NOT LOAD these pins.

\( V_{COM} \) PIN

This pin supplies a voltage for possible use to set the common mode input voltage. This pin may also be connected to \( V_{IN}^- \), so that \( V_{IN}^+ \) may be used as a single ended input. These pins should be bypassed with at least a 0.1uF capacitor. Do not load this pin.

SIGNAL INPUTS

The signal inputs are \( V_{IN}^+ \) and \( V_{IN}^- \). The input signal amplitude is defined as \( V_{IN}^+ - V_{IN}^- \) and is represented schematically in Figure 38:

![Figure 38. Input Voltage Waveforms for a 2V_p-p differential Input](image-url)
A single-ended input signal is shown in Figure 39.

The internal switching action at the analog inputs causes energy to be output from the input pins. As the driving source tries to compensate for this, it adds noise to the signal. To minimize the effects of this, use 18Ω series resistors at each of the signal inputs with a 25 pF capacitor across the inputs, as shown in Figure 40. These components should be placed close to the ADC because the input pins of the ADC is the most sensitive part of the system and this is the last opportunity to filter the input. The two 16Ω resistors and the 24 pF capacitor, together with the 4 pF ADC input capacitance, form a low-pass filter with a -3 dB frequency of 177 MHz.

**CLK PIN**

The CLK signal controls the timing of the sampling process. Drive the clock input with a stable, low jitter clock signal in the frequency range indicated in the AC Electrical Characteristics Table with rise and fall times of less than 2 ns. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°. The CLK signal also drives an internal state machine. If the CLK is interrupted, or its frequency is too low, the charge on internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the lowest sample rate. The duty cycle of the clock signal can affect the performance of any A/D Converter. Because achieving a precise duty cycle is difficult, the ADC10040 is designed to maintain performance over a range of duty cycles. While it is specified and performance is ensured with a 50% clock duty cycle, performance is typically maintained with minimum clock low and high times indicated in the AC Electrical Characteristics Table. Both minimum high and low times may not be held simultaneously.

**STBY PIN**

The STBY pin, when high, holds the ADC10040 in a power-down mode to conserve power when the converter is not being used. The power consumption in this state is 13.5 mW. The output data pins are undefined in this mode. Power consumption during power-down is not affected by the clock frequency, or by whether there is a clock signal present. The data in the pipeline is corrupted while in the power down.

**DF PIN**

The DF (Data Format) pin, when high, forces the ADC10040 to output the 2’s complement data format. When DF is tied low, the output format is offset binary.

**IRS PIN**

The IRS (Input Range Select) pin defines the input signal amplitude that will produce a full scale output. The table below describes the function of the IRS pin.

<table>
<thead>
<tr>
<th>IRS Pin</th>
<th>Full-Scale Input</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DDA}$</td>
<td>2.0V_P_P</td>
</tr>
<tr>
<td>$V_{SSA}$</td>
<td>1.5V_P_P</td>
</tr>
<tr>
<td>Floating</td>
<td>1.0V_P_P</td>
</tr>
</tbody>
</table>
OUTPUT PINS

The ADC10040 has 10 TTL/CMOS compatible Data Output pins. The offset binary data is present at these outputs while the DF and STBY pins are low. Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through V_{DDIO} and V_{SSIO}. These large charging current spikes can cause on-chip noise and couple into the analog circuitry, degrading dynamic performance. Adequate bypassing, limiting output capacitance and careful attention to the ground plane will reduce this problem. Additionally, bus capacitance beyond the specified 10 pF/pin will cause t_{OD} to increase, making it difficult to properly latch the ADC output data. The result could be an apparent reduction in dynamic performance. To minimize noise due to output switching, minimize the load currents at the digital outputs. This can be done by minimizing load capacitance and by connecting buffers between the ADC outputs and any other circuitry, which will isolate the outputs from trace and other circuit capacitances and limit the output currents, which could otherwise result in performance degradation. Only one driven input should be connected to the ADC output pins.

While the t_{OD} time provides information about output timing, a simple way to capture a valid output is to latch the data on the rising edge of the conversion clock.

APPLICATION SCHEMATICS

The following figures show simple examples of using the ADC10040. The ADC10040 performs best with a differential input signal.

Narrow Band A.C. Signals

Figure 40 shows a typical circuit for an AC coupled, differentially driven input. The 16Ω resistors and 24 pF capacitor, together with the 4 pF input capacitance of the ADC10040, provides a −3dB input bandwidth of 177 MHz, while the 0.1µF capacitor at V_{COM} stabilizes the common move voltage at the transformer center tap.
D.C. Applications

For very low frequency and DC input applications, a d.c. coupled amplifier or buffer may be needed, especially when the input is single-ended and the advantages of a differential input signal is desired. Figure 41 shows the input drive circuit that can be used to replace the transformer of Figure 40. The LMH6550 provides excellent performance and is well-suited for this application. The common mode output voltage of the LMH6550 is the same as its VCM input.

Figure 41. Using the LMH6550 for DC and wideband applications

Single Ended Applications

Performance of the ADC10040 with a single-ended input is not as good as its performance with a differential input. However, if the lower performance is adequate, the circuit of Figure 42 shows an acceptable method of driving the analog input.

Figure 42. A Simple Application Using a Single Ended Signal Source
## REVISION HISTORY

### Changes from Revision L (April 2013) to Revision M

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>20</td>
</tr>
</tbody>
</table>
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Lead finish/ Ball material (2)</th>
<th>Eco Plan (3)</th>
<th>MSL Peak Temp (4)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC10040CIMT/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>48</td>
<td>RoHS &amp; Green</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>ADC10040 CIMT</td>
<td>Samples</td>
</tr>
<tr>
<td>ADC10040CIMTX/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>ADC10040 CIMT</td>
<td>Samples</td>
</tr>
<tr>
<td>ADC10040QCIMT/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>48</td>
<td>RoHS &amp; Green</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>ADC10040 QCIMT</td>
<td>Samples</td>
</tr>
<tr>
<td>ADC10040QCIMTX/NOPB</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>RoHS &amp; Green</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>ADC10040 QCIMT</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead finish/Ball material** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF ADC10040, ADC10040-Q1:

- Catalog: ADC10040
- Automotive: ADC10040-Q1

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC10040CIMTX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.8</td>
<td>10.2</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>ADC10040QCIMTX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.8</td>
<td>10.2</td>
<td>1.6</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

---

**TAPE DIMENSIONS**

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

- **Sprocket Holes**
- **User Direction of Feed**
- **Pocket Quadrants**
TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC10040CIMTX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
<tr>
<td>ADC10040QCIMTX/NOPB</td>
<td>TSSOP</td>
<td>PW</td>
<td>28</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 each side.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.25 each side.
E. Falls within JEDEC MO-153
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated